US20030112035A1 - Body-contacted and double gate-contacted differential logic circuit and method of operation - Google Patents
Body-contacted and double gate-contacted differential logic circuit and method of operation Download PDFInfo
- Publication number
- US20030112035A1 US20030112035A1 US09/683,325 US68332501A US2003112035A1 US 20030112035 A1 US20030112035 A1 US 20030112035A1 US 68332501 A US68332501 A US 68332501A US 2003112035 A1 US2003112035 A1 US 2003112035A1
- Authority
- US
- United States
- Prior art keywords
- transistors
- evaluate
- transistor
- logic circuit
- tree
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims description 10
- 239000000872 buffer Substances 0.000 claims abstract description 22
- 230000000295 complement effect Effects 0.000 claims description 6
- 239000012212 insulator Substances 0.000 claims description 5
- 230000002708 enhancing effect Effects 0.000 claims description 2
- 230000003068 static effect Effects 0.000 description 7
- 238000010586 diagram Methods 0.000 description 6
- 238000011156 evaluation Methods 0.000 description 4
- 230000008901 benefit Effects 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 230000007704 transition Effects 0.000 description 2
- 230000004075 alteration Effects 0.000 description 1
- 230000001010 compromised effect Effects 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/1733—Controllable logic circuits
- H03K19/1737—Controllable logic circuits using multiplexers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
- H03K19/096—Synchronous circuits, i.e. using clock signals
- H03K19/0963—Synchronous circuits, i.e. using clock signals using transistors of complementary type
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/353—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
- H03K3/356—Bistable circuits
- H03K3/356104—Bistable circuits using complementary field-effect transistors
- H03K3/356113—Bistable circuits using complementary field-effect transistors using additional transistors in the input circuit
Definitions
- the present invention relates to differential CMOS and silicon-on-insulator (SOI) logic devices, and in particular to differential cascode voltage switch (DCVS) logic devices and domino circuit logic devices.
- SOI silicon-on-insulator
- DCVS differential cascode voltage switch
- CMOS and SOI logic is often used when it is desired to perform complex Boolean logic functions and circuit density is an important design concern.
- DCVS and domino circuit logic is twice as dense as primitive NAND/NOR logic.
- DCVS and domino circuit logic differential pairs of MOS devices are cascaded into powerful combinational logic tree networks.
- Low voltage operation of logic circuits can be used to reduce power in a logic circuit, but can be problematic with high or nominal threshold MOSFET transistors.
- One aspect of the present invention is a logic circuit, comprising a plurality of evaluate transistors, each having a body, and a differential load structure connected to each of the bodies.
- Another aspect of the present invention is a method of enhancing stability of a differential logic circuit.
- the method involves providing a differential logic circuit having a plurality of transistors arranged in a first evaluate tree and a second evaluate tree, each transistor having one of a single gate with a body and a double gate, and a differential load structure having a first intermediate output node and a second intermediate output node.
- the next step involves biasing, in the first evaluate tree, the body of each transistor when each transistor has a single gate or at least one of the double gates of each transistor when each transistor has a double gate with voltage present at the second intermediate node.
- the next step involves biasing, in the second evaluate tree, the body of each transistor when each transistor has a single gate and the at least one of the double gates of each transistor when each transistor has a double gate with voltage present at the first intermediate node.
- Yet another aspect of the present invention is a logic circuit comprising a plurality of evaluate transistors, each having first and second gates and a differential load structure connected to the first gates of the plurality of transistors.
- Another aspect of the present invention is a method to automatically adjust the threshold of evaluate transistors by connection of body nodes to force the bodies of the evaluate transistors to a high level before the gate is evaluated then self-adjusting the bodies to a lower potential for evaluate trees that did not discharge after logic evaluation, increasing evaluation speed and lowering overall leakage of the function.
- FIG. 1 is a circuit diagram of a dynamic domino logic circuit using double-gated transistors
- FIG. 2 is a circuit diagram of a dynamic domino logic circuit having body-tied evaluate transistors, with the circuit being designed to operate under conditions where V DD âo/ ⁇ V diode +V T ;
- FIG. 3 is a circuit diagram of a dynamic domino logic circuit having body-tied evaluate transistors, with the circuit being designed to operate where V DD âo/ ⁇ V diode ;
- FIG. 4 is a circuit diagram of a static DCVS logic circuit using double-gated transistors
- FIG. 5 is a circuit diagram of a static DCVS logic circuit having body-tied evaluate transistors, with the circuit being designed to operate where V DD âo/ ⁇ V diode +V T ;
- FIG. 6 is a circuit diagram of a static DCVS logic circuit having body-tied evaluate transistors, with the circuit being designed to operate where V DD âo/ ⁇ V diode .
- the present invention is an alteration to the differential topology of static (i.e., DCVS) and dynamic (i.e., domino) logic circuits.
- the circuit includes a set of evaluate transistors and a differential circuit.
- the transistors may be either single-gate or double-gate FETs.
- the bodies of the evaluate transistors are tied to the complementary side of the differential circuit.
- the double-gated MOSFET case the second gate of each evaluate transistor is tied to the complementary side of the differential circuit.
- implementation of the invention in a silicon-on-insulator technology environment takes particular advantage of unique body isolation features of the SOI device, the single-gated embodiments of the invention may also be advantageously implemented in a common triple-well process.
- differential logic circuit 20 is a dynamic domino circuit having a differential load structure 22 , a first evaluate tree 24 and a second (complementary) evaluate tree 26 .
- Differential load structure 22 includes a first double-gated PFET (PMOSFET) 30 and a second double-gated PFET 32 , both connected to V DD .
- One gate of double-gated PFETs 30 and 32 is connected to a precharge clock identified as PC.
- the output of PFET 30 is available at intermediate node 40 and the output of PFET 32 is available at intermediate node 42 .
- Nodes 40 and 42 which carry the logical outputs from circuit 20 , are also connected to downstream logic and/or other circuitry not forming part of circuit 20 via lines 44 and 46 , respectively.
- Evaluate tree 24 includes double-gated NFET (NMOSFET) 50 , one gate of which is connected to logical input A, and double-gated NFET 52 , one gate of which is connected to logical input B.
- NFETs 50 and 52 are connected in series, with the drain to NFET 50 being connected to intermediate node 40 and the source of NFET 52 being connected to ground.
- a reversal of the series connection of NFETs 50 and 52 is also encompassed by the present invention.
- One gate of each of NFETs 50 and 52 is connected to intermediate node 42 . If desired, evaluate tree 24 may include more than two transistors.
- Evaluate tree 26 includes double-gated NFET 54 , one gate of which is connected to inverse (aka complement) logical input [not]A, and double-gated NFET 56 , one gate of which is connected to inverse logical input [not]B.
- NFETs 54 and 56 are connected in parallel, with the drains the NFETs being connected to intermediate node 42 and the sources of the NFETs being connected to ground. A reversal of the parallel connection of NFETs 54 and 56 is also encompassed by the present invention.
- the other gates of NFETs 54 and 56 i.e., the gates not connected to logical inputs [not]A and [not]B, respectively) are connected to intermediate node 40 .
- evaluate tree 26 may also include more than two transistors, as described above relative to evaluate tree 24 (given that circuits 24 and 26 are the logical complements of one another). Description of the operation of this and other embodiments of the invention follows description of the circuit elements of all of the embodiments.
- Circuit 120 is a dynamic domino circuit having a differential load structure 122 , a first evaluate tree 124 and a second evaluate tree 126 .
- Differential load structure 122 includes a first NFET 130 (all transistors in circuit 120 are single-gated) and a second NFET 132 , both connected to V DD .
- the gates of NFETs 130 and 132 are each connected to a precharge clock PC.
- the source of NFET 130 is connected to intermediate node 140 and the drain of NFET 132 is connected to intermediate node 142 .
- Nodes 140 and 142 are connected via lines 144 and 146 , respectively, to level-shifting output buffers 160 and 178 , which are described below.
- Evaluate tree 124 includes NFET 150 , the gate of which is connected to logical input A, and NFET 152 , the gate of which is connected to logical input B. NFETs 150 and 152 are connected in series, with the drain of NFET 150 being connected to intermediate node 140 and the source of NFET 152 being connected to ground. A reversal of the series connection of NFETs 150 and 152 is also encompassed by the present invention. The bodies of NFETs 150 and 152 are connected to intermediate node 142 . If desired, evaluate tree 124 may include more than two transistors, as discussed above relative to evaluate tree 24 .
- Evaluate tree 126 includes NFET 154 , the gate of which is connected to inverse logical input [not]A, and NFET 156 , the gate of which is connected to inverse logical input [not]B.
- NFETs 154 and 156 are connected in parallel, with the drain of the NFETs being connected to intermediate node 142 and the source of the NFETs being connected to ground. A reversal of the parallel connection of NFETs 154 and 156 is also encompassed by the present invention.
- the bodies of NFETs 154 and 156 are connected to intermediate node 140 .
- evaluate tree 126 may include more than two transistors, as discussed above relative to evaluate tree 26 .
- Level-shifting output buffers 160 and 178 are provided to ensure logical outputs Q and [not]Q provide true values when the circuit is operated in an environment where V T ⁇ V DD ⁇ V T +V diode .
- V T is the threshold voltage for the NFET and V diode is the voltage at which the P/N junction becomes forward biased.
- Output buffer 160 includes NFET 162 , PFET 164 and NFET 166 connected in this order in series, with the drain of NFET 162 being connected to V DD and the source of NFET 166 being connected to ground.
- the gate of NFET 162 is also connected to V DD and the gates of PFET 164 and NFET 166 are connected to intermediate node 140 .
- Logical output Q is connected between PFET 164 and NFET 166 .
- Level-shifting output buffer 178 is identical to buffer 160 , except that it includes NFET 180 , PFET 182 and NFET 184 connected in series in this order instead of NFET 162 , PFET 164 and NFET 166 , respectively. Also,[not]Q is connected between PFET 182 and NFET 184 .
- circuit 220 is illustrated.
- Circuit 220 is similar to circuit 120 , with several exceptions.
- Differential load structure 222 includes PFETs 230 and 232 in place of NFETs 130 and 132 used in differential load structure 122 , respectively.
- Output buffer 260 lacks NFET 162 used in output buffer 160 and output buffer 278 lacks NFET 180 used in output buffer 178 .
- yet another embodiment of the differential logic circuit of the present invention is static DCVS circuit 320 .
- the latter is identical to circuit 20 , with the exception of certain details of its differential circuit 322 .
- No precharge clock PC is connected to double-gated PFETs 30 and 32 .
- the gates of PFET 30 are connected to intermediate node 42
- the gates of PFET 32 are connected to intermediate node 40 .
- the source of PFET 30 is connected to intermediate node 40 and the source of PFET 32 is connected to intermediate node 42 .
- Nodes 40 and 42 which carry the logical outputs from circuit 320 , are also connected to downstream logic and/or other circuitry not forming part of circuit 320 via lines 44 and 46 , respectively.
- circuit 420 is illustrated in FIG. 5.
- Circuit 420 is identical to circuit 120 shown in FIG. 2, with the exception that differential load structure 422 is used in place of structure 122 .
- load structure 422 no precharge clock PC is connected to NFETs 130 and 132 , and the gate of NFET 130 is connected to intermediate node 142 , and the gate of NFET 132 is connected to intermediate node 140 .
- Nodes 140 and 142 are also connected to output buffers 160 and 178 , respectively, via respective lines 144 and 146 .
- FIG. 6 illustrates yet another static DCVS circuit, identified as circuit 520 , which is identical to circuit 220 shown in FIG. 3, except that differential load structure 522 is used in place of differential load structure 222 .
- load structure 522 no precharge clock PC is connected to PFETs 230 and 232 and the gate of PFET 230 is connected to intermediate node 142 and the gate of PFET 232 is connected to intermediate node 140 .
- circuit 20 is initiated by the transition of clock PC to ground.
- Precharge clock PC is provided to one of the two gates of each of PFET 30 and 32 so as to turn on the PFETs, thereby charging the capacitance of intermediate nodes 40 and 42 to voltage V DD .
- the evaluate mode, PFETs 30 and 32 are turned off as clock PC goes high. This allows nodes 40 and 42 to initially float, while circuit 20 awaits logical inputs A and B for evaluate tree 24 and inverse logical inputs [not]A and [not]B for evaluate tree 26 . Assuming A and B go high, then NFETs 50 and 52 are turned on, thereby connecting intermediate node 40 with ground. Intermediate node 42 remains high, as the inverse (i.e., low) signals on [not]A and [not]B do not turn on NFETs 54 and 56 . Because node 40 has been driven to ground, by connecting this node to the gates of NFETs 54 and 56 these transistors are driven off.
- operation commences during a precharge phase with the application of a precharge clock PC to NFETs 130 and 132 , which turns on the NFETs.
- This drives nodes 140 and 142 high to voltage V DD ⁇ V T (as a result of the threshold drop through NFETs 130 and 132 ).
- V DD ⁇ V T the bodies of NFETs 150 , 152 , 154 , and 156 are raised, lowering their effective threshold voltages and preconditioning evaluate circuits 124 and 126 prior to logic evaluation for high speed at any given V DD .
- NFETs 150 and 152 are turned on and node 140 is connected to ground.
- the threshold at which these transistors turn on is raised further, thereby ensuring node 142 remains high, thereby ensuring node 142 remains high, by reducing the parasitic D.C. leakage through NFETs 154 and 156 .
- the threshold at which these transistors turn on is lowered so as to ensure the transistor drive current is maximized.
- Level-shifting output buffers 160 and 178 in logic circuit 120 are provided for situations where the dynamic differential load structures of the present invention having single-gated transistors, will be operated in an environment where V DD âo/ ⁇ V T +V diode . Such operating conditions exist when operation at low power is desired, yet a conventional supply power is used.
- PFET 164 is turned on.
- NFET 162 is also turned on because V DD is provided to its gate, but NFET 166 is turned off due to the low signal provided to its gate. Accordingly, V DD ⁇ V T is provided at Q due to the V T drop across NFET 162 .
- Output buffer 178 functions similarly.
- the outputs of Q and [not]Q are reduced in voltage by V DD ⁇ V T to reduce voltage swing, and hence save power, and to ensure PFET 164 can be completely turned off.
- output buffers 160 and 178 invert the signal at nodes 140 and 142 , respectively, this is easily accommodated in downstream logic, as the true and complement versions of the signal are needed downstream anyway.
- circuit 220 illustrated in FIG. 3 this circuit is intended to be operated in the condition where V DD âo/ ⁇ V diode . These operating conditions are present when lower power consumption is desired and reduced performance is acceptable.
- the operation of circuit 220 is quite similar to that of circuit 120 , except that because PFETs 230 and 232 are used in differential load structure 222 , during the precharge phase clock PC transitions to ground. This clock signal turns on the PFETs, which in turn causes V DD to be present at nodes 140 and 142 . Assuming in the evaluate phase inputs A and B are high, then node 140 is connected to ground and node 142 is driven high. These low/high states at nodes 140 and 142 , respectively, are reinforced by the body tie connections of nodes 142 and 140 to evaluate tree 124 and 126 , respectively, as discussed above.
- circuit 320 illustrated in FIG. 4 differs somewhat from the other circuit having double-gated transistors, circuit 20 illustrated in FIG. 1. Assuming that inputs A and B arrive as high signals, then node 40 is driven low. This low signal is connected to the gates of PFET 32 , thereby turning on the PFET. Because NFETs 54 and 56 remain off due to the low inputs [not]A and [not]B they receive, node 42 is driven high to V DD . Because node 42 is connected to each of the two gates of NFETs 50 and 52 , these are driven on. Similarly, because node 40 is connected to each of the two gates of NFETs 54 and 56 , both gates of these transistors are turned off. Also, because node 42 remains high and is connected to a gate of PFET 30 , additional current is provided, thereby ensuring node 40 remains connected to ground.
- circuit 420 is designed for use in an environment where V DD âo/ ⁇ V T +V diode .
- the operation of circuit 420 is similar to, but in some ways is the reverse of, the operation of circuit 320 .
- output buffers 160 and 178 are connected to nodes 140 and 142 , respectively.
- the operation of these circuits is described above relative to circuit 120 .
- NFETs 130 and 132 are used in place of PFETs 30 and 32 , the low voltage at node 140 (assuming inputs A and B arrive high) turns off NFET 132 due to the connection of its gate with node 140 .
- the high voltage at node 142 turns on NFET 130 , thereby connecting node 140 with ground.
- FIG. 6 The embodiment of the invention illustrated in FIG. 6 is designed for use in an environment where V DD âo/ ⁇ V diode .
- the operation of circuit 520 is similar to that of circuit 320 , except that output buffers 260 and 278 are connected to nodes 140 and 142 , respectively. Operation of output buffers 260 and 278 is discussed above relative to circuit 220 .
- the present invention provides benefits when employed in a wide variety of differential DCVS or domino circuit logic due to its ability to change the V diode thresholds of the transistors so as to reduce sub-threshold leakage currents.
- V diode thresholds of the transistors By changing threshold, one can exaggerate the I on /I off ratio of the device, i.e., by moving its body potential.
- Changing transistor body bias accomplishes this by changing the base potential out of which the gate field must move the channel. This enhances signal stability and fidelity of logical output.
- the present invention is particularly advantageous when used in connection with SOI NFETs and PFETs.
- the possibility of current leakage across the N/P diode at source/body and drain/body interfaces due to the floating nature of such bodies is reduced significantly by delivering a signal to the bodies of the NFETs and PFETs that biases them in the desired direction.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Power Engineering (AREA)
- Logic Circuits (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to differential CMOS and silicon-on-insulator (SOI) logic devices, and in particular to differential cascode voltage switch (DCVS) logic devices and domino circuit logic devices.
- 2. Background of the Invention
- Differential CMOS and SOI logic is often used when it is desired to perform complex Boolean logic functions and circuit density is an important design concern. Potentially, DCVS and domino circuit logic is twice as dense as primitive NAND/NOR logic. In DCVS and domino circuit logic, differential pairs of MOS devices are cascaded into powerful combinational logic tree networks.
- The ongoing demand for reduction in the power and “footprint” of logic devices can give rise to signal stability problems in DCVS and domino logic. To save power required to drive MOSFET gate capacitance, a natural design consideration is to reduce gate size. Unfortunately, signal stability is often compromised as MOSFET gates are reduced in size, thereby giving rise to errors in logic evaluation.
- Use of SOI technology in connection with DCVS and domino circuit logic can be problematic because of junction leakage. Due to the electrically floating body of an SOI MOSFET, charge leaking across its drain-body or source-body junction diode has the ability over time of changing the potential of the body. This change gives rise to threshold voltage variation and hence delay variation. The body contact used to hold the SOI MOSFET body potential to a fixed voltage in cases where variation is intolerable also tends to reduce performance.
- Low voltage operation of logic circuits can be used to reduce power in a logic circuit, but can be problematic with high or nominal threshold MOSFET transistors. The overdrive voltage required to turn on a device is given by Vod=Vo−VT, where Vo is the drive voltage of the preceding logic gate, and VT is the threshold voltage of the MOSFET. It is desirable to operate the logic transistors with a low VT to maximize the overdrive voltage Vod, resulting in higher speed operation, proportional to the overdrive voltage. A consequence of operating transistors with a low VT results in large D.C. parasitic leakage currents
- One aspect of the present invention is a logic circuit, comprising a plurality of evaluate transistors, each having a body, and a differential load structure connected to each of the bodies.
- Another aspect of the present invention is a method of enhancing stability of a differential logic circuit. The method involves providing a differential logic circuit having a plurality of transistors arranged in a first evaluate tree and a second evaluate tree, each transistor having one of a single gate with a body and a double gate, and a differential load structure having a first intermediate output node and a second intermediate output node. The next step involves biasing, in the first evaluate tree, the body of each transistor when each transistor has a single gate or at least one of the double gates of each transistor when each transistor has a double gate with voltage present at the second intermediate node. Then, the next step involves biasing, in the second evaluate tree, the body of each transistor when each transistor has a single gate and the at least one of the double gates of each transistor when each transistor has a double gate with voltage present at the first intermediate node.
- Yet another aspect of the present invention is a logic circuit comprising a plurality of evaluate transistors, each having first and second gates and a differential load structure connected to the first gates of the plurality of transistors.
- Another aspect of the present invention is a method to automatically adjust the threshold of evaluate transistors by connection of body nodes to force the bodies of the evaluate transistors to a high level before the gate is evaluated then self-adjusting the bodies to a lower potential for evaluate trees that did not discharge after logic evaluation, increasing evaluation speed and lowering overall leakage of the function.
- For the purpose of illustrating the invention, the drawings show a form of the invention that is presently preferred. However, it should be understood that the present invention is not limited to the precise arrangements and instrumentalities shown in the drawings, wherein:
- FIG. 1 is a circuit diagram of a dynamic domino logic circuit using double-gated transistors;
-
-
- FIG. 4 is a circuit diagram of a static DCVS logic circuit using double-gated transistors;
-
-
- The present invention is an alteration to the differential topology of static (i.e., DCVS) and dynamic (i.e., domino) logic circuits. In both cases, the circuit includes a set of evaluate transistors and a differential circuit. The transistors may be either single-gate or double-gate FETs. In the single gate, isolated body case, the bodies of the evaluate transistors are tied to the complementary side of the differential circuit. In the double-gated MOSFET case, the second gate of each evaluate transistor is tied to the complementary side of the differential circuit. While implementation of the invention in a silicon-on-insulator technology environment takes particular advantage of unique body isolation features of the SOI device, the single-gated embodiments of the invention may also be advantageously implemented in a common triple-well process.
- Referring to FIG. 1,
differential logic circuit 20 is a dynamic domino circuit having adifferential load structure 22, a first evaluatetree 24 and a second (complementary) evaluatetree 26.Differential load structure 22 includes a first double-gated PFET (PMOSFET) 30 and a second double-gatedPFET 32, both connected to VDD. One gate of double-gatedPFETs PFET 30 is available atintermediate node 40 and the output ofPFET 32 is available atintermediate node 42.Nodes circuit 20, are also connected to downstream logic and/or other circuitry not forming part ofcircuit 20 vialines - Evaluate
tree 24 includes double-gated NFET (NMOSFET) 50, one gate of which is connected to logical input A, and double-gated NFET 52, one gate of which is connected to logical input B. NFETs 50 and 52 are connected in series, with the drain to NFET 50 being connected tointermediate node 40 and the source of NFET 52 being connected to ground. A reversal of the series connection ofNFETs NFETs intermediate node 42. If desired, evaluatetree 24 may include more than two transistors. In fact, all FETS with source or drain downstream ofnode 40 will typically have one of their gates tied tonode 42, and all FETS with source or drain downstream ofnode 42 will typically have one of their gates tied tonode 40. However, this connection scheme is by no means a required feature of the invention. - Evaluate
tree 26 includes double-gated NFET 54, one gate of which is connected to inverse (aka complement) logical input [not]A, and double-gated NFET 56, one gate of which is connected to inverse logical input [not]B. NFETs intermediate node 42 and the sources of the NFETs being connected to ground. A reversal of the parallel connection ofNFETs NFETs 54 and 56 (i.e., the gates not connected to logical inputs [not]A and [not]B, respectively) are connected tointermediate node 40. If desired, evaluatetree 26 may also include more than two transistors, as described above relative to evaluate tree 24 (given thatcircuits - Another embodiment of the present invention is the domino
differential logic circuit 120 illustrated in FIG. 2.Circuit 120 is a dynamic domino circuit having adifferential load structure 122, a first evaluatetree 124 and a second evaluatetree 126.Differential load structure 122 includes a first NFET 130 (all transistors incircuit 120 are single-gated) and a second NFET 132, both connected to VDD. The gates of NFETs 130 and 132 are each connected to a precharge clock PC. The source of NFET 130 is connected tointermediate node 140 and the drain of NFET 132 is connected tointermediate node 142.Nodes lines output buffers - Evaluate
tree 124 includesNFET 150, the gate of which is connected to logical input A, andNFET 152, the gate of which is connected to logicalinput B. NFETs NFET 150 being connected tointermediate node 140 and the source ofNFET 152 being connected to ground. A reversal of the series connection ofNFETs NFETs intermediate node 142. If desired, evaluatetree 124 may include more than two transistors, as discussed above relative to evaluatetree 24. - Evaluate
tree 126 includesNFET 154, the gate of which is connected to inverse logical input [not]A, andNFET 156, the gate of which is connected to inverse logical input [not]B. NFETs intermediate node 142 and the source of the NFETs being connected to ground. A reversal of the parallel connection ofNFETs NFETs intermediate node 140. If desired, evaluatetree 126 may include more than two transistors, as discussed above relative to evaluatetree 26. - Level-shifting
output buffers Output buffer 160 includesNFET 162,PFET 164 andNFET 166 connected in this order in series, with the drain ofNFET 162 being connected to VDD and the source ofNFET 166 being connected to ground. The gate ofNFET 162 is also connected to VDD and the gates ofPFET 164 andNFET 166 are connected tointermediate node 140. Logical output Q is connected betweenPFET 164 andNFET 166. - Level-shifting
output buffer 178 is identical to buffer 160, except that it includesNFET 180,PFET 182 andNFET 184 connected in series in this order instead ofNFET 162,PFET 164 andNFET 166, respectively. Also,[not]Q is connected betweenPFET 182 andNFET 184. - Turning next to FIG. 3, another embodiment of the differential logic circuit of the present invention,
circuit 220, is illustrated.Circuit 220 is similar tocircuit 120, with several exceptions.Differential load structure 222 includesPFETs NFETs differential load structure 122, respectively.Output buffer 260 lacksNFET 162 used inoutput buffer 160 andoutput buffer 278 lacksNFET 180 used inoutput buffer 178. - Referring to FIG. 4, yet another embodiment of the differential logic circuit of the present invention is
static DCVS circuit 320. The latter is identical tocircuit 20, with the exception of certain details of itsdifferential circuit 322. No precharge clock PC is connected to double-gated PFETs PFET 30 are connected tointermediate node 42, and the gates ofPFET 32 are connected tointermediate node 40. As withdifferential load structure 22, the source ofPFET 30 is connected tointermediate node 40 and the source ofPFET 32 is connected tointermediate node 42.Nodes circuit 320, are also connected to downstream logic and/or other circuitry not forming part ofcircuit 320 vialines - Another static DCVS embodiment of the present invention,
circuit 420, is illustrated in FIG. 5.Circuit 420 is identical tocircuit 120 shown in FIG. 2, with the exception thatdifferential load structure 422 is used in place ofstructure 122. Inload structure 422, no precharge clock PC is connected toNFETs NFET 130 is connected tointermediate node 142, and the gate ofNFET 132 is connected tointermediate node 140.Nodes output buffers respective lines - FIG. 6 illustrates yet another static DCVS circuit, identified as
circuit 520, which is identical tocircuit 220 shown in FIG. 3, except thatdifferential load structure 522 is used in place ofdifferential load structure 222. Inload structure 522, no precharge clock PC is connected toPFETs PFET 230 is connected tointermediate node 142 and the gate ofPFET 232 is connected tointermediate node 140. - Operation of the various embodiments of the present invention will now be discussed. With reference to FIG. 1, operation of
circuit 20 is initiated by the transition of clock PC to ground. Precharge clock PC is provided to one of the two gates of each ofPFET intermediate nodes - In the next phase, the evaluate mode,
PFETs nodes circuit 20 awaits logical inputs A and B for evaluatetree 24 and inverse logical inputs [not]A and [not]B for evaluatetree 26. Assuming A and B go high, then NFETs 50 and 52 are turned on, thereby connectingintermediate node 40 with ground.Intermediate node 42 remains high, as the inverse (i.e., low) signals on [not]A and [not]B do not turn on NFETs 54 and 56. Becausenode 40 has been driven to ground, by connecting this node to the gates ofNFETs node 42 remains high. Thus, at the end of this evaluate cycle, a low logical output is provided vialine 44 as a consequence of its connection tonode 40, and a high logical output is provided vialine 46 as a consequence of its connection tonode 42. The reverse operation would occur if the inputs to NFETs 50 and 52 were initially low and the inputs to NFETs 54 and 56 were initially high, resulting in a high output online 44 and a low output online 46. Such reverse operation also holds true for the other embodiments of the invention, the operation of which is described below, and so discussion of such reverse operation is omitted in the interest of avoiding unneeded repetition. - Considering
next circuit 120, illustrated in FIG. 2, operation commences during a precharge phase with the application of a precharge clock PC toNFETs nodes NFETs 130 and 132). By providing the signal level VDD−VT tonodes NFETs circuits node 140 is connected to ground. By providing the ground signal atnode 140 to the bodies ofNFETs node 142 remains high, thereby ensuringnode 142 remains high, by reducing the parasitic D.C. leakage throughNFETs node 142 with the bodies ofNFETs - Level-shifting
output buffers logic circuit 120 are provided for situations where the dynamic differential load structures of the present invention having single-gated transistors, will be operated in an environment where VDDâo/∞VT+Vdiode. Such operating conditions exist when operation at low power is desired, yet a conventional supply power is used. Continuing the operational assumption above, when inputs A and B are high andintermediate node 140 is grounded, thenPFET 164 is turned on.NFET 162 is also turned on because VDD is provided to its gate, butNFET 166 is turned off due to the low signal provided to its gate. Accordingly, VDD−VT is provided at Q due to the VT drop acrossNFET 162.Output buffer 178 functions similarly. The outputs of Q and [not]Q are reduced in voltage by VDD−VT to reduce voltage swing, and hence save power, and to ensurePFET 164 can be completely turned off. Althoughoutput buffers nodes - Turning now to
circuit 220 illustrated in FIG. 3, this circuit is intended to be operated in the condition where VDDâo/∞Vdiode. These operating conditions are present when lower power consumption is desired and reduced performance is acceptable. The operation ofcircuit 220 is quite similar to that ofcircuit 120, except that becausePFETs differential load structure 222, during the precharge phase clock PC transitions to ground. This clock signal turns on the PFETs, which in turn causes VDD to be present atnodes node 140 is connected to ground andnode 142 is driven high. These low/high states atnodes nodes tree - Concerning
output buffers logic circuit 220 is intended to be operated where VDDâo/∞Vdiode, rather than VDDâo/∞VT+V diode as is the case withcircuit 120,NFETs output buffers PFETS NFETs circuit 220, i.e., low power and low power supply. As a result, there is no need to reduce the voltage at Q and [not]Q by one VT. - The operation of
circuit 320 illustrated in FIG. 4 differs somewhat from the other circuit having double-gated transistors,circuit 20 illustrated in FIG. 1. Assuming that inputs A and B arrive as high signals, thennode 40 is driven low. This low signal is connected to the gates ofPFET 32, thereby turning on the PFET. BecauseNFETs node 42 is driven high to VDD. Becausenode 42 is connected to each of the two gates ofNFETs node 40 is connected to each of the two gates ofNFETs node 42 remains high and is connected to a gate ofPFET 30, additional current is provided, thereby ensuringnode 40 remains connected to ground. - Turning next to FIG. 5,
circuit 420 is designed for use in an environment where VDDâo/∞VT+Vdiode. The operation ofcircuit 420 is similar to, but in some ways is the reverse of, the operation ofcircuit 320. Because double-gated transistors are not used,output buffers nodes circuit 120. Also, becauseNFETs PFETs NFET 132 due to the connection of its gate withnode 140. The high voltage atnode 142 turns onNFET 130, thereby connectingnode 140 with ground. - The embodiment of the invention illustrated in FIG. 6 is designed for use in an environment where VVdiode. The operation ofDDâo/∞
circuit 520 is similar to that ofcircuit 320, except that output buffers 260 and 278 are connected tonodes output buffers circuit 220. - The present invention provides benefits when employed in a wide variety of differential DCVS or domino circuit logic due to its ability to change the Vdiode thresholds of the transistors so as to reduce sub-threshold leakage currents. By changing threshold, one can exaggerate the Ion/Ioff ratio of the device, i.e., by moving its body potential. Changing transistor body bias accomplishes this by changing the base potential out of which the gate field must move the channel. This enhances signal stability and fidelity of logical output.
- The present invention is particularly advantageous when used in connection with SOI NFETs and PFETs. The possibility of current leakage across the N/P diode at source/body and drain/body interfaces due to the floating nature of such bodies is reduced significantly by delivering a signal to the bodies of the NFETs and PFETs that biases them in the desired direction.
- While the present invention has been described in connection with specified embodiments, it will be understood that it is not so limited. On the contrary, it is intended to cover all alternatives, modifications and equivalents as may be included within the spirit and scope of the invention as defined in the appended claims.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/683,325 US6580293B1 (en) | 2001-12-14 | 2001-12-14 | Body-contacted and double gate-contacted differential logic circuit and method of operation |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/683,325 US6580293B1 (en) | 2001-12-14 | 2001-12-14 | Body-contacted and double gate-contacted differential logic circuit and method of operation |
Publications (2)
Publication Number | Publication Date |
---|---|
US6580293B1 US6580293B1 (en) | 2003-06-17 |
US20030112035A1 true US20030112035A1 (en) | 2003-06-19 |
Family
ID=24743542
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/683,325 Expired - Lifetime US6580293B1 (en) | 2001-12-14 | 2001-12-14 | Body-contacted and double gate-contacted differential logic circuit and method of operation |
Country Status (1)
Country | Link |
---|---|
US (1) | US6580293B1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100194430A1 (en) * | 2007-07-13 | 2010-08-05 | Ecole Centrale De Lyon | Reconfigurable logic cell made up of double-gate mosfet transistors |
CN107431485A (en) * | 2015-01-14 | 2017-12-01 | 海伯利安半导体公司 | Logic semiconductor element and logic circuit |
Families Citing this family (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3857916B2 (en) * | 2001-12-20 | 2006-12-13 | 日本電信電話株式会社 | 2-modulus prescaler circuit |
WO2003088289A2 (en) * | 2002-04-12 | 2003-10-23 | University Of Rochester | Dual threshold voltage and low swing domino logic circuits |
US6842048B2 (en) * | 2002-11-22 | 2005-01-11 | Advanced Micro Devices, Inc. | Two transistor NOR device |
JP4257971B2 (en) * | 2003-03-27 | 2009-04-30 | 独立行政法人産業技術総合研究所 | Method for applying gate signal of double gate field effect transistor |
EP1665530B1 (en) * | 2003-09-03 | 2007-11-21 | Nxp B.V. | A static latch |
US7253663B2 (en) * | 2005-06-15 | 2007-08-07 | Ati Technologies Inc. | Apparatus and methods for self-biasing differential signaling circuitry having multimode output configurations for low voltage applications |
US7893719B2 (en) * | 2005-06-15 | 2011-02-22 | Ati Technologies, Ulc | Apparatus and methods for self-biasing differential signaling circuitry having multimode output configurations for low voltage applications |
US7265589B2 (en) * | 2005-06-28 | 2007-09-04 | International Business Machines Corporation | Independent gate control logic circuitry |
US7170772B1 (en) * | 2005-07-29 | 2007-01-30 | International Business Machines Corporation | Apparatus and method for dynamic control of double gate devices |
US20070047364A1 (en) * | 2005-08-31 | 2007-03-01 | International Business Machines Corporation | Methods and apparatus for varying a supply voltage or reference voltage using independent control of diode voltage in asymmetrical double-gate devices |
US7408800B1 (en) * | 2007-05-03 | 2008-08-05 | International Business Machines Corporation | Apparatus and method for improved SRAM device performance through double gate topology |
US20080273366A1 (en) * | 2007-05-03 | 2008-11-06 | International Business Machines Corporation | Design structure for improved sram device performance through double gate topology |
US8975952B2 (en) | 2012-11-13 | 2015-03-10 | Honeywell International Inc. | CMOS logic circuit using passive internal body tie bias |
FR3088507B1 (en) * | 2018-11-09 | 2022-03-11 | Commissariat Energie Atomique | ADIABATIC LOGIC CELL |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4833347A (en) * | 1986-02-28 | 1989-05-23 | Honeywell, Inc. | Charge disturbance resistant logic circuits utilizing true and complement input control circuits |
JP3241619B2 (en) * | 1996-12-25 | 2001-12-25 | シャープ株式会社 | CMOS logic circuit |
US6137319A (en) * | 1999-04-30 | 2000-10-24 | Intel Corporation | Reference-free single ended clocked sense amplifier circuit |
US6388471B1 (en) * | 2000-05-12 | 2002-05-14 | Sandcraft, Inc. | Single phase edge trigger register |
-
2001
- 2001-12-14 US US09/683,325 patent/US6580293B1/en not_active Expired - Lifetime
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100194430A1 (en) * | 2007-07-13 | 2010-08-05 | Ecole Centrale De Lyon | Reconfigurable logic cell made up of double-gate mosfet transistors |
US7859308B2 (en) * | 2007-07-13 | 2010-12-28 | Ecole Centrale De Lyon | Reconfigurable logic cell made up of double-gate MOSFET transistors |
CN107431485A (en) * | 2015-01-14 | 2017-12-01 | 海伯利安半导体公司 | Logic semiconductor element and logic circuit |
US10879900B2 (en) | 2015-01-14 | 2020-12-29 | Hyperion Semiconductors Oy | Buried channel conductor insulator semiconductor field effect transistor |
US11283450B2 (en) | 2015-01-14 | 2022-03-22 | Hyperion Semiconductors Oy | Semiconductor logic element and a logic circuitry |
Also Published As
Publication number | Publication date |
---|---|
US6580293B1 (en) | 2003-06-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7683668B1 (en) | Level shifter | |
US6580293B1 (en) | Body-contacted and double gate-contacted differential logic circuit and method of operation | |
US6768368B2 (en) | Level shifter circuit and semiconductor device including the same | |
US6304110B1 (en) | Buffer using dynamic threshold-voltage MOS transistor | |
US7061299B2 (en) | Bidirectional level shifter | |
US6600340B2 (en) | Noise tolerant wide-fanin domino circuits | |
US5896044A (en) | Universal logic level shifting circuit and method | |
EP1098438A1 (en) | Complementary logic circuit | |
US4318015A (en) | Level shift circuit | |
US7230469B2 (en) | Multi-level/single ended input level shifter circuit | |
JP3864243B2 (en) | Method for removing parasitic bipolar operation in SOI domino circuit and SOI domino circuit | |
US11050424B1 (en) | Current-mirror based level shifter circuit and methods for implementing the same | |
EP1317067B1 (en) | One-stage voltage level shift circuit and system using the same | |
US6225838B1 (en) | Integrated circuit buffers having reduced power consumption requirements | |
US4109163A (en) | High speed, radiation hard complementary mos capacitive voltage level shift circuit | |
US6150869A (en) | Method and apparatus for body control in silicon-on-insulator (SOI) domino circuits | |
US6169432B1 (en) | High voltage switch for providing voltages higher than 2.5 volts with transistors made using a 2.5 volt process | |
US7102389B2 (en) | Voltage translator with data buffer | |
US6351157B1 (en) | Output buffer for making a high voltage (5.0 volt) compatible input/output in a low voltage (2.5 volt) semiconductor process | |
WO2008014383A1 (en) | Junction field effect transistor level shifting circuit | |
JPH077414A (en) | Low-power digital-signal buffer circuit | |
US8860461B2 (en) | Voltage level shifter, decoupler for a voltage level shifter, and voltage shifting method | |
US20040004499A1 (en) | Semiconductor integrated circuit | |
US12308831B2 (en) | Power switch having cascoded transistors of a same condictivity type, each of the cascoded transistors having its source tied to its body | |
JP3523611B2 (en) | Differential logic circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BERNSTEIN, KERRY;COTTRELL, PETER E.;KOSONOCKY, STEPHEN V.;AND OTHERS;REEL/FRAME:012238/0489;SIGNING DATES FROM 20011211 TO 20011213 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 8 |
|
SULP | Surcharge for late payment |
Year of fee payment: 7 |
|
AS | Assignment |
Owner name: GOOGLE INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:026664/0866 Effective date: 20110503 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: GOOGLE LLC, CALIFORNIA Free format text: CHANGE OF NAME;ASSIGNOR:GOOGLE INC.;REEL/FRAME:044127/0735 Effective date: 20170929 |