US20030109100A1 - Semiconductor device having capacitive element and manufacturing method thereof - Google Patents
Semiconductor device having capacitive element and manufacturing method thereof Download PDFInfo
- Publication number
- US20030109100A1 US20030109100A1 US10/303,730 US30373002A US2003109100A1 US 20030109100 A1 US20030109100 A1 US 20030109100A1 US 30373002 A US30373002 A US 30373002A US 2003109100 A1 US2003109100 A1 US 2003109100A1
- Authority
- US
- United States
- Prior art keywords
- capacitive element
- lower electrode
- layer
- hole
- dielectric layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 79
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 47
- 238000000059 patterning Methods 0.000 claims description 11
- 239000010410 layer Substances 0.000 abstract description 353
- 229910052751 metal Inorganic materials 0.000 abstract description 135
- 239000002184 metal Substances 0.000 abstract description 132
- 239000011229 interlayer Substances 0.000 abstract description 46
- 238000009792 diffusion process Methods 0.000 abstract description 26
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 15
- 238000005530 etching Methods 0.000 description 14
- 238000000206 photolithography Methods 0.000 description 14
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 13
- 230000004888 barrier function Effects 0.000 description 13
- 229910052814 silicon oxide Inorganic materials 0.000 description 13
- 229910052721 tungsten Inorganic materials 0.000 description 13
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 11
- 239000010949 copper Substances 0.000 description 10
- 239000000463 material Substances 0.000 description 10
- 229910052802 copper Inorganic materials 0.000 description 9
- 230000003405 preventing effect Effects 0.000 description 9
- 239000010936 titanium Substances 0.000 description 9
- 229910016570 AlCu Inorganic materials 0.000 description 8
- 229910052581 Si3N4 Inorganic materials 0.000 description 8
- 229910052782 aluminium Inorganic materials 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 8
- 229910000789 Aluminium-silicon alloy Inorganic materials 0.000 description 7
- 230000008018 melting Effects 0.000 description 7
- 238000002844 melting Methods 0.000 description 7
- 239000000758 substrate Substances 0.000 description 7
- 229910052719 titanium Inorganic materials 0.000 description 7
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 6
- 229910000838 Al alloy Inorganic materials 0.000 description 5
- 150000004767 nitrides Chemical class 0.000 description 5
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 5
- 229920005591 polysilicon Polymers 0.000 description 5
- -1 AlSiCu Inorganic materials 0.000 description 4
- 229910016006 MoSi Inorganic materials 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 4
- 238000004380 ashing Methods 0.000 description 4
- 230000000694 effects Effects 0.000 description 4
- 238000002955 isolation Methods 0.000 description 4
- 229910052750 molybdenum Inorganic materials 0.000 description 4
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 4
- 229920002120 photoresistant polymer Polymers 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- 229910001936 tantalum oxide Inorganic materials 0.000 description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 239000012535 impurity Substances 0.000 description 3
- PXHVJJICTQNCMI-UHFFFAOYSA-N nickel Substances [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 3
- 229910052715 tantalum Inorganic materials 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- PXGOKWXKJXAPGV-UHFFFAOYSA-N Fluorine Chemical compound FF PXGOKWXKJXAPGV-UHFFFAOYSA-N 0.000 description 2
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- 229910021417 amorphous silicon Inorganic materials 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 230000006866 deterioration Effects 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 239000011737 fluorine Substances 0.000 description 2
- 229910052731 fluorine Inorganic materials 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 238000000034 method Methods 0.000 description 2
- 239000011368 organic material Substances 0.000 description 2
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 2
- 229910052698 phosphorus Inorganic materials 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 230000007261 regionalization Effects 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- 229910021341 titanium silicide Inorganic materials 0.000 description 2
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- 229910004166 TaN Inorganic materials 0.000 description 1
- 229910008484 TiSi Inorganic materials 0.000 description 1
- 229910008482 TiSiN Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 229910008812 WSi Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 229940125898 compound 5 Drugs 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- QRXWMOHMRWLFEY-UHFFFAOYSA-N isoniazide Chemical compound NNC(=O)C1=CC=NC=C1 QRXWMOHMRWLFEY-UHFFFAOYSA-N 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/68—Capacitors having no potential barriers
- H10D1/682—Capacitors having no potential barriers having dielectrics comprising perovskite structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/68—Capacitors having no potential barriers
- H10D1/692—Electrodes
- H10D1/696—Electrodes comprising multiple layers, e.g. comprising a barrier layer and a metal layer
Definitions
- the present invention relates to semiconductor devices having capacitive elements and manufacturing methods thereof. More particularly, the present invention relates to a semiconductor device having a plurality of metal interconnection layers on a semiconductor substrate and having a capacitive element in an opening of an insulating layer between upper and lower metal interconnection layers as well as a manufacturing method thereof.
- FIG. 16 is a cross sectional view schematically showing a structure of a conventional semiconductor device having a capacitive element.
- a capacitive element C has a lower electrode 109 , a dielectric layer for capacitive element 110 , and an upper electrode 112 .
- Lower electrode 109 is formed on a surface of a semiconductor substrate 101 , which is isolated by a trench isolation 102 and formed when a gate electrode 105 of a transistor T is formed.
- Lower electrode 109 has a stack of a polysilicon layer 109 a doped with impurities and a high melting point metal film 109 b of, for example, W (tungsten), Ti (titanium), Co (cobalt), Ni (nickel) or Mo (molybdenum), or a silicide 109 b thereof.
- Upper electrode 112 is formed on lower electrode 109 with dielectric layer for capacitive element 110 interposed.
- Upper electrode 112 is a polysilicon or amorphous silicon doped with impurities such as P (phosphorus) or As (arsenic), or a compound of a high melting point metal film such as TiN (titanium nitride).
- Dielectric layer for capacitive element 110 is, for example, a high dielectric film such as a silicon oxide film, silicon nitride film or tantalum oxide film formed by CVD (Chemical Vapor Deposition).
- An interlayer insulating layer 107 is formed to cover capacitive element C.
- Each of lower electrode 109 and upper electrode 112 is electrically connected to a metal interconnection 113 through a metal plug 108 filling in a contact hole 107 a .
- Metal interconnection 113 applies a potential to each of lower electrode 109 and upper electrode 112 , so that electric charges are accumulated between the electrodes.
- transistor T has a pair of source/drain regions 103 , a gate insulating layer 104 , and a gate electrode layer 105 .
- the pair of source/drain regions 103 are separated on the surface of semiconductor substrate 101 .
- Gate electrode layer 105 is formed on the region between the pair of source/drain regions 103 through gate insulating layer 104 .
- An insulating layer 106 is formed on gate electrode layer 105 .
- Each of the pair of source/drain regions 103 is electrically connected to metal interconnection 113 through metal plug 108 in contact hole 107 a.
- the surface of interlayer insulating layer 107 covering capacitive element C and transistor T is planarized by CMP (Chemical Mechanical Polishing).
- CMP Chemical Mechanical Polishing
- thickness h 2 must be sufficiently large to prevent exposure of upper electrode 112 from interlayer insulating layer 107 during planarization.
- thickness h 3 of the film on source/drain region 107 inevitably increases.
- the increase in thickness h 3 results in greater aspect ratio of contact hole 107 a (a ratio of depth to diameter of contact hole 107 a ) reaching source/drain region 103 .
- the etching stops en route, preventing proper formation of contact hole 107 a.
- FIG. 17 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element disclosed in the aforementioned laid-open application No. 11-274428.
- capacitive element C has a lower electrode 207 , a dielectric layer for capacitive element 210 , and an upper electrode 212 A.
- Lower electrode 209 is formed on a silicon oxide film 209 on a silicon substrate 201 , having a polysilicon film 209 a and a titanium silicide film 209 b .
- Upper electrode 212 A is formed to fill in a hole 211 a opened in an interlayer insulating layer 211 .
- Upper electrode 212 A is electrically connected to an aluminum interconnection 213 A deposited on interlayer insulating layer 211 .
- FIGS. 18 to 23 are schematic cross sectional views sequentially showing the method of manufacturing the semiconductor device having the capacitive element shown in FIG. 17. Referring to FIG. 18, after silicon oxide film 207 is formed on silicon substrate 201 , a lower electrode 209 having polysilicon film 209 a and titanium silicide film 209 b is formed.
- interlayer insulating layer 211 is formed to cover lower electrode 209 .
- An opening 211 a reaching lower electrode 209 a is opened in interlayer insulating layer 211 .
- a silicon nitride film 210 later to be a dielectric layer for capacitive element, is formed over the entire surface to cover the inner surface of opening 211 a.
- a contact hole 211 b reaching lower electrode 209 is formed in interlayer insulating layer 211 and silicon nitride film 210 .
- a tungsten film 212 is formed over the entire surface to fill in hole 211 a and contact hole 211 b . Thereafter, tungsten film 212 is polished by CMP.
- the upper surface of silicon nitride film 210 is exposed by CMP, so that upper electrode 211 A and a plug conductive layer 212 B of tungsten are formed.
- any unwanted portion of silicon nitride film 210 , exposed from the surface, is removed by dry etching.
- the aluminum interconnection layer is formed to complete a semiconductor device having capacitive element C as shown in FIG. 17.
- upper electrode 212 A for capacitive element C is formed as a plug layer filling in hole 211 A.
- upper electrode 212 A can be electrically connected to aluminum interconnection layer 213 B directly at the upper surface of interlayer insulating layer 211 .
- the problem as described in conjunction with the structure of FIG. 16, associated with greater thickness h 3 of the film on source/drain region 103 can be alleviated.
- the structure shown in FIG. 17 still suffers from problems associated with a complicated manufacturing process or insufficient capacity of the capacitive element when diffusion of metal atoms from a lower electrode is considered. In the following, the problems will be described in detail.
- lower electrode 209 In the structure shown in FIG. 17, for example, if copper (Cu) is used for lower electrode 209 , the copper atoms easily diffuse into an insulating layer such as a silicon oxide film, causing a change of threshold voltage of the transistor or the like. Thus, lower electrode 209 is covered with a barrier layer to prevent diffusion of the copper atoms from lower electrode 209 .
- Cu copper
- dielectric layer for capacitive element 210 can be provided with a function of preventing diffusion of copper atoms.
- dielectric layer for capacitive element 210 is formed only in hole 211 a , so that the diffusion of copper atoms from lower electrode 209 cannot be reliably prevented.
- lower electrode 209 and upper electrode 212 A are flat in shape. Therefore, the capacitive element cannot ensure a sufficient capacitance.
- An object of the present invention is to provide a semiconductor device having a capacitive element capable of preventing diffusion of metal atoms from a lower electrode with a streamlined manufacturing process as well as a manufacturing method thereof.
- Another object of the present invention is to provide a semiconductor device having a capacitive element allowing proper formation of a contact hole and providing increased capacitance as well as a manufacturing method thereof.
- a semiconductor device having a capacitive element is provided with a lower electrode layer, a dielectric layer for capacitive element, an insulating layer, and an upper electrode layer.
- the dielectric layer for capacitive element is formed on the lower electrode layer.
- the insulating layer is formed on the lower electrode layer and the dielectric layer for capacitive element and has a hole reaching the dielectric layer for capacitive element.
- the upper electrode layer fills in the hole and is disposed opposite to the lower electrode layer with the dielectric layer for capacitive element interposed.
- the dielectric layer for capacitive element is in contact with an upper surface of the lower electrode layer at a region outside the region directly below the hole and the sidewall of the hole.
- the dielectric layer for capacitive element is in contact with the lower electrode layer not only at the region directly below the hole but also at the region outside the sidewall of the hole, so that the semiconductor device produces greater effect of preventing diffusion of metal atoms from the lower electrode layer as compared with the conventional structure (FIG. 17).
- Additional diffusion barrier layer is not necessary since the dielectric layer for capacitive element also acts as such a diffusion barrier layer. Thus, additional step of forming the diffusion barrier layer is unnecessary, whereby a diffusion barrier layer with sufficient diffusion preventing effect can be provided by a streamlined manufacturing process.
- the upper electrode layer is formed as a plug layer to fill in the hole opened in the insulating layer. Accordingly, the upper electrode layer is electrically connected to a portion which is later to be an interconnection, directly at the upper surface of the insulating layer. Thus, a contact hole needs not be opened to connect the upper electrode layer and interconnection portion, whereby the thickness of the insulating layer can be restrained. As a result, the problem associated with increased thickness of the insulating layer on the source/drain region of the conventional example can be alleviated.
- the dielectric layer for capacitive element is in contact with the side surface of the lower electrode layer.
- the dielectric layer for capacitive element has a sidewall constituting a surface that is substantially continuous to the sidewall of lower electrode layer.
- a semiconductor device having a capacitive element is provided with a first lower electrode portion, an insulating layer, a second lower electrode portion, a dielectric layer for capacitive element, and an upper electrode layer.
- the insulating layer is formed on the first lower electrode portion and has a hole reaching the first lower electrode portion.
- the second lower electrode portion has a cylindrical portion formed along the side surface of the hole and is electrically connected to the first lower electrode portion.
- the dielectric layer for capacitive element is formed on the second lower electrode portion.
- the upper electrode portion fills in the hole and is opposite to the second lower electrode portion through the dielectric layer for capacitive element.
- the second lower electrode portion is formed along the side surface of the hole, having a cylindrical portion. This contributes to an increase in area where the lower and upper electrode portions are opposite to each other, whereby the capacitive element may have increased capacitance.
- the upper electrode layer is formed as a plug layer which fills in the hole opened in the insulating layer.
- the upper electrode layer can be electrically connected to a portion to be an interconnection directly at the upper surface of the insulating layer.
- a contact hole for connecting the upper electrode layer and the interconnection portion needs not to be provided, whereby the thickness of the insulating layer can be restrained. Consequently, the problem associated with increased thickness of the insulating layer on the source/drain region of the conventional example can be alleviated.
- the second lower electrode portion is not positioned on the upper surface of the insulating layer.
- the second lower electrode portion can be patterned as separate from the dielectric layer for capacitive element or the like.
- the second lower electrode portion has a portion extending on the upper surface of the insulating layer.
- the hole is formed to have a diameter greater than the area of the first lower electrode portion when viewed from above.
- the hole filled with the upper electrode layer has a greater diameter, so that the capacitance of the capacitive element can be increased.
- a plurality of holes are formed, each reaching the first lower electrode portion.
- the second lower electrode portion has a portion extending along a circumferential surface of each of the plurality of holes, and the upper electrode layer is formed to fill in each of the plurality of holes.
- the capacitive element can be provided with increased capacitance by convex and concave portions formed by the plurality of holes.
- a method of manufacturing a semiconductor device having a capacitive element is provided with steps of: forming a dielectric layer for capacitive element on a lower electrode layer; forming an insulating layer to cover the lower electrode layer and the dielectric layer for capacitive element; forming a hole in the insulating layer reaching the dielectric layer for capacitive element; and forming an upper electrode layer to fill in the hole.
- a hole is formed after the lower electrode layer is covered with the dielectric layer for capacitive element.
- the dielectric layer for capacitive element is in contact with the lower electrode not only at a region directly below the hole but also at a region outside the hole.
- the semiconductor device is provided with enhanced effect of preventing diffusion of metal atoms from the lower electrode.
- the dielectric layer for capacitive element also acts as a diffusion barrier layer, so that no additional diffusion barrier layer is necessary. Thus, additional step of forming the diffusion barrier layer is unnecessary, whereby a diffusion barrier layer with enhanced diffusion preventing effect can be obtained by a streamlined manufacturing process.
- the upper electrode layer is formed as a plug layer which fills in the hole opened in the insulating layer.
- the upper electrode layer can be electrically connected to a portion, later to be an interconnection, directly at the upper surface of the insulating layer.
- a contact hole for connecting the upper electrode layer and the interconnection portion needs not be formed, whereby the thickness of the insulating layer can be restrained. Consequently, the problem of the conventional example associated with increased thickness of the insulating layer on the source/drain region can be alleviated.
- the step of forming the dielectric layer for capacitive element on the lower electrode layer has a step of forming the dielectric layer for capacitive element to cover the upper and side surfaces of the lower electrode layer after patterning the lower electrode layer.
- the step of forming the dielectric layer for capacitive element on the lower electrode layer has a step of patterning a conductive layer and the dielectric layer for capacitive element after forming the dielectric layer for capacitive element on the conductive layer later to be a lower electrode layer.
- a method of manufacturing a semiconductor device having a capacitive element is provided with steps of: forming a first lower electrode portion; forming an insulating layer on the first lower electrode portion; forming a hole reaching the first lower electrode portion in the insulating layer; forming a second lower electrode portion having a portion along the side wall of the hole and electrically connected to the first lower electrode portion; forming a dielectric layer for capacitive element on the second lower electrode portion; and forming an upper electrode layer which fills in the hole and is opposite to the second lower electrode portion with the dielectric layer for capacitive element interposed.
- the second lower electrode portion is formed along the sidewall of the hole, hence having a cylindrical portion. This increases an area where the lower and upper electrodes are opposite to each other, so that the capacitive element may have increased capacitance.
- the upper electrode layer is formed as a plug layer which fills in the hole opened in the insulating layer.
- the upper electrode layer can be electrically connected to a portion, later to be an interconnection, directly at the upper surface of the insulating layer.
- a contact hole for connecting the upper electrode layer and the interconnection portion needs not be formed, whereby the thickness of the insulating layer can be restrained. Consequently, the problem of the conventional example associated with increased thickness of the insulating layer on the source/drain region can be alleviated.
- the step of forming the second lower electrode portion has a step of forming a conductive layer, which is later to be a second lower electrode portion, to cover the inner surface of the hole and the upper surface of the insulating layer and then patterning the conductive layer to leave it only in the hole.
- the step of forming the second lower electrode portion has a step of forming a conductive layer, which is later to be a second lower electrode portion, to cover the inner surface of the hole and the upper surface of the insulating layer and then patterning the conductive layer along with the dielectric layer for capacitive element formed on the conductive layer later to be the second lower electrode portion to leave them in the hole and at a part of the upper portion of the insulating layer.
- the hole is formed to have a diameter greater than the area of the upper surface of the first lower electrode portion when viewed from above.
- the diameter of the hole filled with the upper electrode layer is increased, so that the capacitive element may have increased capacitance.
- a plurality of holes are formed, each of which reaching the first lower electrode portion.
- the second lower electrode portion has a portion extending along the sidewall of the plurality of holes, and the upper electrode portion is formed to fill in each of the plurality of hole.
- the convex and concave portions formed by the plurality of holes may provide a capacitive element with greater capacitance.
- FIG. 1 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element according to a first embodiment of the present invention.
- FIGS. 2 to 5 are schematic cross sectional views sequentially showing steps of a method of manufacturing the semiconductor device having the capacitive element according to the first embodiment of the present invention.
- FIG. 6 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element according to a second embodiment of the present invention.
- FIG. 7 is a schematic cross sectional view shown in conjunction with a method of manufacturing the semiconductor device having the capacitive element according to the second embodiment of the present invention.
- FIG. 8 is a cross sectional view schematically showing the structure of a semiconductor device having a capacitive element according to a third embodiment of the present invention.
- FIGS. 9 and 10 are schematic cross sectional views sequentially showing steps of a method of manufacturing the semiconductor device having the capacitive element according to the third embodiment of the present invention.
- FIG. 11 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element according to a fourth embodiment of the present invention.
- FIGS. 12 and 13 are schematic cross sectional views sequentially showing steps of a method of manufacturing the semiconductor device having the capacitive element according to the fourth embodiment of the present invention.
- FIG. 14 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element according to a fifth embodiment of the present invention.
- FIG. 15 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element according to a sixth embodiment of the present invention.
- FIG. 16 is a cross sectional view schematically showing a structure of a semiconductor device having a conventional capacitive element.
- FIG. 17 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element disclosed in Japanese Patent Laying-Open No. 11-274428.
- FIGS. 18 to 23 are schematic cross sectional views sequentially showing steps of a method of manufacturing the semiconductor device of FIG. 17.
- the surface of a semiconductor substrate 1 formed for example of silicon is electrically isolated by an oxide film for device isolation 2 of a trench isolation.
- An MIS (Metal Insulator Semiconductor) transistor T is, for example, formed on the electrically isolated surface.
- MIS transistor T has a pair of source/drain regions 3 , a gate insulating layer 4 , and a gate electrode layer 5 .
- the pair of source/drain regions 3 are separated by a given distance.
- Gate electrode layer 5 is formed on the region between the pair of source/drain regions 3 through gate insulating layer 4 .
- a high dielectric layer such as a silicon nitride film, a silicon oxide film, a tantalum oxide film or the like is used.
- Gate electrode layer 5 has a stack of a polysilicon or amorphous silicon 5 a doped with impurities such as phosphorus or arsenic as well as a high melting point metal film compound 5 b of, e.g., titanium nitride.
- An insulating layer 6 is formed on gate electrode layer 5 .
- Interlayer insulating layer 7 is formed to cover MIS transistor T over the entire surface.
- Interlayer insulating layer 7 is formed for example of a silicon oxide film and, is subjected to planarization by CMP if it has large steps at its surface.
- the large step at the surface of interlayer insulating layer 7 results in defocusing (out of focus) during photolithography, causing deterioration of a resist pattern or dimensional variation.
- the planarization avoids such problems.
- a contact hole 7 a reaching source/drain regions 3 is formed in interlayer insulating layer 7 .
- Contact hole 7 a is filled with a metal plug 8 .
- Metal plug 8 has a first layer 8 a to assure adhesion with respect to interlayer insulating layer 7 and to stabilize a resistance value for electrical connection with source/drain regions 3 or gate electrode layer 5 of MIS transistor T, as well as a second layer 8 b , a main component of metal plug 8 .
- First layer 8 a includes a high melting point metal such as Ti, Ta, W, Mo, and Hf, or nitride or silicide thereof, or any combination of these materials.
- Second layer 8 b is formed for example of W, Ti, TiN, Cu, Al, AlSi, or AlCu.
- Capacitive element C and a first metal interconnection layer 9 B are formed on interlayer insulating layer 7 .
- Capacitive element C has a lower electrode 9 A, a dielectric layer for capacitive element 10 , and upper electrodes 12 A, 13 A.
- Lower electrode 9 A is electrically connected to one of the pair of source/drain regions 3 through metal plug 8 .
- metal layer 9 b of an Al alloy such as Al, AlSi, AlSiCu, or AlCu, or W, Cu, or TiN is sandwiched between metal layers 9 a and 9 c of e.g., TiN, TaN, WN, WSi, or MoSi.
- Metal layers 9 a and 9 b are formed for the purpose of decreasing a surface reflectance during photolithography to facilitate formation of resist pattern and improving reliability of metal interconnections.
- First metal interconnection layer 9 B has the same stack of 9 a , 9 b , 9 c as lower electrode 9 A, and is electrically connected to the other of the pair of source/drain regions 3 through metal plug 8 .
- Dielectric layer for capacitive element 10 is formed to be in contact not only with the upper surface but also with the side surface of lower electrode 9 A.
- a silicon oxide film, a silicon nitride film, a metal oxide film such as a tantalum oxide or aluminum oxide, or a metal nitride film is used for dielectric layer for capacitive element 10 .
- Interlayer insulating layer 11 is formed to cover lower electrode 9 A, metal interconnection 9 B and the like.
- Interlayer insulating layer 11 is, for example, a silicon oxide film, a silicon oxide film containing fluorine (F), a silicon carbide (SiC), an organic material containing carbon (C) with a dielectric constant of about 2 to 4, or a stack structure of any of these materials.
- the upper surface of interlayer insulating layer 11 is planarized by means of, for example, CMP.
- a plug hole 11 a reaching the upper surface of dielectric layer for capacitive element 10 and a through hole 11 b reaching metal interconnection layer 9 B are formed in interlayer insulating layer 11 .
- Upper electrodes 12 A, 13 A respectively consist of a metal plug portion 12 A which fills in plug hole 11 a and an upper portion 13 A which is in contact with the upper surface of metal plug portion 12 A.
- Metal plug portion 12 A is opposite to lower electrode 9 A through dielectric layer for capacitive element 10 , filling in plug hole 11 a .
- Metal plug portion 12 A has, like metal plug 8 , first layer 12 a and second layer 12 b .
- First layer 12 a includes a high melting point metal such as Ti, Ta, W, Mo, or Hf, nitride or silicate thereof, or a stack of these materials.
- Second layer 12 b includes W, Ti, TiN, Cu, Al, AlSi, or AlCu.
- upper electrode 13 A includes metal layer 13 b of an Al alloy of Al, AlSi, AlSiCu, or AlCu or W, Cu, TiN sandwiched by metal layers 13 a and 13 c of TiN, TaN, WN, WSi, or MoSi.
- Through hole 11 b is filled with metal plug 12 B.
- Metal plug 12 B has a first layer 12 a and a second layer 12 b including the same material as that of metal plug portion 12 A.
- a second metal interconnection layer 13 B is formed on interlayer insulating layer 11 to have contact with the upper surface of metal plug 12 B.
- Second metal interconnection layer 13 B includes metal layers 13 a , 13 b , and 13 c each including the same material as that of upper layer portion 13 A.
- a gate insulating layer 4 a gate electrode layer 5 , and an insulating layer 6 are deposited. Thereafter, ion implantation or the like is performed and a pair of source/drain regions 3 are formed. This provides an MIS transistor T.
- An interlayer insulating layer 7 is formed to cover the entire surface of MIS transistor T. If interlayer insulating layer 7 has a large step at its surface, defocusing (out of focus) is caused during photolithography, resulting in deterioration of resist pattern or dimensional variation. Thus, planarization is performed by CMP. A contact hole 7 a is formed in interlayer insulating layer 7 by usual photolithography and etching.
- a first layer 8 a and a second layer 8 b are successively formed to fill in contact hole 7 a over the entire surface, which are then removed by etch back or CMP. This leaves first and second layers 8 a and 8 b only in contact hole 7 a , providing metal plug 8 . Thereafter, metal layers 9 a , 9 b , and 9 c are successively deposited and patterned by usual photolithography and etching. Thus, a lower electrode 9 A and a first metal interconnection layer 9 B of a stack of metal layers 9 a , 9 b and 9 c are formed at the same time.
- Metal layer 9 b includes an Al alloy of Al, AlSi, AlSiCu, or AlCu, or W. Cu, or TiN.
- Metal layers 9 a and 9 c include TiN, TaN, WN, WSi, or MoSi.
- a dielectric layer for capacitive element 10 is formed by CVD to cover lower electrode 9 A and first metal interconnection layer 9 B over the entire surface.
- a silicon oxide film, a silicon nitride film, a metal oxide film such as a tantalum oxide or aluminum oxide, or a metal nitride film is used for dielectric layer for capacitive element 10 .
- An interlayer insulating layer 11 is formed to cover dielectric layer for capacitive element 10 .
- Interlayer insulating layer 11 includes a silicon oxide film, a silicon oxide film containing fluorine, a silicon carbide, an organic material containing carbon with a dielectric constant of about 2 to 4, or a stack of these materials.
- interlayer insulating layer 11 is planarized by CMP or the like, ususal photolithography and etching are performed to form plug hole 11 a and through hole 11 b reaching the surface of dielectric layer for capacitive element 10 .
- dielectric layer for capacitive element 10 serves as an etching stopper.
- a photoresist 21 is applied to the entire surface and then patterned to form an opening directly above through hole 11 b by usual photolithography. Resist pattern 21 is used as a mask for etching, so that dielectric layer for capacitive element 10 at the bottom of through hole 11 b is removed to expose the upper surface of first metal interconnection layer 9 B. Then, resist pattern 21 is removed by ashing or the like.
- metal plugs 12 A and 12 B are formed to fill in plug hole 11 a and through hole 11 b as shown in FIG. 1.
- An upper layer portion 13 A and a second metal interconnection layer 13 B are formed to have contact with metal plugs 12 A and 12 B, respectively. This completes a semiconductor device having a capacitive element of the present invention.
- dielectric layer for capacitive element 10 covers not only the upper surface but also the side surface of lower electrode 9 A.
- lower electrode 9 A has metal elements such as copper which is likely to be diffused into the silicon oxide film, such metal elements are prevented from diffusing into interlayer insulating layer 11 .
- a variation in threshold voltage of MIS transistor T or the like, which may be caused by diffused metal elements in interlayer insulating layer 11 can be avoided.
- dielectric layer for capacitive element 10 also acts as a diffusion barrier layer, no separate diffusion barrier layer is necessary. Thus, a step of forming a diffusion barrier layer is not required, whereby a streamlined manufacturing process can provide the device with enhanced diffusion preventing effect.
- a portion 12 A of upper electrodes 12 A and 13 A is formed as a plug layer which fills in plug hole 11 a .
- metal plug portion 12 A has a direct contact with upper layer portion 13 A, so that a contact hole for connecting them is unnecessary.
- interlayer insulating layer 11 has reduced thickness as compared with the case where such a contact hole is formed, whereby the problem associated with improper formation of through hole 11 b is eliminated.
- the depths of plug hole 11 a and through hole 11 b differ from each other approximately by a thickness of dielectric layer for capacitive element 10 .
- a thickness of dielectric layer for capacitive element 10 is formed at the time plug hole 11 a is formed.
- the structure of the present embodiment differs from that of the first embodiment in the structure of dielectric layer for capacitive element 10 .
- Dielectric layer for capacitive element 10 is formed only on the upper surfaces of lower electrode 9 A and first metal interconnection layer 9 B, not covering the side surfaces of lower electrode 9 A and first metal interconnection layer 9 B.
- the side surface of dielectric layer for capacitive element 10 on lower electrode 9 A has a surface continuous to the side surface of lower electrode 9 A
- the side surface of dielectric layer for capacitive element 10 on first metal interconnection layer 9 B has a surface continuous to the side surface of first metal interconnection layer 9 B.
- the manufacturing method of the present embodiment is similar to that of the first embodiment up to the steps described with reference to FIG. 2. Thereafter, referring to FIG. 7, a metal plug 8 is formed as in the first embodiment to fill in contact hole 7 a .
- Metal layers 9 a , 9 b , and 9 c are formed on the entire surface of interlayer insulating layer 7 .
- Dielectric layer for capacitive element 10 is formed on the entire surface of the stack of metal layers 9 a , 9 b , and 9 c .
- a resist pattern 23 is formed on dielectric layer for capacitive element 10 by usual photolithography.
- dielectric layer for capacitive element 10 and metal layers 9 a , 9 b , and 9 c are etched and patterned using resist pattern 23 as a mask. This forms a lower electrode 9 a and a first metal interconnection layer 9 b .
- Dielectric layer for capacitive element 10 is positioned on the upper surfaces of lower electrode 9 A and first metal interconnection layer 9 B.
- the side surface of dielectric layer for capacitive element 10 on lower electrode 9 A is continuous to the side surface of lower electrode 9 A, whereas the side surface of dielectric layer for capacitive element 10 of first metal interconnection layer 9 B is continuous to the side surface of first metal interconnection layer 9 B.
- dielectric layer for capacitive element 10 acts as an etching mask in etching metal layers 9 a , 9 b , and 9 c . Thereafter, a resist pattern 23 is removed for example by ashing.
- dielectric layer for capacitive element 10 is in contact with lower electrode 9 A not only at a portion directly below plug hole 11 a but also at a portion outside plug hole 11 a .
- the device of the present embodiment is provided with enhanced effect of preventing diffusion of metal atoms from lower electrode 9 A as compared with the conventional structure shown in FIG. 17.
- dielectric layer for capacitive element 10 is used as an etching mask for forming metal interconnections, so that the metal interconnections can be formed with sufficient dimensional accuracy.
- metal plug portion 12 A filled in plug hole 11 a of interlayer insulating layer 11 is used as an electrode of capacitive element C, the problem associated with improper formation of the contact hole of the conventional semiconductor device can be avoided as in the first embodiment.
- the structure of the present embodiment differs from that of the first embodiment in the structures of capacitive element C and through hole 11 b .
- the lower electrode of capacitive element C has a first lower electrode portion 9 A and a second lower electrode portion 31 .
- First lower electrode portion 9 A has the same structure as lower electrode 9 A of the first embodiment.
- Second lower electrode portion 31 has a cylindrical shape extending along the side surface of plug hole 11 a and is in contact with the upper surface of first lower electrode portion 9 A.
- Second lower electrode layer 31 is formed only in plug hole 11 a , not positioned on the upper surface of interlayer insulating layer 11 .
- Second lower electrode layer 31 has a high melting point metal such as Ti, TiN, W, WN, TaN, WSi, TiSi, or TiSiN or a compound thereof, Al, an Al alloy such as AlCu, or Cu, Al, or Ag.
- a high melting point metal such as Ti, TiN, W, WN, TaN, WSi, TiSi, or TiSiN or a compound thereof, Al, an Al alloy such as AlCu, or Cu, Al, or Ag.
- a metal plug portion 12 A for the upper electrode is formed opposite to first lower electrode portion 31 through dielectric layer for capacitive element 10 to fill in plug hole 11 a .
- Metal plug portion 12 A has a first layer 12 a and a second layer 12 b .
- First layer 12 a has a high melting point metal such as Ti, Ta, W, Mo, or Hf, or a nitride or silicate thereof, or a stack structure of any of these materials.
- Second layer 12 b has W, Ti, TiN, Cu, Al or AlSi, or, AlCu.
- Upper layer portion 13 A has a metal layer 13 b which is in contact with metal plug portion 12 A, and a metal layer 13 c formed on metal layer 13 b .
- Metal layer 13 b includes an Al alloy of Al, AlSi, AlSiCu, or AlCu, or W, Cu, or TiN.
- Metal layer 13 c includes TiN, TaN, WN, WSi, or MoSi for the purpose of decreasing a surface reflectance during photolithography to facilitate resist pattern formation and improving reliability of metal interconnections.
- Through hole 11 b is filled with metal layer 31 and metal plug 12 B.
- Metal layer 31 has the same material as second lower electrode portion 31 .
- Metal layers 12 a and 12 b of metal plug 12 B has the same material as metal layers 12 a and 12 b of metal plug portion 12 A, respectively.
- a second metal interconnection 13 B is formed to have contact with metal plug 12 B.
- Metal layers 13 b and 13 c of second metal interconnection 13 B has the same material as metal layers 13 b and 13 c of upper layer portion 13 A, respectively. Note that the other parts of the structure are almost the same as those of the first embodiment, and therefore the same parts are denoted by the same reference characters and the description thereof will not be repeated.
- the manufacturing method of the present invention is the same as that of the first embodiment up to the steps described with reference to FIGS. 2 and 3. Thereafter, referring to FIG. 9, an interlayer insulating layer 11 is formed to cover a first lower electrode 9 A and first metal interconnection 9 B. A plug hole 11 a and a through hole 11 b are formed in interlayer insulating layer 11 by usual photolithography and etching. A metal layer 31 is formed to cover inner surfaces of plug hole 11 a and through hole 11 b over the entire surface.
- metal layer 31 on the upper surface of interlayer insulating layer 11 is removed by CMP or metal layer 31 is etched back after selectively forming a resist in plug hole 11 a and through hole 11 b , so that metal layer 31 is selectively left only in plug hole 11 a and through hole 11 b.
- dielectric layer for capacitive element 10 is formed to cover the entire surface.
- a resist pattern 25 is formed on dielectric layer for capacitive element 10 , which is then etched using resist pattern 25 as a mask. This leaves dielectric layer for capacitive element 10 on the inner surface and the periphery of plug hole 11 a . Resist pattern 25 is removed for example by ashing.
- metal plugs 12 A and 12 B of a first layer 12 a and a second layer 12 b are formed to fill in plug hole 11 a and through hole 11 b as shown in FIG. 8. Further, an upper layer portion 13 A and a second metal interconnection layer 13 B are formed to be electrically connected to metal plugs 12 A and 12 B, respectively.
- the lower electrode has a cylindrical portion like second lower electrode portion 31 , so that a capacitive element with greater capacitance can be formed with a given floor size as compared with the semiconductor devices of the first and second embodiments.
- the structure of the present embodiment differs from that of the third embodiment in the structures of second lower electrode portion 31 and through hole 11 b .
- Second lower electrode portion 31 is formed not only in plug hole 11 a but also on a part of the upper surface of interlayer insulating layer 11 .
- the side surface of second lower electrode portion 31 is continuous to the side surfaces of dielectric layer for capacitive element 10 and first layer 12 a.
- Through hole 11 b is filled with metal layer 31 and second layer 12 b but not with first layer 12 a.
- the manufacturing method of the present embodiment is the same as that of the first embodiment up to the steps described with reference to FIGS. 2 and 3. Thereafter, referring to FIG. 13, an interlayer insulating layer 11 is formed to cover first lower electrode portion 9 A and first metal interconnection layer 9 B.
- a plug hole 11 a reaching first lower electrode portion 9 A and a through hole 11 b reaching first metal interconnection layer 9 B are formed in interlayer insulating layer 11 by usual photolithography and etching.
- a metal layer 31 is formed to cover the inner surfaces of plug hole 11 a and through hole 11 b over the entire surface. Dielectric layer for capacitive element 10 and metal layer 12 a are layered over the entire surface of metal layer 31 .
- a resist pattern 26 is formed on metal layer 12 a .
- resist pattern 26 as a mask, metal layer 12 a and dielectric layer for capacitive element 10 are etched. As a result, metal layer 12 a and dielectric layer for capacitive element 10 are only left in and at the periphery of plug hole 11 a . Thereafter, resist pattern 26 is removed for example by ashing.
- a metal layer 12 b is formed to fill in plug hole 11 a and through hole 11 b over the entire surface and then the entire surface is etched back. This leaves metal layer 12 b only in plug hole 11 a and through hole 11 b.
- metal layers 13 b and 13 c are formed and patterned by usual photolithography and etching to complete a semiconductor device having a capacitive element of the present invention.
- second lower electrode portion 31 has a cylindrical portion extending along the inner surface of plug hole 11 a .
- a capacitive element having greater capacitance can be obtained with a given floor size as compared with the semiconductor device of the first and second embodiments.
- metal plug portion 12 A which fills in plug hole 11 a avoids the problem associated with improper opening of through hole 11 b as in the first to third embodiments.
- Plug hole 11 a has a diameter which is greater than the upper surface of first lower electrode portion 9 A when viewed from above.
- second lower electrode portion 31 is also in contact with the side wall of first lower electrode portion 9 A.
- the manufacturing method of the present embodiment is almost the same as that of the fourth embodiment except that plug hole 11 a is formed to have a diameter greater than the upper surface of first lower electrode portion 9 A when viewed from above, and therefore description thereof will not be repeated.
- the opening is formed to have a diameter greater than the upper surface of first lower electrode portion 9 A when viewed from above, and therefore a capacitive element with a greater capacitance can be obtained with a given floor size as compared with the semiconductor device of the fourth embodiment.
- the structure of the present embodiment differs from that of the fourth embodiment in that a plurality of plug holes 11 a reaching a single first lower electrode portion 9 A are formed.
- a second lower electrode portion 31 is formed on each of the inner surfaces of the plurality of plug holes 11 a .
- a metal plug portion 12 A is formed in each plug hole 11 a to be opposite to second lower electrode portion 31 through dielectric layer for capacitive element 10 and to fill in plug hole 11 a.
- Metal plug portion 12 A has a first layer 12 a formed in a plurality of plug holes 11 a and a second layer 12 b which fills in plug hole 11 a.
- the manufacturing method of the present embodiment is the same as that of the fourth embodiment except that a plurality of plug holes 11 a are formed, and therefore description thereof will not be repeated.
- the plurality of plug holes 11 a provide convex and concave portions in interlayer insulating layer 11 .
- a capacitive element having a greater capacitance can be obtained with a given floor size as compared with the semiconductor device of the fourth embodiment.
- a plug hole (opening) is formed in the interlayer insulating layer between the first and second metal interconnection layers and the upper electrode of the capacitive element is formed in the plug hole as a plug layer.
- a capacitive element having a similar structure in an interlayer insulating layer between the metal interconnection layers other than the above described first and second metal interconnection layers.
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Integrated Circuits (AREA)
- Semiconductor Memories (AREA)
Abstract
A dielectric layer for capacitive element is formed on a lower electrode. An interlayer insulating layer is formed on the lower electrode and the dielectric layer for capacitive element. A plug hole reaching the dielectric layer for capacitive element is formed in the interlayer insulating layer. Upper electrodes are formed to fill in the plug hole and positioned opposite to the lower electrode with the dielectric layer for capacitive element interposed. The dielectric layer for capacitive element is in contact with the upper surface of the lower electrode at a region directly below the plug hole and a region outside the sidewall of the plug hole. Thus, a semiconductor device having a capacitive element with a greater capacitance which prevents diffusion of metal atoms from the lower electrode as well as a manufacturing method thereof are provided.
Description
- 1. Field of the Invention
- The present invention relates to semiconductor devices having capacitive elements and manufacturing methods thereof. More particularly, the present invention relates to a semiconductor device having a plurality of metal interconnection layers on a semiconductor substrate and having a capacitive element in an opening of an insulating layer between upper and lower metal interconnection layers as well as a manufacturing method thereof.
- 2. Description of the Background Art
- FIG. 16 is a cross sectional view schematically showing a structure of a conventional semiconductor device having a capacitive element. A capacitive element C has a
lower electrode 109, a dielectric layer forcapacitive element 110, and anupper electrode 112.Lower electrode 109 is formed on a surface of asemiconductor substrate 101, which is isolated by atrench isolation 102 and formed when agate electrode 105 of a transistor T is formed.Lower electrode 109 has a stack of apolysilicon layer 109 a doped with impurities and a high meltingpoint metal film 109 b of, for example, W (tungsten), Ti (titanium), Co (cobalt), Ni (nickel) or Mo (molybdenum), or asilicide 109 b thereof.Upper electrode 112 is formed onlower electrode 109 with dielectric layer forcapacitive element 110 interposed.Upper electrode 112 is a polysilicon or amorphous silicon doped with impurities such as P (phosphorus) or As (arsenic), or a compound of a high melting point metal film such as TiN (titanium nitride). Dielectric layer forcapacitive element 110 is, for example, a high dielectric film such as a silicon oxide film, silicon nitride film or tantalum oxide film formed by CVD (Chemical Vapor Deposition). - An
interlayer insulating layer 107 is formed to cover capacitive element C. Each oflower electrode 109 andupper electrode 112 is electrically connected to ametal interconnection 113 through ametal plug 108 filling in acontact hole 107 a.Metal interconnection 113 applies a potential to each oflower electrode 109 andupper electrode 112, so that electric charges are accumulated between the electrodes. - Note that transistor T has a pair of source/
drain regions 103, agate insulating layer 104, and agate electrode layer 105. The pair of source/drain regions 103 are separated on the surface ofsemiconductor substrate 101.Gate electrode layer 105 is formed on the region between the pair of source/drain regions 103 throughgate insulating layer 104. Aninsulating layer 106 is formed ongate electrode layer 105. Each of the pair of source/drain regions 103 is electrically connected tometal interconnection 113 throughmetal plug 108 incontact hole 107 a. - In the semiconductor device having a conventional capacitive element, the surface of interlayer
insulating layer 107 covering capacitive element C and transistor T is planarized by CMP (Chemical Mechanical Polishing). The planarization is performed to reduce steps at the surface ofinterlayer insulating layer 107, so as to facilitate pattern formation at the upper layer by photolithography for greater dimensional accuracy. - When the planarization is performed by CMP, however, the upper surface of
interlayer insulating layer 107 is planarized almost completely, whereby a thickness h1 of films ongate electrode 105 becomes smaller than a thickness h3 of a film on source/drain region 103 by a thickness ofgate electrode 105. Likewise, a thickness h2 of a film onupper electrode 112 becomes smaller than thickness h1 of films ongate electrode 105 by the thicknesses of dielectric layer forcapacitive element 110 andupper electrode 112. - Usually, there is a variation in thickness of films removed at the time of planarization by CMP. Thus, thickness h2 must be sufficiently large to prevent exposure of
upper electrode 112 frominterlayer insulating layer 107 during planarization. However, as thickness h2 increases, thickness h3 of the film on source/drain region 107 inevitably increases. The increase in thickness h3 results in greater aspect ratio ofcontact hole 107 a (a ratio of depth to diameter ofcontact hole 107 a) reaching source/drain region 103. As a result, it becomes difficult to stably form, by dry etching, contacthole 107 a with sufficient dimensional accuracy. In some cases, the etching stops en route, preventing proper formation ofcontact hole 107 a. - A technique for solving the aforementioned problem is disclosed in Japanese Patent Laying-Open No. 11-274428. FIG. 17 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element disclosed in the aforementioned laid-open application No. 11-274428. Referring to FIG. 17, capacitive element C has a
lower electrode 207, a dielectric layer forcapacitive element 210, and anupper electrode 212A.Lower electrode 209 is formed on asilicon oxide film 209 on asilicon substrate 201, having apolysilicon film 209 a and atitanium silicide film 209 b.Upper electrode 212A is formed to fill in ahole 211 a opened in aninterlayer insulating layer 211.Upper electrode 212A is electrically connected to analuminum interconnection 213A deposited on interlayerinsulating layer 211. - Now, a method of manufacturing the semiconductor device having the capacitive element will be described.
- FIGS.18 to 23 are schematic cross sectional views sequentially showing the method of manufacturing the semiconductor device having the capacitive element shown in FIG. 17. Referring to FIG. 18, after
silicon oxide film 207 is formed onsilicon substrate 201, alower electrode 209 havingpolysilicon film 209 a andtitanium silicide film 209 b is formed. - Referring to FIG. 19,
interlayer insulating layer 211 is formed to coverlower electrode 209. Anopening 211 a reachinglower electrode 209 a is opened in interlayerinsulating layer 211. Asilicon nitride film 210, later to be a dielectric layer for capacitive element, is formed over the entire surface to cover the inner surface of opening 211 a. - Referring to FIG. 20, a
contact hole 211 b reachinglower electrode 209 is formed ininterlayer insulating layer 211 andsilicon nitride film 210. - Referring to FIG. 21, a
tungsten film 212 is formed over the entire surface to fill inhole 211 a andcontact hole 211 b. Thereafter,tungsten film 212 is polished by CMP. - Referring to FIG. 22, the upper surface of
silicon nitride film 210 is exposed by CMP, so that upper electrode 211A and a plugconductive layer 212B of tungsten are formed. - Referring to FIG. 23, any unwanted portion of
silicon nitride film 210, exposed from the surface, is removed by dry etching. - Thereafter, the aluminum interconnection layer is formed to complete a semiconductor device having capacitive element C as shown in FIG. 17.
- In the structure shown in FIG. 17,
upper electrode 212A for capacitive element C is formed as a plug layer filling in hole 211A. Thus,upper electrode 212A can be electrically connected to aluminum interconnection layer 213B directly at the upper surface ofinterlayer insulating layer 211. This eliminates the need for a contact hole connectingupper electrode 212A and aluminum interconnection 213B, so that the thickness ofinterlayer insulating layer 211 is restrained. Thus, the problem as described in conjunction with the structure of FIG. 16, associated with greater thickness h3 of the film on source/drain region 103, can be alleviated. - However, the structure shown in FIG. 17 still suffers from problems associated with a complicated manufacturing process or insufficient capacity of the capacitive element when diffusion of metal atoms from a lower electrode is considered. In the following, the problems will be described in detail.
- (1) Increased Number of Manufacturing Steps
- In the structure shown in FIG. 17, for example, if copper (Cu) is used for
lower electrode 209, the copper atoms easily diffuse into an insulating layer such as a silicon oxide film, causing a change of threshold voltage of the transistor or the like. Thus,lower electrode 209 is covered with a barrier layer to prevent diffusion of the copper atoms fromlower electrode 209. - In the structure of FIG. 17, additional barrier layer is required for that purpose, involving additional manufacturing steps.
- Alternatively, dielectric layer for
capacitive element 210 can be provided with a function of preventing diffusion of copper atoms. However in the structure of FIG. 17, dielectric layer forcapacitive element 210 is formed only inhole 211 a, so that the diffusion of copper atoms fromlower electrode 209 cannot be reliably prevented. - (2) Capacitance of Capacitive Element C
- In the structure of FIG. 17,
lower electrode 209 andupper electrode 212A, that are opposite to each other, are flat in shape. Therefore, the capacitive element cannot ensure a sufficient capacitance. - An object of the present invention is to provide a semiconductor device having a capacitive element capable of preventing diffusion of metal atoms from a lower electrode with a streamlined manufacturing process as well as a manufacturing method thereof.
- Another object of the present invention is to provide a semiconductor device having a capacitive element allowing proper formation of a contact hole and providing increased capacitance as well as a manufacturing method thereof.
- A semiconductor device having a capacitive element according to one aspect of the present invention is provided with a lower electrode layer, a dielectric layer for capacitive element, an insulating layer, and an upper electrode layer. The dielectric layer for capacitive element is formed on the lower electrode layer. The insulating layer is formed on the lower electrode layer and the dielectric layer for capacitive element and has a hole reaching the dielectric layer for capacitive element. The upper electrode layer fills in the hole and is disposed opposite to the lower electrode layer with the dielectric layer for capacitive element interposed. The dielectric layer for capacitive element is in contact with an upper surface of the lower electrode layer at a region outside the region directly below the hole and the sidewall of the hole.
- In the semiconductor device having the capacitive element according to one aspect of the present invention, the dielectric layer for capacitive element is in contact with the lower electrode layer not only at the region directly below the hole but also at the region outside the sidewall of the hole, so that the semiconductor device produces greater effect of preventing diffusion of metal atoms from the lower electrode layer as compared with the conventional structure (FIG. 17).
- Additional diffusion barrier layer is not necessary since the dielectric layer for capacitive element also acts as such a diffusion barrier layer. Thus, additional step of forming the diffusion barrier layer is unnecessary, whereby a diffusion barrier layer with sufficient diffusion preventing effect can be provided by a streamlined manufacturing process.
- The upper electrode layer is formed as a plug layer to fill in the hole opened in the insulating layer. Accordingly, the upper electrode layer is electrically connected to a portion which is later to be an interconnection, directly at the upper surface of the insulating layer. Thus, a contact hole needs not be opened to connect the upper electrode layer and interconnection portion, whereby the thickness of the insulating layer can be restrained. As a result, the problem associated with increased thickness of the insulating layer on the source/drain region of the conventional example can be alleviated.
- In the semiconductor device having the capacitive element according to one aspect of the present invention, preferably, the dielectric layer for capacitive element is in contact with the side surface of the lower electrode layer.
- This prevents diffusion of metal atoms from the lower electrode layer.
- In the semiconductor device having the capacitive element according to one aspect of the present invention, preferably, the dielectric layer for capacitive element has a sidewall constituting a surface that is substantially continuous to the sidewall of lower electrode layer.
- This enables patterning of the lower electrode layer and the dielectric layer for capacitive element with use of the same mask. Thus, as compared with the case where different masks are used for patterning the dielectric layer for capacitive element and the lower electrode layer, less masks are used.
- A semiconductor device having a capacitive element according to another aspect of the present invention is provided with a first lower electrode portion, an insulating layer, a second lower electrode portion, a dielectric layer for capacitive element, and an upper electrode layer. The insulating layer is formed on the first lower electrode portion and has a hole reaching the first lower electrode portion. The second lower electrode portion has a cylindrical portion formed along the side surface of the hole and is electrically connected to the first lower electrode portion. The dielectric layer for capacitive element is formed on the second lower electrode portion. The upper electrode portion fills in the hole and is opposite to the second lower electrode portion through the dielectric layer for capacitive element.
- In the semiconductor device having the capacitive element according to another aspect of the present invention, the second lower electrode portion is formed along the side surface of the hole, having a cylindrical portion. This contributes to an increase in area where the lower and upper electrode portions are opposite to each other, whereby the capacitive element may have increased capacitance.
- The upper electrode layer is formed as a plug layer which fills in the hole opened in the insulating layer. Thus, the upper electrode layer can be electrically connected to a portion to be an interconnection directly at the upper surface of the insulating layer. Thus, a contact hole for connecting the upper electrode layer and the interconnection portion needs not to be provided, whereby the thickness of the insulating layer can be restrained. Consequently, the problem associated with increased thickness of the insulating layer on the source/drain region of the conventional example can be alleviated.
- In the semiconductor device having the capacitive element according to another aspect, preferably, the second lower electrode portion is not positioned on the upper surface of the insulating layer.
- Thus, the second lower electrode portion can be patterned as separate from the dielectric layer for capacitive element or the like.
- In the semiconductor device having the capacitive element according to another aspect, preferably, the second lower electrode portion has a portion extending on the upper surface of the insulating layer.
- This enables the second lower electrode portion and the dielectric layer for capacitive element and the like to be patterned by the same mask.
- In the semiconductor device having the capacitive element according to another aspect, preferably, the hole is formed to have a diameter greater than the area of the first lower electrode portion when viewed from above.
- The hole filled with the upper electrode layer has a greater diameter, so that the capacitance of the capacitive element can be increased.
- In the semiconductor device having the capacitive element according to another aspect, preferably, a plurality of holes are formed, each reaching the first lower electrode portion. The second lower electrode portion has a portion extending along a circumferential surface of each of the plurality of holes, and the upper electrode layer is formed to fill in each of the plurality of holes.
- The capacitive element can be provided with increased capacitance by convex and concave portions formed by the plurality of holes.
- A method of manufacturing a semiconductor device having a capacitive element according to one aspect of the present invention is provided with steps of: forming a dielectric layer for capacitive element on a lower electrode layer; forming an insulating layer to cover the lower electrode layer and the dielectric layer for capacitive element; forming a hole in the insulating layer reaching the dielectric layer for capacitive element; and forming an upper electrode layer to fill in the hole.
- In the method of manufacturing the semiconductor device having the capacitive element according to one aspect of the present invention, a hole is formed after the lower electrode layer is covered with the dielectric layer for capacitive element. Thus, the dielectric layer for capacitive element is in contact with the lower electrode not only at a region directly below the hole but also at a region outside the hole. Thus, as compared with the conventional structure (FIG. 17), the semiconductor device is provided with enhanced effect of preventing diffusion of metal atoms from the lower electrode.
- The dielectric layer for capacitive element also acts as a diffusion barrier layer, so that no additional diffusion barrier layer is necessary. Thus, additional step of forming the diffusion barrier layer is unnecessary, whereby a diffusion barrier layer with enhanced diffusion preventing effect can be obtained by a streamlined manufacturing process.
- The upper electrode layer is formed as a plug layer which fills in the hole opened in the insulating layer. Thus, the upper electrode layer can be electrically connected to a portion, later to be an interconnection, directly at the upper surface of the insulating layer. As a result, a contact hole for connecting the upper electrode layer and the interconnection portion needs not be formed, whereby the thickness of the insulating layer can be restrained. Consequently, the problem of the conventional example associated with increased thickness of the insulating layer on the source/drain region can be alleviated.
- In the method of manufacturing the semiconductor device having a capacitive element according to one aspect, preferably, the step of forming the dielectric layer for capacitive element on the lower electrode layer has a step of forming the dielectric layer for capacitive element to cover the upper and side surfaces of the lower electrode layer after patterning the lower electrode layer.
- Thus, diffusion of metal atoms from the side surface of the lower electrode layer can be prevented.
- In the method of manufacturing the semiconductor device having the capacitive element according to one aspect, preferably, the step of forming the dielectric layer for capacitive element on the lower electrode layer has a step of patterning a conductive layer and the dielectric layer for capacitive element after forming the dielectric layer for capacitive element on the conductive layer later to be a lower electrode layer.
- This enables patterning of the lower electrode layer and the dielectric layer for capacitive element with use of the same mask. Thus, as compared with case where the dielectric layer for capacitive element and the lower electrode layer are patterned with use of different masks, the process can be simplified.
- A method of manufacturing a semiconductor device having a capacitive element according to another aspect of the present invention is provided with steps of: forming a first lower electrode portion; forming an insulating layer on the first lower electrode portion; forming a hole reaching the first lower electrode portion in the insulating layer; forming a second lower electrode portion having a portion along the side wall of the hole and electrically connected to the first lower electrode portion; forming a dielectric layer for capacitive element on the second lower electrode portion; and forming an upper electrode layer which fills in the hole and is opposite to the second lower electrode portion with the dielectric layer for capacitive element interposed.
- In the method of manufacturing the semiconductor device having the capacitive element according to another aspect of the present invention, the second lower electrode portion is formed along the sidewall of the hole, hence having a cylindrical portion. This increases an area where the lower and upper electrodes are opposite to each other, so that the capacitive element may have increased capacitance.
- The upper electrode layer is formed as a plug layer which fills in the hole opened in the insulating layer. Thus, the upper electrode layer can be electrically connected to a portion, later to be an interconnection, directly at the upper surface of the insulating layer. As a result, a contact hole for connecting the upper electrode layer and the interconnection portion needs not be formed, whereby the thickness of the insulating layer can be restrained. Consequently, the problem of the conventional example associated with increased thickness of the insulating layer on the source/drain region can be alleviated.
- In the method of manufacturing the semiconductor device having the capacitive element according to another aspect, preferably, the step of forming the second lower electrode portion has a step of forming a conductive layer, which is later to be a second lower electrode portion, to cover the inner surface of the hole and the upper surface of the insulating layer and then patterning the conductive layer to leave it only in the hole.
- This enables the second lower electrode portion to be patterned as separate from the dielectric layer for capacitive element or the like.
- In the method of manufacturing the semiconductor device having the capacitive element according to another aspect, preferably, the step of forming the second lower electrode portion has a step of forming a conductive layer, which is later to be a second lower electrode portion, to cover the inner surface of the hole and the upper surface of the insulating layer and then patterning the conductive layer along with the dielectric layer for capacitive element formed on the conductive layer later to be the second lower electrode portion to leave them in the hole and at a part of the upper portion of the insulating layer.
- This enables the second lower electrode portion, the dielectric layer for capacitive element and the like to be patterned by the same mask.
- In the method of manufacturing the semiconductor device having the capacitive element according to another aspect, preferably, the hole is formed to have a diameter greater than the area of the upper surface of the first lower electrode portion when viewed from above.
- The diameter of the hole filled with the upper electrode layer is increased, so that the capacitive element may have increased capacitance.
- In the method of manufacturing the semiconductor device having the capacitive element according to another aspect, preferably, a plurality of holes are formed, each of which reaching the first lower electrode portion. The second lower electrode portion has a portion extending along the sidewall of the plurality of holes, and the upper electrode portion is formed to fill in each of the plurality of hole.
- The convex and concave portions formed by the plurality of holes may provide a capacitive element with greater capacitance.
- The foregoing and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
- FIG. 1 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element according to a first embodiment of the present invention.
- FIGS.2 to 5 are schematic cross sectional views sequentially showing steps of a method of manufacturing the semiconductor device having the capacitive element according to the first embodiment of the present invention.
- FIG. 6 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element according to a second embodiment of the present invention.
- FIG. 7 is a schematic cross sectional view shown in conjunction with a method of manufacturing the semiconductor device having the capacitive element according to the second embodiment of the present invention.
- FIG. 8 is a cross sectional view schematically showing the structure of a semiconductor device having a capacitive element according to a third embodiment of the present invention.
- FIGS. 9 and 10 are schematic cross sectional views sequentially showing steps of a method of manufacturing the semiconductor device having the capacitive element according to the third embodiment of the present invention.
- FIG. 11 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element according to a fourth embodiment of the present invention.
- FIGS. 12 and 13 are schematic cross sectional views sequentially showing steps of a method of manufacturing the semiconductor device having the capacitive element according to the fourth embodiment of the present invention.
- FIG. 14 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element according to a fifth embodiment of the present invention.
- FIG. 15 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element according to a sixth embodiment of the present invention.
- FIG. 16 is a cross sectional view schematically showing a structure of a semiconductor device having a conventional capacitive element.
- FIG. 17 is a cross sectional view schematically showing a structure of a semiconductor device having a capacitive element disclosed in Japanese Patent Laying-Open No. 11-274428.
- FIGS.18 to 23 are schematic cross sectional views sequentially showing steps of a method of manufacturing the semiconductor device of FIG. 17.
- Now, the embodiments of the present invention will be described with reference to the drawings.
- First Embodiment
- Referring to FIG. 1, the surface of a
semiconductor substrate 1 formed for example of silicon is electrically isolated by an oxide film fordevice isolation 2 of a trench isolation. An MIS (Metal Insulator Semiconductor) transistor T is, for example, formed on the electrically isolated surface. - MIS transistor T has a pair of source/
drain regions 3, agate insulating layer 4, and agate electrode layer 5. The pair of source/drain regions 3 are separated by a given distance.Gate electrode layer 5 is formed on the region between the pair of source/drain regions 3 throughgate insulating layer 4. Forgate insulating layer 4, a high dielectric layer such as a silicon nitride film, a silicon oxide film, a tantalum oxide film or the like is used.Gate electrode layer 5 has a stack of a polysilicon oramorphous silicon 5 a doped with impurities such as phosphorus or arsenic as well as a high melting pointmetal film compound 5 b of, e.g., titanium nitride. An insulatinglayer 6 is formed ongate electrode layer 5. - An
interlayer insulating layer 7 is formed to cover MIS transistor T over the entire surface.Interlayer insulating layer 7 is formed for example of a silicon oxide film and, is subjected to planarization by CMP if it has large steps at its surface. The large step at the surface of interlayer insulatinglayer 7 results in defocusing (out of focus) during photolithography, causing deterioration of a resist pattern or dimensional variation. The planarization avoids such problems. - A
contact hole 7 a reaching source/drain regions 3 is formed in interlayer insulatinglayer 7.Contact hole 7 a is filled with ametal plug 8.Metal plug 8 has afirst layer 8 a to assure adhesion with respect to interlayer insulatinglayer 7 and to stabilize a resistance value for electrical connection with source/drain regions 3 orgate electrode layer 5 of MIS transistor T, as well as asecond layer 8 b, a main component ofmetal plug 8.First layer 8 a includes a high melting point metal such as Ti, Ta, W, Mo, and Hf, or nitride or silicide thereof, or any combination of these materials.Second layer 8 b is formed for example of W, Ti, TiN, Cu, Al, AlSi, or AlCu. - A capacitive element C and a first
metal interconnection layer 9B are formed on interlayer insulatinglayer 7. Capacitive element C has alower electrode 9A, a dielectric layer forcapacitive element 10, andupper electrodes -
Lower electrode 9A is electrically connected to one of the pair of source/drain regions 3 throughmetal plug 8. Forlower electrode 9A,metal layer 9 b of an Al alloy such as Al, AlSi, AlSiCu, or AlCu, or W, Cu, or TiN is sandwiched betweenmetal layers metal interconnection layer 9B has the same stack of 9 a, 9 b, 9 c aslower electrode 9A, and is electrically connected to the other of the pair of source/drain regions 3 throughmetal plug 8. - Dielectric layer for
capacitive element 10 is formed to be in contact not only with the upper surface but also with the side surface oflower electrode 9A. For dielectric layer forcapacitive element 10, a silicon oxide film, a silicon nitride film, a metal oxide film such as a tantalum oxide or aluminum oxide, or a metal nitride film is used. - An
interlayer insulating layer 11 is formed to coverlower electrode 9A,metal interconnection 9B and the like.Interlayer insulating layer 11 is, for example, a silicon oxide film, a silicon oxide film containing fluorine (F), a silicon carbide (SiC), an organic material containing carbon (C) with a dielectric constant of about 2 to 4, or a stack structure of any of these materials. The upper surface of interlayer insulatinglayer 11 is planarized by means of, for example, CMP. Aplug hole 11 a reaching the upper surface of dielectric layer forcapacitive element 10 and a throughhole 11 b reachingmetal interconnection layer 9B are formed in interlayer insulatinglayer 11. -
Upper electrodes metal plug portion 12A which fills inplug hole 11 a and anupper portion 13A which is in contact with the upper surface ofmetal plug portion 12A.Metal plug portion 12A is opposite to lowerelectrode 9A through dielectric layer forcapacitive element 10, filling inplug hole 11 a.Metal plug portion 12A has, likemetal plug 8,first layer 12 a andsecond layer 12 b.First layer 12 a includes a high melting point metal such as Ti, Ta, W, Mo, or Hf, nitride or silicate thereof, or a stack of these materials.Second layer 12 b includes W, Ti, TiN, Cu, Al, AlSi, or AlCu. - Like
lower electrode 9A,upper electrode 13A includesmetal layer 13 b of an Al alloy of Al, AlSi, AlSiCu, or AlCu or W, Cu, TiN sandwiched bymetal layers - Through
hole 11 b is filled withmetal plug 12B.Metal plug 12B has afirst layer 12 a and asecond layer 12 b including the same material as that ofmetal plug portion 12A. A secondmetal interconnection layer 13B is formed on interlayer insulatinglayer 11 to have contact with the upper surface ofmetal plug 12B. Secondmetal interconnection layer 13B includes metal layers 13 a, 13 b, and 13 c each including the same material as that ofupper layer portion 13A. - Now, a method of manufacturing the device of the present embodiment will be described.
- Referring to FIG. 2, after an oxide film for
element isolation 2 is formed on the surface of asemiconductor substrate 1 of, e.g., silicon, agate insulating layer 4, agate electrode layer 5, and an insulatinglayer 6 are deposited. Thereafter, ion implantation or the like is performed and a pair of source/drain regions 3 are formed. This provides an MIS transistor T. - An
interlayer insulating layer 7 is formed to cover the entire surface of MIS transistor T. If interlayer insulatinglayer 7 has a large step at its surface, defocusing (out of focus) is caused during photolithography, resulting in deterioration of resist pattern or dimensional variation. Thus, planarization is performed by CMP. Acontact hole 7 a is formed in interlayer insulatinglayer 7 by usual photolithography and etching. - Referring to FIG. 3, a
first layer 8 a and asecond layer 8 b are successively formed to fill incontact hole 7 a over the entire surface, which are then removed by etch back or CMP. This leaves first andsecond layers contact hole 7 a, providingmetal plug 8. Thereafter,metal layers lower electrode 9A and a firstmetal interconnection layer 9B of a stack ofmetal layers -
Metal layer 9 b includes an Al alloy of Al, AlSi, AlSiCu, or AlCu, or W. Cu, or TiN. Metal layers 9 a and 9 c include TiN, TaN, WN, WSi, or MoSi. - Referring to FIG. 4, a dielectric layer for
capacitive element 10 is formed by CVD to coverlower electrode 9A and firstmetal interconnection layer 9B over the entire surface. For dielectric layer forcapacitive element 10, a silicon oxide film, a silicon nitride film, a metal oxide film such as a tantalum oxide or aluminum oxide, or a metal nitride film is used. An interlayer insulatinglayer 11 is formed to cover dielectric layer forcapacitive element 10.Interlayer insulating layer 11 includes a silicon oxide film, a silicon oxide film containing fluorine, a silicon carbide, an organic material containing carbon with a dielectric constant of about 2 to 4, or a stack of these materials. - After interlayer insulating
layer 11 is planarized by CMP or the like, ususal photolithography and etching are performed to formplug hole 11 a and throughhole 11 b reaching the surface of dielectric layer forcapacitive element 10. In etching, dielectric layer forcapacitive element 10 serves as an etching stopper. - Referring to FIG. 5, a
photoresist 21 is applied to the entire surface and then patterned to form an opening directly above throughhole 11 b by usual photolithography. Resistpattern 21 is used as a mask for etching, so that dielectric layer forcapacitive element 10 at the bottom of throughhole 11 b is removed to expose the upper surface of firstmetal interconnection layer 9B. Then, resistpattern 21 is removed by ashing or the like. - Subsequently, metal plugs12A and 12B are formed to fill in
plug hole 11 a and throughhole 11 b as shown in FIG. 1. Anupper layer portion 13A and a secondmetal interconnection layer 13B are formed to have contact withmetal plugs - In the present embodiment, dielectric layer for
capacitive element 10 covers not only the upper surface but also the side surface oflower electrode 9A. As such, even iflower electrode 9A has metal elements such as copper which is likely to be diffused into the silicon oxide film, such metal elements are prevented from diffusing intointerlayer insulating layer 11. Thus, a variation in threshold voltage of MIS transistor T or the like, which may be caused by diffused metal elements in interlayer insulatinglayer 11, can be avoided. - In addition, since dielectric layer for
capacitive element 10 also acts as a diffusion barrier layer, no separate diffusion barrier layer is necessary. Thus, a step of forming a diffusion barrier layer is not required, whereby a streamlined manufacturing process can provide the device with enhanced diffusion preventing effect. - A
portion 12A ofupper electrodes plug hole 11 a. Thus,metal plug portion 12A has a direct contact withupper layer portion 13A, so that a contact hole for connecting them is unnecessary. Thus,interlayer insulating layer 11 has reduced thickness as compared with the case where such a contact hole is formed, whereby the problem associated with improper formation of throughhole 11 b is eliminated. - The depths of
plug hole 11 a and throughhole 11 b differ from each other approximately by a thickness of dielectric layer forcapacitive element 10. Thus, even if throughhole 11 b is formed at thetime plug hole 11 a is formed, proper formation of throughhole 11 b can be ensured. - As in the foregoing, diffusion of metal atoms from
lower electrode 9A and improper formation of the through hole can be prevented and the electrode of the capacitive element can be used as a metal layer, so that a capacitive element with stabilized electrical characteristic can be provided. - Second Embodiment
- Referring to FIG. 6, the structure of the present embodiment differs from that of the first embodiment in the structure of dielectric layer for
capacitive element 10. Dielectric layer forcapacitive element 10 is formed only on the upper surfaces oflower electrode 9A and firstmetal interconnection layer 9B, not covering the side surfaces oflower electrode 9A and firstmetal interconnection layer 9B. The side surface of dielectric layer forcapacitive element 10 onlower electrode 9A has a surface continuous to the side surface oflower electrode 9A, whereas the side surface of dielectric layer forcapacitive element 10 on firstmetal interconnection layer 9B has a surface continuous to the side surface of firstmetal interconnection layer 9B. - Note that the other parts of the structure are almost the same as in the first embodiment, and therefore the same parts are denoted by the same reference characters and the description thereof will not be repeated.
- Now, a method of manufacturing the device of the present embodiment will be described.
- The manufacturing method of the present embodiment is similar to that of the first embodiment up to the steps described with reference to FIG. 2. Thereafter, referring to FIG. 7, a
metal plug 8 is formed as in the first embodiment to fill incontact hole 7 a. Metal layers 9 a, 9 b, and 9 c are formed on the entire surface of interlayer insulatinglayer 7. Dielectric layer forcapacitive element 10 is formed on the entire surface of the stack ofmetal layers pattern 23 is formed on dielectric layer forcapacitive element 10 by usual photolithography. - Each of dielectric layer for
capacitive element 10 andmetal layers pattern 23 as a mask. This forms alower electrode 9 a and a firstmetal interconnection layer 9 b. Dielectric layer forcapacitive element 10 is positioned on the upper surfaces oflower electrode 9A and firstmetal interconnection layer 9B. The side surface of dielectric layer forcapacitive element 10 onlower electrode 9A is continuous to the side surface oflower electrode 9A, whereas the side surface of dielectric layer forcapacitive element 10 of firstmetal interconnection layer 9B is continuous to the side surface of firstmetal interconnection layer 9B. Like resistpattern 23, dielectric layer forcapacitive element 10 acts as an etching mask in etchingmetal layers pattern 23 is removed for example by ashing. - By following the steps similar to those of the first embodiment, a semiconductor device having a capacitive element of the present embodiment as shown in FIG. 6 is obtained.
- In the present embodiment, dielectric layer for
capacitive element 10 is in contact withlower electrode 9A not only at a portion directly belowplug hole 11 a but also at a portion outsideplug hole 11 a. Thus, the device of the present embodiment is provided with enhanced effect of preventing diffusion of metal atoms fromlower electrode 9A as compared with the conventional structure shown in FIG. 17. - Due to recent miniaturization of metal interconnections, it is becoming difficult to form a fine resist pattern by photolithography. To provide a resist pattern with sufficient dimensional controllability, it is effective to reduce the thickness of photoresist. However, if the thickness of the photoresist is too small, the metal interconnections may be disconnected as the photoresist is removed during etching.
- In the present embodiment, dielectric layer for
capacitive element 10 is used as an etching mask for forming metal interconnections, so that the metal interconnections can be formed with sufficient dimensional accuracy. - In addition,
metal plug portion 12A filled inplug hole 11 a of interlayer insulatinglayer 11 is used as an electrode of capacitive element C, the problem associated with improper formation of the contact hole of the conventional semiconductor device can be avoided as in the first embodiment. - As described above, a capacitive element with stabilized electrical characteristic can be obtained.
- Third Embodiment
- Referring to FIG. 8, the structure of the present embodiment differs from that of the first embodiment in the structures of capacitive element C and through
hole 11 b. The lower electrode of capacitive element C has a firstlower electrode portion 9A and a secondlower electrode portion 31. Firstlower electrode portion 9A has the same structure aslower electrode 9A of the first embodiment. Secondlower electrode portion 31 has a cylindrical shape extending along the side surface ofplug hole 11 a and is in contact with the upper surface of firstlower electrode portion 9A. Secondlower electrode layer 31 is formed only inplug hole 11 a, not positioned on the upper surface of interlayer insulatinglayer 11. - Second
lower electrode layer 31 has a high melting point metal such as Ti, TiN, W, WN, TaN, WSi, TiSi, or TiSiN or a compound thereof, Al, an Al alloy such as AlCu, or Cu, Al, or Ag. - A
metal plug portion 12A for the upper electrode is formed opposite to firstlower electrode portion 31 through dielectric layer forcapacitive element 10 to fill inplug hole 11 a.Metal plug portion 12A has afirst layer 12 a and asecond layer 12 b.First layer 12 a has a high melting point metal such as Ti, Ta, W, Mo, or Hf, or a nitride or silicate thereof, or a stack structure of any of these materials.Second layer 12 b has W, Ti, TiN, Cu, Al or AlSi, or, AlCu. -
Upper layer portion 13A has ametal layer 13 b which is in contact withmetal plug portion 12A, and ametal layer 13 c formed onmetal layer 13 b.Metal layer 13 b includes an Al alloy of Al, AlSi, AlSiCu, or AlCu, or W, Cu, or TiN.Metal layer 13 c includes TiN, TaN, WN, WSi, or MoSi for the purpose of decreasing a surface reflectance during photolithography to facilitate resist pattern formation and improving reliability of metal interconnections. - Through
hole 11 b is filled withmetal layer 31 andmetal plug 12B.Metal layer 31 has the same material as secondlower electrode portion 31. Metal layers 12 a and 12 b ofmetal plug 12B has the same material as metal layers 12 a and 12 b ofmetal plug portion 12A, respectively. - A
second metal interconnection 13B is formed to have contact withmetal plug 12B. Metal layers 13 b and 13 c ofsecond metal interconnection 13B has the same material asmetal layers upper layer portion 13A, respectively. Note that the other parts of the structure are almost the same as those of the first embodiment, and therefore the same parts are denoted by the same reference characters and the description thereof will not be repeated. - Now, a method of manufacturing the device of the present embodiment will be described.
- The manufacturing method of the present invention is the same as that of the first embodiment up to the steps described with reference to FIGS. 2 and 3. Thereafter, referring to FIG. 9, an
interlayer insulating layer 11 is formed to cover a firstlower electrode 9A andfirst metal interconnection 9B. Aplug hole 11 a and a throughhole 11 b are formed in interlayer insulatinglayer 11 by usual photolithography and etching. Ametal layer 31 is formed to cover inner surfaces ofplug hole 11 a and throughhole 11 b over the entire surface. Thereafter,metal layer 31 on the upper surface of interlayer insulatinglayer 11 is removed by CMP ormetal layer 31 is etched back after selectively forming a resist inplug hole 11 a and throughhole 11 b, so thatmetal layer 31 is selectively left only inplug hole 11 a and throughhole 11 b. - Referring to FIG. 10, dielectric layer for
capacitive element 10 is formed to cover the entire surface. A resistpattern 25 is formed on dielectric layer forcapacitive element 10, which is then etched using resistpattern 25 as a mask. This leaves dielectric layer forcapacitive element 10 on the inner surface and the periphery ofplug hole 11 a. Resistpattern 25 is removed for example by ashing. - Subsequently, metal plugs12A and 12B of a
first layer 12 a and asecond layer 12 b are formed to fill inplug hole 11 a and throughhole 11 b as shown in FIG. 8. Further, anupper layer portion 13A and a secondmetal interconnection layer 13B are formed to be electrically connected tometal plugs - This completes a semiconductor device having a capacitive element of the third embodiment.
- In the present embodiment, the lower electrode has a cylindrical portion like second
lower electrode portion 31, so that a capacitive element with greater capacitance can be formed with a given floor size as compared with the semiconductor devices of the first and second embodiments. - Because the upper electrode is formed to fill in
plug hole 11 a, improper formation of throughhole 11 b can be avoided as in the first and second embodiments. - Fourth Embodiment
- Referring to FIG. 11, the structure of the present embodiment differs from that of the third embodiment in the structures of second
lower electrode portion 31 and throughhole 11 b. Secondlower electrode portion 31 is formed not only inplug hole 11 a but also on a part of the upper surface of interlayer insulatinglayer 11. The side surface of secondlower electrode portion 31 is continuous to the side surfaces of dielectric layer forcapacitive element 10 andfirst layer 12 a. - Through
hole 11 b is filled withmetal layer 31 andsecond layer 12 b but not withfirst layer 12 a. - Note that the other parts of the structure are almost the same as those of the above described third embodiment, and therefore the same parts are denoted by the same reference characters and description thereof will not be repeated.
- Now, a method of manufacturing the device of the present embodiment will be described.
- The manufacturing method of the present embodiment is the same as that of the first embodiment up to the steps described with reference to FIGS. 2 and 3. Thereafter, referring to FIG. 13, an
interlayer insulating layer 11 is formed to cover firstlower electrode portion 9A and firstmetal interconnection layer 9B. Aplug hole 11 a reaching firstlower electrode portion 9A and a throughhole 11 b reaching firstmetal interconnection layer 9B are formed in interlayer insulatinglayer 11 by usual photolithography and etching. Ametal layer 31 is formed to cover the inner surfaces ofplug hole 11 a and throughhole 11 b over the entire surface. Dielectric layer forcapacitive element 10 andmetal layer 12 a are layered over the entire surface ofmetal layer 31. - A resist
pattern 26 is formed onmetal layer 12 a. Using resistpattern 26 as a mask,metal layer 12 a and dielectric layer forcapacitive element 10 are etched. As a result,metal layer 12 a and dielectric layer forcapacitive element 10 are only left in and at the periphery ofplug hole 11 a. Thereafter, resistpattern 26 is removed for example by ashing. - Referring to FIG. 13, a
metal layer 12 b is formed to fill inplug hole 11 a and throughhole 11 b over the entire surface and then the entire surface is etched back. This leavesmetal layer 12 b only inplug hole 11 a and throughhole 11 b. - Subsequently, as shown in FIG. 11, metal layers13 b and 13 c are formed and patterned by usual photolithography and etching to complete a semiconductor device having a capacitive element of the present invention.
- In the present embodiment, second
lower electrode portion 31 has a cylindrical portion extending along the inner surface ofplug hole 11 a. Thus, a capacitive element having greater capacitance can be obtained with a given floor size as compared with the semiconductor device of the first and second embodiments. - In addition,
metal plug portion 12A which fills inplug hole 11 a avoids the problem associated with improper opening of throughhole 11 b as in the first to third embodiments. - As in the foregoing, a capacitive element with stabilized electrical characteristic can be obtained.
- Fifth Embodiment
- Referring to FIG. 14, the structure of the present embodiment differs from that of the fourth embodiment in the shape of
plug hole 11 a.Plug hole 11 a has a diameter which is greater than the upper surface of firstlower electrode portion 9A when viewed from above. Thus, secondlower electrode portion 31 is also in contact with the side wall of firstlower electrode portion 9A. - It is noted that the other parts of the structure are almost the same as those of the above described fourth embodiment, and therefore the same parts are denoted by the same reference characters and description thereof will not be repeated.
- The manufacturing method of the present embodiment is almost the same as that of the fourth embodiment except that
plug hole 11 a is formed to have a diameter greater than the upper surface of firstlower electrode portion 9A when viewed from above, and therefore description thereof will not be repeated. - In the present embodiment, the opening is formed to have a diameter greater than the upper surface of first
lower electrode portion 9A when viewed from above, and therefore a capacitive element with a greater capacitance can be obtained with a given floor size as compared with the semiconductor device of the fourth embodiment. - Sixth Embodiment
- Referring to FIG. 15, the structure of the present embodiment differs from that of the fourth embodiment in that a plurality of plug holes11 a reaching a single first
lower electrode portion 9A are formed. A secondlower electrode portion 31 is formed on each of the inner surfaces of the plurality of plug holes 11 a. Ametal plug portion 12A is formed in eachplug hole 11 a to be opposite to secondlower electrode portion 31 through dielectric layer forcapacitive element 10 and to fill inplug hole 11 a. -
Metal plug portion 12A has afirst layer 12 a formed in a plurality of plug holes 11 a and asecond layer 12 b which fills inplug hole 11 a. - It is noted that the other parts of the structure are almost the same as those of the above described fourth embodiment, and therefore the same parts are denoted by the same reference characters and description thereof will not be repeated.
- The manufacturing method of the present embodiment is the same as that of the fourth embodiment except that a plurality of plug holes11 a are formed, and therefore description thereof will not be repeated.
- In the present embodiment, the plurality of plug holes11 a provide convex and concave portions in interlayer insulating
layer 11. Thus, a capacitive element having a greater capacitance can be obtained with a given floor size as compared with the semiconductor device of the fourth embodiment. - Note that, in each of the first to sixth embodiments, a plug hole (opening) is formed in the interlayer insulating layer between the first and second metal interconnection layers and the upper electrode of the capacitive element is formed in the plug hole as a plug layer. However, in the case of a semiconductor device having two or more metal interconnection layers, a similar effect can be produced by a capacitive element having a similar structure in an interlayer insulating layer between the metal interconnection layers other than the above described first and second metal interconnection layers.
- Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims.
Claims (16)
1. A semiconductor device having a capacitive element, comprising:
a lower electrode layer;
a dielectric layer for capacitive element formed on said lower electrode layer;
an insulating layer formed on said lower electrode layer and said dielectric layer for capacitive element and having a hole reaching said dielectric layer for capacitive element; and
an upper electrode layer filling in said hole and positioned opposite to said lower electrode layer with said dielectric layer for capacitive element interposed,
said dielectric layer for capacitive element being in contact with an upper surface of said lower electrode layer at a region directly below said hole and a region outside a side wall of said hole.
2. The semiconductor device having the capacitive element according to claim 1 , wherein said dielectric layer for capacitive element is in contact with a side wall of said lower electrode layer.
3. The semiconductor device having the capacitive element according to claim 1 , wherein said dielectric layer for capacitive element has a side wall substantially continuous to a side wall of said lower electrode layer.
4. A semiconductor device having a capacitive element, comprising:
a first lower electrode portion;
an insulating layer formed on said first lower electrode portion and having a hole reaching said first lower electrode portion;
a second lower electrode portion having a cylindrical portion formed along a sidewall of said hole and electrically connected to said first lower electrode portion;
a dielectric layer for capacitive element formed on said second lower electrode portion; and
an upper electrode layer filling in said hole and positioned opposite to said second lower electrode portion with said dielectric layer for capacitive element interposed.
5. The semiconductor device having the capacitive element according to claim 4 , wherein said second lower electrode portion is not on an upper surface of said insulating layer.
6. The semiconductor device having the capacitive element according to claim 4 , wherein said second lower electrode portion has a portion extending on an upper surface of said insulating layer.
7. The semiconductor device having the capacitive element according to claim 4 , wherein said hole has a diameter greater than an area of an upper surface of said first lower electrode portion.
8. The semiconductor device having the capacitive element according to claim 4 , wherein a plurality of said holes are formed, each of said plurality of holes uniquely reaching said first lower electrode portion, said second lower electrode portion has a portion extending along each of side walls of said holes, and said upper electrode layer fills in each of said holes.
9. A method of manufacturing a semiconductor device having a capacitive element, comprising the steps of:
forming a dielectric layer for capacitive element on a lower electrode layer;
forming an insulating layer to cover said lower electrode layer and said dielectric layer for capacitive element;
forming a hole reaching said dielectric layer for capacitive element in said insulating layer; and
forming an upper electrode layer to fill in said hole.
10. The method of manufacturing the semiconductor device having the capacitive element according to claim 9 , wherein said step of forming said dielectric layer for capacitive element on said lower electrode layer includes the step of forming said dielectric layer for capacitive element to cover an upper and side surfaces of said lower electrode layer after patterning said lower electrode layer.
11. The method of manufacturing the semiconductor device having the capacitive element according to claim 9 , wherein said step of forming said dielectric layer for capacitive element on said lower electrode layer includes the step of forming said dielectric layer for capacitive element on a conductive layer later to be said lower electrode layer and then patterning said conductive layer and said dielectric layer for capacitive element.
12. A method of manufacturing a semiconductor device having a capacitive element, comprising the steps of:
forming a first lower electrode portion;
forming an insulating layer on said first lower electrode portion;
forming a hole reaching said first lower electrode portion in said insulating layer;
forming a second lower electrode portion having a portion extending along a side wall of said hole and electrically connected to said first lower electrode portion;
forming a dielectric layer for capacitive element on said second lower electrode portion; and
forming an upper electrode layer filling in said hole and positioned opposite to said second lower electrode portion with said dielectric layer for capacitive element interposed.
13. The method of manufacturing the semiconductor device having the capacitive element according to claim 12 , wherein said step of forming said second lower electrode portion includes the step of forming a conductive layer, later to be said second lower electrode portion, to cover an inner surface of said hole and an upper surface of said insulating layer and then patterning and leaving it only in said hole.
14. The method of manufacturing the semiconductor device having the capacitive element according to claim 12 , wherein said step of forming said second lower electrode portion includes the step of forming a conductive layer, later to be said second lower electrode portion, to cover an inner surface of said hole and an upper surface of said insulating layer and patterning it along with said dielectric layer for capacitive element formed on the conductive layer, later to be said second lower electrode portion, to leave them in said hole and on a part of the upper surface of said insulating layer.
15. The method of manufacturing the semiconductor device having the capacitive element according to claim 12 , wherein said hole is formed to have a diameter greater than an area of an upper surface of said first lower electrode portion.
16. The method of manufacturing the semiconductor device having the capacitive element according to claim 12 , wherein a plurality of said holes are formed, each uniquely reaching said first lower electrode portion, said second lower electrode portion has a portion extending along a side wall of said plurality of holes, and said upper electrode layer are formed to fill in each of said plurality of holes.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/303,730 US20030109100A1 (en) | 2000-12-15 | 2002-11-26 | Semiconductor device having capacitive element and manufacturing method thereof |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2000382038A JP2002184951A (en) | 2000-12-15 | 2000-12-15 | Semiconductor device having capacitive element and method of manufacturing the same |
JP2000-382038(P) | 2000-12-15 | ||
US09/837,461 US6500675B2 (en) | 2000-12-15 | 2001-04-19 | Manufacturing method of semiconductor device having capacitive element |
US10/303,730 US20030109100A1 (en) | 2000-12-15 | 2002-11-26 | Semiconductor device having capacitive element and manufacturing method thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/837,461 Division US6500675B2 (en) | 2000-12-15 | 2001-04-19 | Manufacturing method of semiconductor device having capacitive element |
Publications (1)
Publication Number | Publication Date |
---|---|
US20030109100A1 true US20030109100A1 (en) | 2003-06-12 |
Family
ID=18849938
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/837,461 Expired - Fee Related US6500675B2 (en) | 2000-12-15 | 2001-04-19 | Manufacturing method of semiconductor device having capacitive element |
US10/303,730 Abandoned US20030109100A1 (en) | 2000-12-15 | 2002-11-26 | Semiconductor device having capacitive element and manufacturing method thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/837,461 Expired - Fee Related US6500675B2 (en) | 2000-12-15 | 2001-04-19 | Manufacturing method of semiconductor device having capacitive element |
Country Status (6)
Country | Link |
---|---|
US (2) | US6500675B2 (en) |
JP (1) | JP2002184951A (en) |
KR (1) | KR100415044B1 (en) |
CN (1) | CN1359157A (en) |
DE (1) | DE10136246A1 (en) |
TW (1) | TW503570B (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050070030A1 (en) * | 2003-09-26 | 2005-03-31 | Stefan Gernhardt | Device and method for forming a contact to a top electrode in ferroelectric capacitor devices |
US20050112836A1 (en) * | 2003-11-24 | 2005-05-26 | Kim Sun-Oo | MIM capacitor structure and method of fabrication |
US7144606B2 (en) | 1999-06-18 | 2006-12-05 | Applied Materials, Inc. | Plasma treatment to enhance adhesion and to minimize oxidation of carbon-containing layers |
US20090065836A1 (en) * | 2007-09-06 | 2009-03-12 | Dongbu Hitek Co., Ltd. | Semiconductor device having mim capacitor and method of manufacturing the same |
US20130113080A1 (en) * | 2011-11-08 | 2013-05-09 | Takeshi HIOKA | Non-volatile semiconductor storage device |
US20160254345A1 (en) * | 2015-02-27 | 2016-09-01 | Globalfoundries Inc. | Metal-insulator-metal capacitor architecture |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100531419B1 (en) * | 2001-06-12 | 2005-11-28 | 주식회사 하이닉스반도체 | semiconductor device and method for fabricating the same |
JP2004207281A (en) * | 2002-12-20 | 2004-07-22 | Fujitsu Ltd | Multilayer wiring structure, method of forming the same, and semiconductor device |
US7812251B2 (en) * | 2003-10-17 | 2010-10-12 | Sharp Kabushiki Kaisha | Photosensitizing transition metal complex and its use for photovoltaic cell |
JP2005150237A (en) * | 2003-11-12 | 2005-06-09 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
US20080157382A1 (en) * | 2006-12-28 | 2008-07-03 | Chinthakindi Anil K | Direct termination of a wiring metal in a semiconductor device |
JP5010939B2 (en) * | 2007-02-19 | 2012-08-29 | 株式会社東芝 | Manufacturing method of semiconductor device |
JP2011029552A (en) * | 2009-07-29 | 2011-02-10 | Renesas Electronics Corp | Semiconductor device and method of manufacturing the same |
WO2018131454A1 (en) * | 2017-01-13 | 2018-07-19 | 株式会社村田製作所 | Elastic wave device |
JP7087618B2 (en) * | 2018-04-17 | 2022-06-21 | 大日本印刷株式会社 | Passive element |
US20220032044A1 (en) * | 2019-04-05 | 2022-02-03 | Memstim, Llc | Method for manufacturing an electrode array for a neuroprosthetic device |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5471364A (en) * | 1993-03-31 | 1995-11-28 | Texas Instruments Incorporated | Electrode interface for high-dielectric-constant materials |
US5696017A (en) * | 1993-12-28 | 1997-12-09 | Nec Corporation | Method of fabricating a semiconductor device with a capacitor structure having increased capacitance |
US5905278A (en) * | 1996-12-11 | 1999-05-18 | Fujitsu Limited | Semiconductor device having a dielectric film and a fabrication process thereof |
US6051858A (en) * | 1996-07-26 | 2000-04-18 | Symetrix Corporation | Ferroelectric/high dielectric constant integrated circuit and method of fabricating same |
US6284588B1 (en) * | 1997-12-30 | 2001-09-04 | Hyundai Electronics Industries Co., Ltd. | Method for fabricating ferroelectric memory devices capable of preventing volatility of elements in ferroelectric films |
US6320244B1 (en) * | 1999-01-12 | 2001-11-20 | Agere Systems Guardian Corp. | Integrated circuit device having dual damascene capacitor |
US6335557B1 (en) * | 1999-11-17 | 2002-01-01 | Agere Systems Guardian Corp. | Metal silicide as a barrier for MOM capacitors in CMOS technologies |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH11274428A (en) | 1998-03-19 | 1999-10-08 | Kawasaki Steel Corp | Semiconductor device and its manufacture |
-
2000
- 2000-12-15 JP JP2000382038A patent/JP2002184951A/en not_active Withdrawn
-
2001
- 2001-04-19 US US09/837,461 patent/US6500675B2/en not_active Expired - Fee Related
- 2001-07-25 DE DE10136246A patent/DE10136246A1/en not_active Ceased
- 2001-08-08 TW TW090119309A patent/TW503570B/en not_active IP Right Cessation
- 2001-08-10 CN CN01125517A patent/CN1359157A/en active Pending
- 2001-08-11 KR KR10-2001-0048465A patent/KR100415044B1/en not_active Expired - Fee Related
-
2002
- 2002-11-26 US US10/303,730 patent/US20030109100A1/en not_active Abandoned
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5471364A (en) * | 1993-03-31 | 1995-11-28 | Texas Instruments Incorporated | Electrode interface for high-dielectric-constant materials |
US5696017A (en) * | 1993-12-28 | 1997-12-09 | Nec Corporation | Method of fabricating a semiconductor device with a capacitor structure having increased capacitance |
US6051858A (en) * | 1996-07-26 | 2000-04-18 | Symetrix Corporation | Ferroelectric/high dielectric constant integrated circuit and method of fabricating same |
US5905278A (en) * | 1996-12-11 | 1999-05-18 | Fujitsu Limited | Semiconductor device having a dielectric film and a fabrication process thereof |
US6337238B1 (en) * | 1996-12-11 | 2002-01-08 | Fujitsu Limited | Semiconductor device having a dielectric film and a fabrication process thereof |
US6284588B1 (en) * | 1997-12-30 | 2001-09-04 | Hyundai Electronics Industries Co., Ltd. | Method for fabricating ferroelectric memory devices capable of preventing volatility of elements in ferroelectric films |
US6320244B1 (en) * | 1999-01-12 | 2001-11-20 | Agere Systems Guardian Corp. | Integrated circuit device having dual damascene capacitor |
US6335557B1 (en) * | 1999-11-17 | 2002-01-01 | Agere Systems Guardian Corp. | Metal silicide as a barrier for MOM capacitors in CMOS technologies |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7144606B2 (en) | 1999-06-18 | 2006-12-05 | Applied Materials, Inc. | Plasma treatment to enhance adhesion and to minimize oxidation of carbon-containing layers |
US20050070030A1 (en) * | 2003-09-26 | 2005-03-31 | Stefan Gernhardt | Device and method for forming a contact to a top electrode in ferroelectric capacitor devices |
WO2005031856A1 (en) * | 2003-09-26 | 2005-04-07 | Infineon Technologies Ag | A device and method for forming a contact to a top electrode in ferroelectric capacitor devices |
US20050112836A1 (en) * | 2003-11-24 | 2005-05-26 | Kim Sun-Oo | MIM capacitor structure and method of fabrication |
WO2005055292A1 (en) | 2003-11-24 | 2005-06-16 | Infineon Technologies Ag | Mim capacitor structure and method of fabrication |
US7112507B2 (en) | 2003-11-24 | 2006-09-26 | Infineon Technologies Ag | MIM capacitor structure and method of fabrication |
US20060231920A1 (en) * | 2003-11-24 | 2006-10-19 | Kim Sun-Oo | MIM capacitor structure and method of fabrication |
US7235454B2 (en) | 2003-11-24 | 2007-06-26 | Infineon Technologies Ag | MIM capacitor structure and method of fabrication |
US20090065836A1 (en) * | 2007-09-06 | 2009-03-12 | Dongbu Hitek Co., Ltd. | Semiconductor device having mim capacitor and method of manufacturing the same |
US20130113080A1 (en) * | 2011-11-08 | 2013-05-09 | Takeshi HIOKA | Non-volatile semiconductor storage device |
US8957501B2 (en) * | 2011-11-08 | 2015-02-17 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor storage device |
US20160254345A1 (en) * | 2015-02-27 | 2016-09-01 | Globalfoundries Inc. | Metal-insulator-metal capacitor architecture |
Also Published As
Publication number | Publication date |
---|---|
DE10136246A1 (en) | 2002-07-04 |
JP2002184951A (en) | 2002-06-28 |
CN1359157A (en) | 2002-07-17 |
US20020074587A1 (en) | 2002-06-20 |
US6500675B2 (en) | 2002-12-31 |
KR100415044B1 (en) | 2004-01-13 |
KR20020048851A (en) | 2002-06-24 |
TW503570B (en) | 2002-09-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7332764B2 (en) | Metal-insulator-metal (MIM) capacitor and method of fabricating the same | |
US9269762B2 (en) | Metal-insulator-metal (MIM) capacitor within topmost thick inter-metal dielectric layers | |
US6730573B1 (en) | MIM and metal resistor formation at CU beol using only one extra mask | |
US6534361B2 (en) | Method of manufacturing a semiconductor device including metal contact and capacitor | |
US7462535B2 (en) | Semiconductor device with analog capacitor and method of fabricating the same | |
US6500675B2 (en) | Manufacturing method of semiconductor device having capacitive element | |
US7439130B2 (en) | Semiconductor device with capacitor and method for fabricating the same | |
US20050024979A1 (en) | Metal-insulator-metal capacitor and interconnecting structure | |
CN101471379A (en) | Semiconductor device and process for manufacturing same | |
US7211448B2 (en) | Semiconductor device manufacturing method capable of reliable inspection for hole opening and semiconductor devices manufactured by method | |
US8188527B2 (en) | Embedded capacitor in semiconductor device and method for fabricating the same | |
JP3102405B2 (en) | Method for manufacturing semiconductor device | |
US20010033029A1 (en) | Methods for fabricating semiconductor devices having protected plug contacts and upper interconnections and semiconductor devices formed thereby | |
US6239010B1 (en) | Method for manually manufacturing capacitor | |
KR100553679B1 (en) | Semiconductor device with analog capacitor and method of fabricating the same | |
US20060046456A1 (en) | Damascene process using different kinds of metals | |
KR101561061B1 (en) | Semiconductor device having a protrusion typed isolation layer | |
US6372630B1 (en) | Semiconductor device and fabrication method thereof | |
US7569429B2 (en) | Antifuse having uniform dielectric thickness and method for fabricating the same | |
US20040099957A1 (en) | Integrated circuit devices including low dielectric side wall spacers and methods of forming same | |
US20020179954A1 (en) | Integrated circuit devices having a metal-insulator-metal (MIM) capacitor and methods of forming same | |
US6576963B2 (en) | Semiconductor device having transistor | |
US20050121755A1 (en) | Methods of fabricating integrated circuit conductive contact structures including grooves | |
KR20000011910A (en) | A semiconductor device and a method of making thereof | |
KR100641070B1 (en) | Semiconductor device and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: RENESAS TECHNOLOGY CORP., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MITSUBISHI DENKI KABUSHIKI KAISHA;REEL/FRAME:014502/0289 Effective date: 20030908 |
|
AS | Assignment |
Owner name: RENESAS TECHNOLOGY CORP., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MITSUBISHI DENKI KABUSHIKI KAISHA;REEL/FRAME:015185/0122 Effective date: 20030908 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |