US20030081451A1 - Technique and apparatus for performing write operations to a phase change material memory device - Google Patents
Technique and apparatus for performing write operations to a phase change material memory device Download PDFInfo
- Publication number
- US20030081451A1 US20030081451A1 US10/021,469 US2146901A US2003081451A1 US 20030081451 A1 US20030081451 A1 US 20030081451A1 US 2146901 A US2146901 A US 2146901A US 2003081451 A1 US2003081451 A1 US 2003081451A1
- Authority
- US
- United States
- Prior art keywords
- memory
- state
- group
- cells
- memory cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/02—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using elements whose operation depends upon chemical change
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0004—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising amorphous/crystalline phase transition cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0069—Writing or programming circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0069—Writing or programming circuits or methods
- G11C2013/0076—Write operation performed depending on read result
Definitions
- This invention generally relates to electronic memories, and more particularly, the invention relates to a technique and apparatus for performing write operations to a phase change material memory device.
- phase change material may be used to store the memory state for a memory cell of a semiconductor memory device.
- phase change materials that are used in phase change material memory devices may exhibit at least two different states.
- the states may be called the amorphous and crystalline states. Transitions between these states may be selectively initiated.
- the states may be distinguished because the amorphous state generally exhibits higher resistivity than the crystalline state.
- the amorphous state involves a more disordered atomic structure.
- any phase change material may be utilized to exhibit these two states.
- thin-film chalcogenide alloy materials may be particularly suitable.
- phase change may be induced reversibly. Therefore, the phase change material may change from the amorphous to the crystalline state and may revert back to the amorphous state thereafter, or vice versa, in response to temperature changes.
- the memory cell may be thought of as a programmable resistor, which reversibly changes between higher and lower resistance states.
- the phase change may be induced by resistive heating that is caused by a current that flows through the material.
- the memory cell of a phase change memory device is not limited to just two memory states (i.e., a “1” state and a “0” state), but instead the memory cell may have a large number of states. That is, because each state may be distinguished by its resistance, a number of resistance determined states may be possible, allowing the storage of multiple bits of data in a single memory cell.
- phase change alloys A variety of phase change alloys are known.
- chalcogenide alloys contain one or more elements from Column VI of the periodic table.
- One particularly suitable group of alloys is the GeSbTe alloys.
- FIG. 1 depicts temperature profiles that cause a particular phase change material to change states.
- FIG. 1 depicts a crystallizing set pulse 20 that generally extends from about time T 0 to time T 2 to place the phase change material in the crystalline state.
- the set pulse 20 represents a momentary rise in the temperature of the phase change material.
- the set pulse 20 is to be contrasted to the reset pulse 10 , a pulse that is also associated with a higher temperature of the phase change material but has a significantly shorter duration, as the reset pulse 10 extends from about time T 0 to T 1 .
- the reset pulse 10 may be used to transform a phase change material-based memory cell from the crystalline state to the amorphous state, or “reset” the state of the memory cell to “0.”
- the set pulse 20 may be used to set the state of the memory cell to “1.”
- the write set cycle time (i.e., the time allocated to force the state of the cell to indicate a set bit, or a “1”) may be ten to two hundred times longer than the write reset cycle time (i.e., the time allocated to force the state of the cell to indicate a reset bit, or a “0”).
- a conventional approach for a memory device that exhibits such a discrepancy in time between different types of write cycles is to set the time allocated for a given write cycle to the time needed to perform the slowest possible write cycle.
- the slowest write cycle may effectively establish the write cycle speed of the memory device.
- a conventional way to accommodate a slow memory device is to either use a high speed static random access memory (SRAM) cache or shift registers to buffer a high data rate burst.
- SRAM static random access memory
- several slow speed memories may be mounted in parallel such that alternative pieces of data may be put into the data latch of the first memory, the next piece of data stored in the latch of the second memory, etc.
- a potential difficulty with these approaches is that a large number of memory chips may be required, and thus, there is a greater associated cost per bit.
- FIG. 1 depicts temperature waveforms for setting and resetting a memory cell of a phase change material memory device of the prior art.
- FIG. 2 is a schematic diagram of a computer system according to an embodiment of the invention.
- FIG. 3 is a flow diagram depicting a technique for a block write operation to a phase change material memory device according to an embodiment of the invention.
- FIG. 4 is a schematic diagram of a phase change material memory device according to an embodiment of the invention.
- FIG. 5 is a truth table associated with a row decoder of the phase change material memory device of FIG. 4 according to an embodiment of the invention.
- FIG. 6 is a schematic diagram of a column decoder of the phase change material memory device of FIG. 4 according to an embodiment of the invention.
- FIG. 7 is a schematic diagram of a memory controller of the computer system of FIG. 2 according to an embodiment of the invention.
- an embodiment 30 of a computer system in accordance with the invention includes a phase change material memory 32 that communicates with a memory controller hub 34 via a memory bus 36 .
- the phase change material memory 32 may include various memory devices (semiconductor memory chips, or packages, for example), each of which includes phase change material-based memory cells.
- each memory cell of a particular memory device may include a phase change material (a thin-film chalcogenide alloy material, for example) that exhibits crystalline and amorphous states. These states, in turn, are used to indicate the data states (“1” and “0” states, for example) of the memory cell.
- the memory bus 36 includes communication lines for communicating data to and from the memory 32 as well as control and address lines for controlling the storage and retrieval of data to and from the memory 32 .
- a particular write or read operation may involve concurrently writing data to or reading data from several devices of memory 32 .
- the time to set a bit of the memory 32 is significantly longer than the time to reset the bit of the memory 32 .
- a write operation in accordance with the invention may be performed pursuant to a technique 100 that is depicted in FIG. 3.
- the memory controller hub 34 furnishes the appropriate signals to the memory bus 36 to preset the memory cells in the selected region, as depicted in block 102 .
- the presetting of a particular memory cell in the phase change material memory 32 is, in general, relatively slow as compared to the resetting of the memory cell, the targeted memory cells may be preset by one or more block write cycles.
- the preset time per memory cell is relatively small due.
- the write operation to the selected region of the memory 32 continues by selectively resetting (block 104 ) bits of the selected region.
- the memory cells that are associated with the “0” bits of write data are reset (via write preset cycles), while the memory cells that are associated with the “1” bits of the data are masked from the write operation, as these memory cells have been preset.
- FIG. 4 depicts a particular memory device 33 of the memory 32 in accordance with some embodiments of the invention.
- the specific structure of the memory device 33 is depicted for purposes of describing at least one out of many possible embodiments of the invention. It is understood that other and different structures may be used, as the scope of the invention is defined by the appended claims.
- the memory device 33 includes memory cells 140 that are addressed via column lines 130 and row lines 132 , as can be appreciated by those skilled in the art.
- Each memory cell 140 includes a phase change material whose state is controlled by write preset/set cycles to store an associated bit of data.
- FIG. 4 Although a 4 ⁇ 4 block 139 of the memory cells 140 is depicted in FIG. 4, it is understood that this array size is used to simplify the proceeding discussion. Thus, the memory device 33 may have a significantly larger array of memory cells 140 .
- each memory cell 140 is associated with a particular column line 130 and a particular row line 132 , and the activation of the associated column 130 and row 132 lines selects the cell 140 .
- the memory cell 140 may be coupled to its associated column line 130 and may be coupled through what is effectively a diode 142 (a PNP bipolar junction transistor (BJT), for example) to its associated row line 132 . Therefore, when a particular memory cell 140 is selected, its associated column line 130 is driven high and its associated row line 132 is driven low, a condition that causes a current pulse to flow through the memory cell 140 . It is the magnitude and duration of this current pulse that determines whether the memory cell 140 is being read, set (via a write set pulse) or reset (via a write reset pulse).
- BJT PNP bipolar junction transistor
- the row decoder 124 In response to address signals (called A 0 , A 1 , WB 0 and WB 1 ), the row decoder 124 selects one or more row lines 132 , corresponding to the selection of one, two or four row lines 132 . In this manner, the row decoder 124 , in response to these address signals, selectively drives row select signals (called X 0 , X 1 , X 2 and X 3 ) low to select one or more of the row lines 132 .
- a certain combination of the address signals may cause the row decoder 124 to select two of the row lines
- another combination of the address signals may cause the row decoder 124 to select one of the row lines 132
- another combination of the address signals may cause the row decoder 124 to select four of the row lines 132 , etc.
- the row decoder 124 drives the row line(s) 132 low, this enables a read or write cycle to occur to one or more memory cells 140 , depending on the selections by the column decoder 122 .
- the column decoder 122 in response to its received address selection signals (called A 2 , A 3 , WB 3 and WB 2 ) drives column select signals (called Y 0 , Y 1 , Y 2 and Y 3 ) high to select one or more column lines 130 . In this manner, when one of the column select signals is driven high, the corresponding column line 130 has been selected. Similar to the row decoder 124 , the column decoder 122 may select one, two or four column lines 130 . Thus, the selection of the column line(s) by the column decoder 122 and the row line(s) 132 by the row decoder 124 addresses selected memory cells 140 and may be used to address a block of the memory cells 140 .
- the column decoder 122 receives signals called QUENCH and SET_SLOPE.
- the SET_SLOPE signal establishes a slope in the current/temperature profile that is used to set particular memory cells(s). In this manner, when the SET_SLOPE signal is asserted (driven high, for example) during a write set cycle, the column decoder 122 imparts a trailing edge on the set pulse, as described further below. Conversely when the set SLOPE signal is de-asserted (driven low, for example) during a write reset cycle, the column decoder 122 does not add this trailing edge.
- the QUENCH signal is used to control the time at which the set or reset pulse ends. In this manner, in response to the QUENCH signal being asserted (driven high, for example), the column decoder 122 ends the current reset/set pulses. Conversely, in response to the QUENCH signal being deasserted, the column decoder 122 allows the current reset or set pulses (if occurring) to continue. Thus, the QUENCH signal may be used to end the slope established by the SET_SLOPE signal during a write set cycle.
- FIG. 5 depicts a truth table 110 that illustrates the selection of the row select signals X 0 , X 1 , X 2 and X 3 in response to various states for the address decode signals A 0 , A 1 , WB 0 and WB 1 .
- the row decoder 120 drives only the X 3 row select signal to select one corresponding row line 132 .
- Other individual row lines 132 may be selected by combinations of the A 0 and A 1 signals, as depicted in rows 1 - 4 of the truth table 110 . For these selections by the A 0 and A 1 signals, it is noted that the WB 0 and WB 1 signals are driven low. Rows 5 and 6 of the truth table 110 depict combinations possible when the WB 0 signal is driven high and the WB 1 signal is driven low. As shown, for these states, two row lines 132 are selected, and the two particular row lines that are selected depend on the state of the A 1 signal. When both the WB 0 and WB 1 signals are driven high, then all of the row lines 132 are selected, as depicted in line 7 of the truth table 110 . Other combinations may be used to select the rows 132 .
- FIG. 6 depicts one out of many possible embodiments for the column decoder 122 .
- the column decoder 122 includes drive circuits 150 (drive circuits 150 a , 150 b , 150 c and 150 d , as examples), each of which is associated with a different column line 130 .
- a particular drive circuit 150 is activated for purposes of selecting and reading/writing data from one or more cells 140 of its associated column line 130 in response to a signal that is provided by a decode circuit 180 .
- the decode circuit 180 receives the column address signals A 2 , A 3 , WB 2 and WB 3 and furnishes decode signals called DECY 0 , DECY 1 , DECY 2 and DECY 3 that are used to activate the decode circuits 150 a , 150 b , 150 c and 150 d , respectively.
- the drive circuit 150 a is activated in response to the assertion of the DECY 0 signal by the decode circuit 180 .
- the drive circuit 150 may have the circuitry that is illustrated in FIG. 6 for the drive circuit 150 a .
- the drive circuit 150 may include a P-channel metal-oxide-semiconductor field-effect-transistor (PMOSFET) 154 that has its source terminal coupled to a positive voltage supply (called VCC) and its drain terminal coupled to the source terminal of a PMOSFET 158 .
- VCC positive voltage supply
- the drain terminal of the PMOSFET 158 is coupled to the column line 130 that is associated with the drive circuit 150 .
- the gate terminal of the PMOSFET 154 receives the corresponding decode signal (DECY 0 , DECY 1 , DECY 2 or DECY 3 ) from the decode circuit 180 .
- the gate terminal of the PMOSFET 154 receives the DECY 0 signal.
- this signal is asserted (driven high, for example) the drain-source path of the PMOSFET 154 conducts a current that, in a write cycle, is established by the PMOSFET 158 .
- the gate terminal of the PMOSFET 158 receives a current sense signal (called S 2 ) that establishes the current through the drain-source path of the PMOSFET 154 , the drain-source path of the PMOSFET 158 and the current that flows into the associated column line 130 .
- S 2 a current sense signal
- the column decoder 122 adjusts the magnitude of the S 2 signal so that each activated drive circuit 150 provides more current to its associated column line 130 when two memory cells 140 per selected column line 130 are being written than when one memory cell 140 per selected column line 130 is being written. Furthermore, in response to the selection of four memory cells 140 per column line 130 , the column decoder 122 adjusts the magnitude of the S 2 signal so that more current is applied to the selected column line 130 than when one memory cell per selected column line 130 is being written.
- the drive circuit 150 includes a PMOSFET 156 .
- the source terminal of PMOSFET 156 is coupled to the drain terminal of the PMOSFET 154
- the drain terminal of the PMOSFET 156 is coupled to the column line 130 that is associated with the drive circuit 150 .
- the gate terminal of PMOSFET 156 receives a current sense called S 1 .
- the column decoder 122 adjusts the magnitude of the S 1 signal to adjust the level of current that flows through the associated column line 130 during a read operation, as the drain-path of the PMOSFET 156 is coupled in series with the drain-source path of the PMOSFET 154 in the column line 130 .
- the other drive circuits 150 b , 150 c and 150 d may have similar designs, in some embodiments of the invention. Other designs are possible for the drive circuit 150 , in other embodiments of the invention.
- the column decoder 122 includes the following circuitry.
- This circuitry includes a PMOSFET 186 that has its gate terminal coupled to ground.
- the source terminal of the PMOSFET 186 is coupled to a positive supply voltage (called VCC), and the drain terminal of the PMOSFET 186 is coupled to the source terminal of a PMOSFET 184 .
- the gate and drain terminals of the PMOSFET 184 are coupled together to furnish the S 2 signal. These terminals are also coupled to one terminal of a resistor 188 .
- the other terminal of the resistor 188 is coupled to the drain terminal of an N-channel MOSFET (NMOSFET) 194 that has its source terminal coupled to ground.
- the gate terminal of the NMOSFET 194 receives a signal called W 4 .
- the NMOSFET 194 conducts, as determined by the resistance of the resister 188 , a current that flows through the PMOSFETs 184 and 186 . This current, in turn establishes the level of the S 2 signal that, in turn, establishes the current that flows through the selected column lines 130 .
- the resistor 188 and the NMOSFET 194 are part of a slope circuit 200 .
- the column decoder 122 includes three such slope circuits 200 a , 200 b and 200 c .
- the differences between the slope circuits are established by the value of the resistance 188 and the signal received at the gate terminal of the NMOSFET 194 .
- the slope circuit 200 b receives a signal called W 2
- the slope circuit 200 c receives a signal called W 1 .
- both the W 1 and W 2 signals are asserted (driven high, for example) to cause twice the level of current to flow than when one memory cell 140 per column line 130 is written through the select column line 130 .
- the W 1 , W 2 , and W 4 signals are all asserted (driven high, for example) to cause additional current to flow through the selected column lines 130 .
- the resistances of the resistors 188 in each of the slope circuits 200 have the appropriate values to implement the necessary binary weighting of the current among the slope circuits 200 .
- each slope circuit 200 includes a MOSFET 190 and a capacitor 192 .
- the gate terminal of the MOSFET 190 receives the SET_SLOPE signal, and the source terminal of the MOSFET 190 is coupled to ground.
- the drain terminal of the MOSFET 190 is coupled to one terminal of a capacitor 192 , and the other terminal of the capacitor 192 is coupled to the drain terminal of the MOSFET 194 .
- the SET_SLOPE signal is asserted to cause both terminals of the capacitor 192 to be coupled to ground. Therefore, when the MOSFET 194 de-activated, the capacitor 192 introduces a time constant to produce the trailing edge of the set pulse. The end of the set pulse may be controlled via the assertion of the QUENCH signal.
- the memory device 33 may include a control circuit 400 to generate signals to control such cycles in the memory device 33 as the read cycles, write preset cycles and write reset cycles.
- the control circuit 400 receives signals (via input lines 401 ) from the memory bus 36 indicative of potential addresses and commands that involve the memory device 33 .
- the control circuit 300 may decode a burst write operation and generate the appropriate signals to control the storage of data associated with the burst write operation in targeted memory cells 140 of the memory device 33 .
- the memory device 33 may also include additional circuitry, such as, for example, a data buffer 402 to temporarily store the data flowing into and out of the memory device 33 and communicates data to the memory bus 36 via data communication lines 405 .
- the memory device 33 may also include an address buffer 408 that communicates with the memory bus via communication lines 407 .
- the address buffer 408 shares the addresses associated with memory operations as well as decodes the addresses and to some extent may generate the address signals (on the communication lines 410 ) that are provided to the row 124 and column 122 decoders.
- the computer system 30 may include other components than the memory controller hub 34 and the memory 32 .
- the computer system 30 may include a processor 42 (one or more microprocessors or controllers, as examples) that is coupled to a system bus 40 .
- the system bus 40 is coupled to the memory controller hub 34 along with an Accelerated Graphics Port (AGP) bus 44 .
- AGP Accelerated Graphics Port
- the AGP is described in detail in the Accelerated Graphics Port Interface Specification, Revision 1.0, published on Jul. 31, 1996, by Intel Corporation of Santa Clara, Calif.
- the computer system 30 may also include a display controller 46 that is coupled to the AGP bus 44 and generates signals to drive a display 48 .
- the memory controller hub 34 is also coupled (via a hub interface 50 ) to an input/output (I/O) hub 52 .
- the I/O hub 52 may provide interfaces to, for example a Peripheral Component Interconnect (PCI) bus 54 and an expansion bus 62 .
- PCI Peripheral Component Interconnect
- the PCI Specification is available from The PCI Special Interest Group, Portland, Oreg. 97214.
- the PCI bus 54 may be coupled to a network interface card (NIC) 56 , and the I/O controller 64 may receive input from a mouse 66 , and the I/O controller 64 may receive input from a mouse 66 and a keyboard 68 , as well as control operation of a floppy disk drive 70 .
- the I/O hub 52 may also control operation of a CD-ROM drive 58 and control operation of a hard disk drive 60 .
- the memory controller hub 34 may include a memory controller 35 .
- the memory controller 35 serves as an interface between the memory bus 36 and the PCI 54 , system 40 and AGP 44 buses.
- the memory controller 35 generates signals to indicate the control signals, address signals and data signals that are associated with a particular write or read operation that targets cells of the phase change material memory 32 .
- the memory controller 35 includes an address buffer 300 that receives (via address lines 302 ) address signals that indicate an address for an associated write or read request, a data buffer 304 that receives (via data lines 306 ) signals that are indicative of data to be written to/read from the memory 32 , and a bus control circuit 310 that receives (via control lines 312 ) signals indicative of the operation to be performed with the memory.
- the memory controller 35 may perform both write and read operations with the memory 32 , the block write operation is discussed below.
- the memory controller 35 includes an address multiplexer 316 that receives a signal indicative of an address from the address buffer 300 targeting the next region of the memory 32 to which a write operation is to be performed.
- the memory controller 35 also includes a memory buffer 320 that receives data (from the data buffer) that is associated with a subsequent write operation to be performed to the memory 32 .
- a control circuit 305 of the memory controller 35 coordinates the operation of the memory controller 35 via its control lines 308 .
- the address multiplexer 316 furnishes signals on its output lines 350 indicative of the address for a particular write operation, and the memory buffer 320 generates signals on its output lines 352 indicative of data to be written to the memory 32 in a particular write operation.
- the memory controller 35 performs a write operation to the memory 32 in response to a write request.
- the write request for a particular block write operation may be received by the memory controller 35 or may alternatively be generated by the memory controller 35 itself.
- the memory controller 35 may queue unconnected write operations until the memory controller 35 gathers data that targets a contiguous region of the memory 32 . In this manner, when the block of write data is accumulated, the memory controller 35 has effectively initiated its own write request.
- each memory device 33 may perform the technique 100 in a manner that is transparent outside of the memory device 33 .
- memory cells 140 of the memory device 33 may be the target of a write operation, such as a burst write operation, for example.
- the memory device 33 presets the targeted memory cells 140 via a block write preset cycle and then subsequently selectively resets the targeted memory cells 140 via write reset cycles.
- the presetting of a block of memory cells 140 may be accomplished through the execution of software instructions by the processor 42 .
- the processor 42 may generate a write request that is communicated to the memory controller 35 for purposes of writing a block of ones to a targeted region of the memory 42 .
- the processor 42 generates a write request that is communicated to the memory controller 35 for purposes of writing the data to be stored in the targeted region.
- the memory devices 33 that are involved in the write operation may mask off the memory cells 140 that are associated with “1” bits from being written in this subsequent write operation.
- the memory controller 35 may perform the technique 100 by, in response to a write request, first generating signals on the memory bus 36 to initiate a write operation to the memory 32 to write a block of “1” bits to a targeted region of the memory 42 . Next, the memory controller 35 generates signals on the memory bus 36 to initiate a memory operation to the memory 32 to write the data to be stored in the targeted region. In this manner, the memory devices 33 that are involved in the write operation may mask off the memory cells 140 that are associated with “1” bits from being written.
- the memory controller 35 initiates the preset and set write cycles in the memory 32 in accordance with the technique 100 . In this manner, to write a block of data to a targeted region of the memory 32 , the memory controller 35 first writes a block of ones to the targeted region. Next, the memory controller 35 may mask off bytes associated with all ones and generates the appropriate write requests to store the block of data in the targeted region. The masking of the one bits may also be performed by each memory device 33 .
- phase change material memory 32 and the associated circuitry to control operation of the memory 32 may be used in systems other than the computer system 30 .
- the above-described circuitry may be used in a cellular telephone, personal assistant, or other devices, as just a few examples.
- the write reset cycle is performed with an optimum current that is a function of the Chalcogenide target used for depositing it, pore size, and height. If a DVD style target is used with a small pore size under 0.2 ⁇ m ⁇ 0.2 ⁇ m, the required current for reset may be about 3 ma, for example.
- the reset pulse is applied with a rapid leading edge under 2 nsec, about 10 nsec of width, and a fast trailing edge of under 2 nsec.
- the write set cycle uses a current of more like 2 ma with fast leading and trailing edges, such as a 3 ma current (like the reset current), a fast leading edge under 2 nsec, and a slow trailing edge between 250 nanoseconds (nsec) and preferably 2 microseconds ( ⁇ s) to assure optimum writing for various material imperfections that may occur.
- a current of more like 2 ma with fast leading and trailing edges such as a 3 ma current (like the reset current), a fast leading edge under 2 nsec, and a slow trailing edge between 250 nanoseconds (nsec) and preferably 2 microseconds ( ⁇ s) to assure optimum writing for various material imperfections that may occur.
- the current for set may be equal to reset.
- a peak current for set that is 10% less, and maybe even 30% less will work equally well for set, even if the reset current is at the minimum that will work.
- Reset is preferably set at the minimum reset current plus at least 30%. Usually the reset level is at least 30% more than that required for set. Hence, good margin is maintained if the set peak current is equal to Reset or 30% less.
- the design is preferably done with peak set current equal to peak reset current.
- the reset height is about 3 ma and at least 30% greater than typical minimums, width is 10 nsec, with a rising edge reasonably fast, say 2-5 nsec, and a trailing edge well less than 10 nsec and preferably less than 5 nsec.
- Set preferably has a rising edge like reset, a peak current preferably equal to but at least within 30% of reset, with a trailing edge 3 times greater than the slope required to write with set current equal to reset current, preferably 1 usec for good margin.
- the technique described herein may be used not just for a high speed burst of a block, but also for presetting a set of words, line, or any sub-block.
- the technique that is described herein may preferably be extended to sequential sets of bursts (which also may be for less than a block). When a sequential bursts are predictably loaded into blocks or sub-blocks within the memory, the next block or sub-block to be written can be pre-set while the current burst of data is being loaded.
- block 1 when frames of video are to be sequentially loaded in blocks 1 - 60 for a video sequence, block 1 can be preset to the set state, and the burst of data loaded into block 1 . While block 1 is loading, block 2 can be preset to the set state so it is ready to load when block 1 is complete. Then, while block 2 is loading, block 3 can be preset.
- the presetting of block N+1 during loading of block N can be extended by one skilled in the art to involve parallel preset of more than one block at once at appropriate times and for appropriate utilization—at reduced risk of premature overlaying a section of memory. By doing presetting in advance, even greater bandwidth may be achieved since a memory need not pause during preset before being loaded.
- pre-set is already complete, continuous loading at the high reset write time per bit(s) can be done, avoiding the “down time” of presetting. Further, by pre-setting in parallel with loading, fewer simultaneous bits per cycle may be preset, reducing the magnitude of the current pulse and need for decoupling transients. This technique of presetting the next block while loading this block may be done automatically or under user explicit command control, a decision that may be controlled by a user input to the memory.
Landscapes
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Semiconductor Memories (AREA)
- Static Random-Access Memory (AREA)
Abstract
Description
- This invention generally relates to electronic memories, and more particularly, the invention relates to a technique and apparatus for performing write operations to a phase change material memory device.
- A phase change material may be used to store the memory state for a memory cell of a semiconductor memory device. In this manner, phase change materials that are used in phase change material memory devices may exhibit at least two different states. The states may be called the amorphous and crystalline states. Transitions between these states may be selectively initiated. The states may be distinguished because the amorphous state generally exhibits higher resistivity than the crystalline state. The amorphous state involves a more disordered atomic structure. Generally any phase change material may be utilized to exhibit these two states. However, as an example, thin-film chalcogenide alloy materials may be particularly suitable.
- The phase change may be induced reversibly. Therefore, the phase change material may change from the amorphous to the crystalline state and may revert back to the amorphous state thereafter, or vice versa, in response to temperature changes. In effect, when the phase change material is used in a memory cell, the memory cell may be thought of as a programmable resistor, which reversibly changes between higher and lower resistance states. The phase change may be induced by resistive heating that is caused by a current that flows through the material.
- The memory cell of a phase change memory device is not limited to just two memory states (i.e., a “1” state and a “0” state), but instead the memory cell may have a large number of states. That is, because each state may be distinguished by its resistance, a number of resistance determined states may be possible, allowing the storage of multiple bits of data in a single memory cell.
- A variety of phase change alloys are known. Generally, chalcogenide alloys contain one or more elements from Column VI of the periodic table. One particularly suitable group of alloys is the GeSbTe alloys.
- A potential difficulty with the use of a phase change material as a memory storage device is that the time needed to change from the crystalline state to the amorphous state may be significantly shorter than the time needed to change from the amorphous state to the crystalline state. In this manner, FIG. 1 depicts temperature profiles that cause a particular phase change material to change states. In particular, FIG. 1 depicts a crystallizing
set pulse 20 that generally extends from about time T0 to time T2 to place the phase change material in the crystalline state. As shown, theset pulse 20 represents a momentary rise in the temperature of the phase change material. Theset pulse 20 is to be contrasted to thereset pulse 10, a pulse that is also associated with a higher temperature of the phase change material but has a significantly shorter duration, as thereset pulse 10 extends from about time T0 to T1. Thus, thereset pulse 10 may be used to transform a phase change material-based memory cell from the crystalline state to the amorphous state, or “reset” the state of the memory cell to “0.” In contrast, theset pulse 20 may be used to set the state of the memory cell to “1.” - Due to the discrepancy in the time needed to set the phase change material-based memory cell versus the time needed to reset the cell, the write set cycle time (i.e., the time allocated to force the state of the cell to indicate a set bit, or a “1”) may be ten to two hundred times longer than the write reset cycle time (i.e., the time allocated to force the state of the cell to indicate a reset bit, or a “0”).
- A conventional approach for a memory device that exhibits such a discrepancy in time between different types of write cycles is to set the time allocated for a given write cycle to the time needed to perform the slowest possible write cycle. Thus, the slowest write cycle may effectively establish the write cycle speed of the memory device.
- A conventional way to accommodate a slow memory device is to either use a high speed static random access memory (SRAM) cache or shift registers to buffer a high data rate burst. Alternatively, several slow speed memories may be mounted in parallel such that alternative pieces of data may be put into the data latch of the first memory, the next piece of data stored in the latch of the second memory, etc. However, a potential difficulty with these approaches is that a large number of memory chips may be required, and thus, there is a greater associated cost per bit.
- Thus, there is a continuing need for a technique and/or arrangement to address one or more of the problems that are stated above.
- FIG. 1 depicts temperature waveforms for setting and resetting a memory cell of a phase change material memory device of the prior art.
- FIG. 2 is a schematic diagram of a computer system according to an embodiment of the invention.
- FIG. 3 is a flow diagram depicting a technique for a block write operation to a phase change material memory device according to an embodiment of the invention.
- FIG. 4 is a schematic diagram of a phase change material memory device according to an embodiment of the invention.
- FIG. 5 is a truth table associated with a row decoder of the phase change material memory device of FIG. 4 according to an embodiment of the invention.
- FIG. 6 is a schematic diagram of a column decoder of the phase change material memory device of FIG. 4 according to an embodiment of the invention.
- FIG. 7 is a schematic diagram of a memory controller of the computer system of FIG. 2 according to an embodiment of the invention.
- Referring to FIG. 2, an
embodiment 30 of a computer system in accordance with the invention includes a phase changematerial memory 32 that communicates with amemory controller hub 34 via amemory bus 36. As an example, in some embodiments of the invention, the phase changematerial memory 32 may include various memory devices (semiconductor memory chips, or packages, for example), each of which includes phase change material-based memory cells. As an example, each memory cell of a particular memory device may include a phase change material (a thin-film chalcogenide alloy material, for example) that exhibits crystalline and amorphous states. These states, in turn, are used to indicate the data states (“1” and “0” states, for example) of the memory cell. - The
memory bus 36 includes communication lines for communicating data to and from thememory 32 as well as control and address lines for controlling the storage and retrieval of data to and from thememory 32. A particular write or read operation may involve concurrently writing data to or reading data from several devices ofmemory 32. - In general, the time to set a bit of the
memory 32 is significantly longer than the time to reset the bit of thememory 32. To take advantage of the shorter reset time, a write operation in accordance with the invention may be performed pursuant to atechnique 100 that is depicted in FIG. 3. - Referring both to FIGS. 2 and 3, in accordance with the
technique 100, to write a data to a targeted, or selected, region of the memory 32 (in a burst write operation, as an example), thememory controller hub 34 furnishes the appropriate signals to thememory bus 36 to preset the memory cells in the selected region, as depicted inblock 102. Although the presetting of a particular memory cell in the phase changematerial memory 32 is, in general, relatively slow as compared to the resetting of the memory cell, the targeted memory cells may be preset by one or more block write cycles. Thus, by presetting a region (a block, for example) of multiple memory cells, the preset time per memory cell is relatively small due. - After the entire selected region has been preset, advantage may then be taken of the shorter time needed to reset a particular phase change material-based memory cell. In this manner, the write operation to the selected region of the
memory 32 continues by selectively resetting (block 104) bits of the selected region. In this manner, in resetting the bits of the region, the memory cells that are associated with the “0” bits of write data are reset (via write preset cycles), while the memory cells that are associated with the “1” bits of the data are masked from the write operation, as these memory cells have been preset. - FIG. 4 depicts a
particular memory device 33 of thememory 32 in accordance with some embodiments of the invention. The specific structure of thememory device 33 is depicted for purposes of describing at least one out of many possible embodiments of the invention. It is understood that other and different structures may be used, as the scope of the invention is defined by the appended claims. - The
memory device 33 includesmemory cells 140 that are addressed viacolumn lines 130 androw lines 132, as can be appreciated by those skilled in the art. Eachmemory cell 140 includes a phase change material whose state is controlled by write preset/set cycles to store an associated bit of data. - Although a 4×4
block 139 of thememory cells 140 is depicted in FIG. 4, it is understood that this array size is used to simplify the proceeding discussion. Thus, thememory device 33 may have a significantly larger array ofmemory cells 140. - As can be seen from FIG. 4, each
memory cell 140 is associated with aparticular column line 130 and aparticular row line 132, and the activation of the associatedcolumn 130 androw 132 lines selects thecell 140. In this manner, thememory cell 140 may be coupled to its associatedcolumn line 130 and may be coupled through what is effectively a diode 142 (a PNP bipolar junction transistor (BJT), for example) to itsassociated row line 132. Therefore, when aparticular memory cell 140 is selected, itsassociated column line 130 is driven high and itsassociated row line 132 is driven low, a condition that causes a current pulse to flow through thememory cell 140. It is the magnitude and duration of this current pulse that determines whether thememory cell 140 is being read, set (via a write set pulse) or reset (via a write reset pulse). - In response to address signals (called A0, A1, WB0 and WB1), the
row decoder 124 selects one ormore row lines 132, corresponding to the selection of one, two or fourrow lines 132. In this manner, therow decoder 124, in response to these address signals, selectively drives row select signals (called X0, X1, X2 and X3) low to select one or more of the row lines 132. As an example, a certain combination of the address signals may cause therow decoder 124 to select two of the row lines, another combination of the address signals may cause therow decoder 124 to select one of therow lines 132, another combination of the address signals may cause therow decoder 124 to select four of therow lines 132, etc. When therow decoder 124 drives the row line(s) 132 low, this enables a read or write cycle to occur to one ormore memory cells 140, depending on the selections by thecolumn decoder 122. - The
column decoder 122, in response to its received address selection signals (called A2, A3, WB3 and WB2) drives column select signals (called Y0, Y1, Y2 and Y3) high to select one or more column lines 130. In this manner, when one of the column select signals is driven high, thecorresponding column line 130 has been selected. Similar to therow decoder 124, thecolumn decoder 122 may select one, two or fourcolumn lines 130. Thus, the selection of the column line(s) by thecolumn decoder 122 and the row line(s) 132 by therow decoder 124 addresses selectedmemory cells 140 and may be used to address a block of thememory cells 140. - For purposes of controlling the time profiles currents that are used to set and reset the selected
memory cells 140, thecolumn decoder 122 receives signals called QUENCH and SET_SLOPE. The SET_SLOPE signal establishes a slope in the current/temperature profile that is used to set particular memory cells(s). In this manner, when the SET_SLOPE signal is asserted (driven high, for example) during a write set cycle, thecolumn decoder 122 imparts a trailing edge on the set pulse, as described further below. Conversely when the set SLOPE signal is de-asserted (driven low, for example) during a write reset cycle, thecolumn decoder 122 does not add this trailing edge. - The QUENCH signal is used to control the time at which the set or reset pulse ends. In this manner, in response to the QUENCH signal being asserted (driven high, for example), the
column decoder 122 ends the current reset/set pulses. Conversely, in response to the QUENCH signal being deasserted, thecolumn decoder 122 allows the current reset or set pulses (if occurring) to continue. Thus, the QUENCH signal may be used to end the slope established by the SET_SLOPE signal during a write set cycle. - The address signals that are received by the
row 124 andcolumn 122 decoders may be used in a variety of different ways to select thememory cells 140. As an example of at least one possible embodiment, FIG. 5 depicts a truth table 110 that illustrates the selection of the row select signals X0, X1, X2 and X3 in response to various states for the address decode signals A0, A1, WB0 and WB1. As shown, when all of the address signals are driven low (indicated by the “L” state), then the row decoder 120 drives only the X3 row select signal to select one correspondingrow line 132. Otherindividual row lines 132 may be selected by combinations of the A0 and A1 signals, as depicted in rows 1-4 of the truth table 110. For these selections by the A0 and A1 signals, it is noted that the WB0 and WB1 signals are driven low. Rows 5 and 6 of the truth table 110 depict combinations possible when the WB0 signal is driven high and the WB1 signal is driven low. As shown, for these states, tworow lines 132 are selected, and the two particular row lines that are selected depend on the state of the A1 signal. When both the WB0 and WB1 signals are driven high, then all of therow lines 132 are selected, as depicted inline 7 of the truth table 110. Other combinations may be used to select therows 132. - FIG. 6 depicts one out of many possible embodiments for the
column decoder 122. In this manner, in some embodiments of the invention, thecolumn decoder 122 includes drive circuits 150 (drivecircuits different column line 130. Aparticular drive circuit 150 is activated for purposes of selecting and reading/writing data from one ormore cells 140 of its associatedcolumn line 130 in response to a signal that is provided by adecode circuit 180. More particularly, thedecode circuit 180 receives the column address signals A2, A3, WB2 and WB3 and furnishes decode signals called DECY0, DECY1, DECY2 and DECY3 that are used to activate thedecode circuits drive circuit 150 a is activated in response to the assertion of the DECY0 signal by thedecode circuit 180. - In some embodiments of the invention, the
drive circuit 150 may have the circuitry that is illustrated in FIG. 6 for thedrive circuit 150 a. In particular, thedrive circuit 150 may include a P-channel metal-oxide-semiconductor field-effect-transistor (PMOSFET) 154 that has its source terminal coupled to a positive voltage supply (called VCC) and its drain terminal coupled to the source terminal of aPMOSFET 158. The drain terminal of thePMOSFET 158, in turn, is coupled to thecolumn line 130 that is associated with thedrive circuit 150. - The gate terminal of the
PMOSFET 154 receives the corresponding decode signal (DECY0, DECY1, DECY2 or DECY3) from thedecode circuit 180. As an example, for thedrive circuit 150 a, the gate terminal of thePMOSFET 154 receives the DECY0 signal. When this signal is asserted (driven high, for example) the drain-source path of thePMOSFET 154 conducts a current that, in a write cycle, is established by thePMOSFET 158. In this manner, the gate terminal of thePMOSFET 158 receives a current sense signal (called S2) that establishes the current through the drain-source path of thePMOSFET 154, the drain-source path of thePMOSFET 158 and the current that flows into the associatedcolumn line 130. Thus, the drain-source paths of thePMOSFETs column line 130. - As described below, depending on the number of memory cells that are selected along a
particular column line 130, thecolumn decoder 122 adjusts the magnitude of the S2 signal so that each activateddrive circuit 150 provides more current to its associatedcolumn line 130 when twomemory cells 140 per selectedcolumn line 130 are being written than when onememory cell 140 per selectedcolumn line 130 is being written. Furthermore, in response to the selection of fourmemory cells 140 percolumn line 130, thecolumn decoder 122 adjusts the magnitude of the S2 signal so that more current is applied to the selectedcolumn line 130 than when one memory cell per selectedcolumn line 130 is being written. - For a read cycle, the
drive circuit 150 includes aPMOSFET 156. The source terminal ofPMOSFET 156 is coupled to the drain terminal of thePMOSFET 154, and the drain terminal of thePMOSFET 156 is coupled to thecolumn line 130 that is associated with thedrive circuit 150. The gate terminal ofPMOSFET 156 receives a current sense called S1. In this manner, similar to the S2 signal, thecolumn decoder 122 adjusts the magnitude of the S1 signal to adjust the level of current that flows through the associatedcolumn line 130 during a read operation, as the drain-path of thePMOSFET 156 is coupled in series with the drain-source path of thePMOSFET 154 in thecolumn line 130. - Although an example of a detailed schematic diagram for the
drive circuit 150 a is depicted in FIG. 6, theother drive circuits drive circuit 150, in other embodiments of the invention. - To generate and control the S2 signal, in some embodiments of the invention, the
column decoder 122 includes the following circuitry. This circuitry includes a PMOSFET 186 that has its gate terminal coupled to ground. The source terminal of thePMOSFET 186 is coupled to a positive supply voltage (called VCC), and the drain terminal of thePMOSFET 186 is coupled to the source terminal of aPMOSFET 184. The gate and drain terminals of thePMOSFET 184 are coupled together to furnish the S2 signal. These terminals are also coupled to one terminal of aresistor 188. The other terminal of theresistor 188 is coupled to the drain terminal of an N-channel MOSFET (NMOSFET) 194 that has its source terminal coupled to ground. The gate terminal of theNMOSFET 194 receives a signal called W4. - Thus, due to this arrangement, when the W4 signal is asserted, the
NMOSFET 194 conducts, as determined by the resistance of theresister 188, a current that flows through thePMOSFETs - The
resistor 188 and theNMOSFET 194 are part of aslope circuit 200. In this manner, in some embodiments of the invention, thecolumn decoder 122 includes threesuch slope circuits resistance 188 and the signal received at the gate terminal of theNMOSFET 194. In this manner, theslope circuit 200 b receives a signal called W2, and theslope circuit 200 c receives a signal called W1. When only onememory cell 140 is to be written per selectedcolumn line 130, only the W1 signal is asserted, and as a result, theslope circuit 200 c is used to set the current through thecolumn line 130. However, if twomemory cells 140 are to be written per selectedcolumn line 130, then both the W1 and W2 signals are asserted (driven high, for example) to cause twice the level of current to flow than when onememory cell 140 percolumn line 130 is written through theselect column line 130. If fourmemory cells 140 per column are to be written, then the W1, W2, and W4 signals are all asserted (driven high, for example) to cause additional current to flow through the selected column lines 130. The resistances of theresistors 188 in each of theslope circuits 200 have the appropriate values to implement the necessary binary weighting of the current among theslope circuits 200. - For purposes of establishing the trailing edge of the set pulse, in some embodiments of the invention, each
slope circuit 200 includes aMOSFET 190 and acapacitor 192. In this manner, the gate terminal of theMOSFET 190 receives the SET_SLOPE signal, and the source terminal of theMOSFET 190 is coupled to ground. The drain terminal of theMOSFET 190 is coupled to one terminal of acapacitor 192, and the other terminal of thecapacitor 192 is coupled to the drain terminal of theMOSFET 194. - Due to this arrangement, when a write set cycle is performed, the SET_SLOPE signal is asserted to cause both terminals of the
capacitor 192 to be coupled to ground. Therefore, when theMOSFET 194 de-activated, thecapacitor 192 introduces a time constant to produce the trailing edge of the set pulse. The end of the set pulse may be controlled via the assertion of the QUENCH signal. - Referring back to FIG. 4, among the other features of the
memory device 33, thememory device 33 may include acontrol circuit 400 to generate signals to control such cycles in thememory device 33 as the read cycles, write preset cycles and write reset cycles. Thecontrol circuit 400 receives signals (via input lines 401) from thememory bus 36 indicative of potential addresses and commands that involve thememory device 33. In this manner, thecontrol circuit 300 may decode a burst write operation and generate the appropriate signals to control the storage of data associated with the burst write operation in targetedmemory cells 140 of thememory device 33. Thememory device 33 may also include additional circuitry, such as, for example, adata buffer 402 to temporarily store the data flowing into and out of thememory device 33 and communicates data to thememory bus 36 via data communication lines 405. Thememory device 33 may also include anaddress buffer 408 that communicates with the memory bus via communication lines 407. Theaddress buffer 408 shares the addresses associated with memory operations as well as decodes the addresses and to some extent may generate the address signals (on the communication lines 410) that are provided to therow 124 andcolumn 122 decoders. - Referring back to FIG. 2, in some embodiments of the invention, the
computer system 30 may include other components than thememory controller hub 34 and thememory 32. In particular, in some embodiments of the invention, thecomputer system 30 may include a processor 42 (one or more microprocessors or controllers, as examples) that is coupled to asystem bus 40. Thesystem bus 40, in turn is coupled to thememory controller hub 34 along with an Accelerated Graphics Port (AGP)bus 44. The AGP is described in detail in the Accelerated Graphics Port Interface Specification, Revision 1.0, published on Jul. 31, 1996, by Intel Corporation of Santa Clara, Calif. - The
computer system 30 may also include adisplay controller 46 that is coupled to theAGP bus 44 and generates signals to drive adisplay 48. Thememory controller hub 34 is also coupled (via a hub interface 50) to an input/output (I/O)hub 52. The I/O hub 52 may provide interfaces to, for example a Peripheral Component Interconnect (PCI)bus 54 and anexpansion bus 62. The PCI Specification is available from The PCI Special Interest Group, Portland, Oreg. 97214. ThePCI bus 54 may be coupled to a network interface card (NIC) 56, and the I/O controller 64 may receive input from amouse 66, and the I/O controller 64 may receive input from amouse 66 and akeyboard 68, as well as control operation of afloppy disk drive 70. The I/O hub 52 may also control operation of a CD-ROM drive 58 and control operation of ahard disk drive 60. - In some embodiments of the invention, the
memory controller hub 34 may include amemory controller 35. In this manner, thememory controller 35 serves as an interface between thememory bus 36 and thePCI 54,system 40 andAGP 44 buses. Thememory controller 35 generates signals to indicate the control signals, address signals and data signals that are associated with a particular write or read operation that targets cells of the phasechange material memory 32. - Referring to FIG. 7, in some embodiments of the invention, the
memory controller 35 includes anaddress buffer 300 that receives (via address lines 302) address signals that indicate an address for an associated write or read request, adata buffer 304 that receives (via data lines 306) signals that are indicative of data to be written to/read from thememory 32, and abus control circuit 310 that receives (via control lines 312) signals indicative of the operation to be performed with the memory. Although thememory controller 35 may perform both write and read operations with thememory 32, the block write operation is discussed below. - The
memory controller 35 includes anaddress multiplexer 316 that receives a signal indicative of an address from theaddress buffer 300 targeting the next region of thememory 32 to which a write operation is to be performed. Thememory controller 35 also includes amemory buffer 320 that receives data (from the data buffer) that is associated with a subsequent write operation to be performed to thememory 32. Acontrol circuit 305 of thememory controller 35 coordinates the operation of thememory controller 35 via itscontrol lines 308. - It is noted that the
address multiplexer 316 furnishes signals on itsoutput lines 350 indicative of the address for a particular write operation, and thememory buffer 320 generates signals on itsoutput lines 352 indicative of data to be written to thememory 32 in a particular write operation. - The
memory controller 35 performs a write operation to thememory 32 in response to a write request. The write request for a particular block write operation may be received by thememory controller 35 or may alternatively be generated by thememory controller 35 itself. In this manner, thememory controller 35 may queue unconnected write operations until thememory controller 35 gathers data that targets a contiguous region of thememory 32. In this manner, when the block of write data is accumulated, thememory controller 35 has effectively initiated its own write request. - With the above-described hardware, there are numerous ways to perform the
technique 100. For example, in some embodiments of the invention, eachmemory device 33 may perform thetechnique 100 in a manner that is transparent outside of thememory device 33. In this manner,memory cells 140 of thememory device 33 may be the target of a write operation, such as a burst write operation, for example. In response to receiving the write command (via the memory bus 36), thememory device 33 presets the targetedmemory cells 140 via a block write preset cycle and then subsequently selectively resets the targetedmemory cells 140 via write reset cycles. - In another variation, the presetting of a block of
memory cells 140 may be accomplished through the execution of software instructions by theprocessor 42. In this manner, theprocessor 42 may generate a write request that is communicated to thememory controller 35 for purposes of writing a block of ones to a targeted region of thememory 42. Subsequently, theprocessor 42 generates a write request that is communicated to thememory controller 35 for purposes of writing the data to be stored in the targeted region. In this manner, in some embodiments of the invention, thememory devices 33 that are involved in the write operation may mask off thememory cells 140 that are associated with “1” bits from being written in this subsequent write operation. - In yet another variation, the
memory controller 35 may perform thetechnique 100 by, in response to a write request, first generating signals on thememory bus 36 to initiate a write operation to thememory 32 to write a block of “1” bits to a targeted region of thememory 42. Next, thememory controller 35 generates signals on thememory bus 36 to initiate a memory operation to thememory 32 to write the data to be stored in the targeted region. In this manner, thememory devices 33 that are involved in the write operation may mask off thememory cells 140 that are associated with “1” bits from being written. - The
memory controller 35 initiates the preset and set write cycles in thememory 32 in accordance with thetechnique 100. In this manner, to write a block of data to a targeted region of thememory 32, thememory controller 35 first writes a block of ones to the targeted region. Next, thememory controller 35 may mask off bytes associated with all ones and generates the appropriate write requests to store the block of data in the targeted region. The masking of the one bits may also be performed by eachmemory device 33. - Other arrangements are possible. For example, the phase
change material memory 32 and the associated circuitry to control operation of thememory 32 may be used in systems other than thecomputer system 30. For example, the above-described circuitry may be used in a cellular telephone, personal assistant, or other devices, as just a few examples. - In some embodiments of the invention, the write reset cycle is performed with an optimum current that is a function of the Chalcogenide target used for depositing it, pore size, and height. If a DVD style target is used with a small pore size under 0.2 μm×0.2 μm, the required current for reset may be about 3 ma, for example. As an example, in some embodiments of the invention, the reset pulse is applied with a rapid leading edge under 2 nsec, about 10 nsec of width, and a fast trailing edge of under 2 nsec.
- In some embodiments of the invention, the write set cycle uses a current of more like 2 ma with fast leading and trailing edges, such as a 3 ma current (like the reset current), a fast leading edge under 2 nsec, and a slow trailing edge between 250 nanoseconds (nsec) and preferably 2 microseconds (μs) to assure optimum writing for various material imperfections that may occur.
- If a slow trailing edge on the set pulse is used to set the device (set slope method), then the current for set may be equal to reset. However, a peak current for set that is 10% less, and maybe even 30% less will work equally well for set, even if the reset current is at the minimum that will work. Reset is preferably set at the minimum reset current plus at least 30%. Usually the reset level is at least 30% more than that required for set. Hence, good margin is maintained if the set peak current is equal to Reset or 30% less. The design is preferably done with peak set current equal to peak reset current. The reset height is about 3 ma and at least 30% greater than typical minimums, width is 10 nsec, with a rising edge reasonably fast, say 2-5 nsec, and a trailing edge well less than 10 nsec and preferably less than 5 nsec. Set preferably has a rising edge like reset, a peak current preferably equal to but at least within 30% of reset, with a trailing edge 3 times greater than the slope required to write with set current equal to reset current, preferably 1 usec for good margin.
- Other embodiments are within the scope of the following claims. For example, the technique described herein may be used not just for a high speed burst of a block, but also for presetting a set of words, line, or any sub-block. Also, the technique that is described herein may preferably be extended to sequential sets of bursts (which also may be for less than a block). When a sequential bursts are predictably loaded into blocks or sub-blocks within the memory, the next block or sub-block to be written can be pre-set while the current burst of data is being loaded. For example in a camera, when frames of video are to be sequentially loaded in blocks1-60 for a video sequence, block 1 can be preset to the set state, and the burst of data loaded into
block 1. Whileblock 1 is loading, block 2 can be preset to the set state so it is ready to load whenblock 1 is complete. Then, whileblock 2 is loading, block 3 can be preset. The presetting of block N+1 during loading of block N can be extended by one skilled in the art to involve parallel preset of more than one block at once at appropriate times and for appropriate utilization—at reduced risk of premature overlaying a section of memory. By doing presetting in advance, even greater bandwidth may be achieved since a memory need not pause during preset before being loaded. If the pre-set is already complete, continuous loading at the high reset write time per bit(s) can be done, avoiding the “down time” of presetting. Further, by pre-setting in parallel with loading, fewer simultaneous bits per cycle may be preset, reducing the magnitude of the current pulse and need for decoupling transients. This technique of presetting the next block while loading this block may be done automatically or under user explicit command control, a decision that may be controlled by a user input to the memory. - While the invention has been disclosed with respect to a limited number of embodiments, those skilled in the art, having the benefit of this disclosure, will appreciate numerous modifications and variations therefrom. It is intended that the appended claims cover all such modifications and variations as fall within the true spirit and scope of the invention.
Claims (40)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/021,469 US6545907B1 (en) | 2001-10-30 | 2001-10-30 | Technique and apparatus for performing write operations to a phase change material memory device |
PCT/US2002/026672 WO2003038830A1 (en) | 2001-10-30 | 2002-08-21 | Technique and apparatus for performing write operations to a phase change material memory device |
CN02826572.6A CN1610952B (en) | 2001-10-30 | 2002-08-21 | Technique and apparatus for performing write operations to a phase change material memory device |
KR1020047006453A KR100586351B1 (en) | 2001-10-30 | 2002-08-21 | Technology and apparatus for performing write operations on phase change material memory devices |
TW091119854A TWI222064B (en) | 2001-10-30 | 2002-08-30 | Technique and apparatus for performing write operations to a phase change material memory device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/021,469 US6545907B1 (en) | 2001-10-30 | 2001-10-30 | Technique and apparatus for performing write operations to a phase change material memory device |
Publications (2)
Publication Number | Publication Date |
---|---|
US6545907B1 US6545907B1 (en) | 2003-04-08 |
US20030081451A1 true US20030081451A1 (en) | 2003-05-01 |
Family
ID=21804414
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/021,469 Expired - Lifetime US6545907B1 (en) | 2001-10-30 | 2001-10-30 | Technique and apparatus for performing write operations to a phase change material memory device |
Country Status (5)
Country | Link |
---|---|
US (1) | US6545907B1 (en) |
KR (1) | KR100586351B1 (en) |
CN (1) | CN1610952B (en) |
TW (1) | TWI222064B (en) |
WO (1) | WO2003038830A1 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1489622A1 (en) * | 2003-06-16 | 2004-12-22 | STMicroelectronics S.r.l. | Writing circuit for a phase change memory device |
EP1489621A1 (en) * | 2003-06-18 | 2004-12-22 | Macronix International Co., Ltd. | Transistor-free random access memory |
JP2004362761A (en) * | 2003-06-03 | 2004-12-24 | Samsung Electronics Co Ltd | Semiconductor memory system and its programming method |
JP2005196954A (en) * | 2003-12-30 | 2005-07-21 | Samsung Electronics Co Ltd | Set programming method and write driver circuit for phase change memory array |
US20070195582A1 (en) * | 2003-05-28 | 2007-08-23 | Hitachi, Ltd. | Semiconductor device |
EP2045815A1 (en) * | 2007-10-04 | 2009-04-08 | Samsung Electronics Co., Ltd. | Method, apparatus and computer-readable recording medium for writing data to and reading data from phase-change random access memory |
US20090091968A1 (en) * | 2007-10-08 | 2009-04-09 | Stefan Dietrich | Integrated circuit including a memory having a data inversion circuit |
US20160211017A1 (en) * | 2005-04-11 | 2016-07-21 | Micron Technology, Inc. | Heating phase change material |
Families Citing this family (113)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7260051B1 (en) | 1998-12-18 | 2007-08-21 | Nanochip, Inc. | Molecular memory medium and molecular memory integrated circuit |
US7966429B2 (en) * | 2007-05-28 | 2011-06-21 | Super Talent Electronics, Inc. | Peripheral devices using phase-change memory |
US6638820B2 (en) * | 2001-02-08 | 2003-10-28 | Micron Technology, Inc. | Method of forming chalcogenide comprising devices, method of precluding diffusion of a metal into adjacent chalcogenide material, and chalcogenide comprising devices |
JP4742429B2 (en) * | 2001-02-19 | 2011-08-10 | 住友電気工業株式会社 | Method for producing glass particulate deposit |
US6727192B2 (en) | 2001-03-01 | 2004-04-27 | Micron Technology, Inc. | Methods of metal doping a chalcogenide material |
US6734455B2 (en) * | 2001-03-15 | 2004-05-11 | Micron Technology, Inc. | Agglomeration elimination for metal sputter deposition of chalcogenides |
US20020138301A1 (en) * | 2001-03-22 | 2002-09-26 | Thanos Karras | Integration of a portal into an application service provider data archive and/or web based viewer |
US7102150B2 (en) * | 2001-05-11 | 2006-09-05 | Harshfield Steven T | PCRAM memory cell and method of making same |
US6951805B2 (en) | 2001-08-01 | 2005-10-04 | Micron Technology, Inc. | Method of forming integrated circuitry, method of forming memory circuitry, and method of forming random access memory circuitry |
US6737312B2 (en) | 2001-08-27 | 2004-05-18 | Micron Technology, Inc. | Method of fabricating dual PCRAM cells sharing a common electrode |
US6784018B2 (en) * | 2001-08-29 | 2004-08-31 | Micron Technology, Inc. | Method of forming chalcogenide comprising devices and method of forming a programmable memory cell of memory circuitry |
US6955940B2 (en) * | 2001-08-29 | 2005-10-18 | Micron Technology, Inc. | Method of forming chalcogenide comprising devices |
US6881623B2 (en) * | 2001-08-29 | 2005-04-19 | Micron Technology, Inc. | Method of forming chalcogenide comprising devices, method of forming a programmable memory cell of memory circuitry, and a chalcogenide comprising device |
US20030047765A1 (en) * | 2001-08-30 | 2003-03-13 | Campbell Kristy A. | Stoichiometry for chalcogenide glasses useful for memory devices and method of formation |
US6709958B2 (en) * | 2001-08-30 | 2004-03-23 | Micron Technology, Inc. | Integrated circuit device and fabrication using metal-doped chalcogenide materials |
US6815818B2 (en) * | 2001-11-19 | 2004-11-09 | Micron Technology, Inc. | Electrode structure for use in an integrated circuit |
US6791859B2 (en) * | 2001-11-20 | 2004-09-14 | Micron Technology, Inc. | Complementary bit PCRAM sense amplifier and method of operation |
US6873538B2 (en) * | 2001-12-20 | 2005-03-29 | Micron Technology, Inc. | Programmable conductor random access memory and a method for writing thereto |
US6909656B2 (en) * | 2002-01-04 | 2005-06-21 | Micron Technology, Inc. | PCRAM rewrite prevention |
US20030143782A1 (en) * | 2002-01-31 | 2003-07-31 | Gilton Terry L. | Methods of forming germanium selenide comprising devices and methods of forming silver selenide comprising structures |
US6867064B2 (en) * | 2002-02-15 | 2005-03-15 | Micron Technology, Inc. | Method to alter chalcogenide glass for improved switching characteristics |
US6791885B2 (en) * | 2002-02-19 | 2004-09-14 | Micron Technology, Inc. | Programmable conductor random access memory and method for sensing same |
US7087919B2 (en) * | 2002-02-20 | 2006-08-08 | Micron Technology, Inc. | Layered resistance variable memory device and method of fabrication |
US6809362B2 (en) | 2002-02-20 | 2004-10-26 | Micron Technology, Inc. | Multiple data state memory cell |
US6891749B2 (en) * | 2002-02-20 | 2005-05-10 | Micron Technology, Inc. | Resistance variable ‘on ’ memory |
US7151273B2 (en) * | 2002-02-20 | 2006-12-19 | Micron Technology, Inc. | Silver-selenide/chalcogenide glass stack for resistance variable memory |
US6937528B2 (en) * | 2002-03-05 | 2005-08-30 | Micron Technology, Inc. | Variable resistance memory and method for sensing same |
US6849868B2 (en) * | 2002-03-14 | 2005-02-01 | Micron Technology, Inc. | Methods and apparatus for resistance variable material cells |
US6858482B2 (en) * | 2002-04-10 | 2005-02-22 | Micron Technology, Inc. | Method of manufacture of programmable switching circuits and memory cells employing a glass layer |
US6855975B2 (en) * | 2002-04-10 | 2005-02-15 | Micron Technology, Inc. | Thin film diode integrated with chalcogenide memory cell |
US6864500B2 (en) * | 2002-04-10 | 2005-03-08 | Micron Technology, Inc. | Programmable conductor memory cell structure |
US6825135B2 (en) * | 2002-06-06 | 2004-11-30 | Micron Technology, Inc. | Elimination of dendrite formation during metal/chalcogenide glass deposition |
US6890790B2 (en) * | 2002-06-06 | 2005-05-10 | Micron Technology, Inc. | Co-sputter deposition of metal-doped chalcogenides |
US7015494B2 (en) * | 2002-07-10 | 2006-03-21 | Micron Technology, Inc. | Assemblies displaying differential negative resistance |
JP4027282B2 (en) * | 2002-07-10 | 2007-12-26 | キヤノン株式会社 | Inkjet recording head |
US6768665B2 (en) * | 2002-08-05 | 2004-07-27 | Intel Corporation | Refreshing memory cells of a phase change material memory device |
US7209378B2 (en) * | 2002-08-08 | 2007-04-24 | Micron Technology, Inc. | Columnar 1T-N memory cell structure |
US7018863B2 (en) * | 2002-08-22 | 2006-03-28 | Micron Technology, Inc. | Method of manufacture of a resistance variable memory cell |
US7364644B2 (en) * | 2002-08-29 | 2008-04-29 | Micron Technology, Inc. | Silver selenide film stoichiometry and morphology control in sputter deposition |
US20040040837A1 (en) * | 2002-08-29 | 2004-03-04 | Mcteer Allen | Method of forming chalcogenide sputter target |
US6867114B2 (en) | 2002-08-29 | 2005-03-15 | Micron Technology Inc. | Methods to form a memory cell with metal-rich metal chalcogenide |
US7163837B2 (en) * | 2002-08-29 | 2007-01-16 | Micron Technology, Inc. | Method of forming a resistance variable memory element |
US6864521B2 (en) * | 2002-08-29 | 2005-03-08 | Micron Technology, Inc. | Method to control silver concentration in a resistance variable memory element |
US6856002B2 (en) * | 2002-08-29 | 2005-02-15 | Micron Technology, Inc. | Graded GexSe100-x concentration in PCRAM |
US6831019B1 (en) * | 2002-08-29 | 2004-12-14 | Micron Technology, Inc. | Plasma etching methods and methods of forming memory devices comprising a chalcogenide comprising layer received operably proximate conductive electrodes |
US7294527B2 (en) | 2002-08-29 | 2007-11-13 | Micron Technology Inc. | Method of forming a memory cell |
US7010644B2 (en) * | 2002-08-29 | 2006-03-07 | Micron Technology, Inc. | Software refreshed memory device and method |
US6867996B2 (en) * | 2002-08-29 | 2005-03-15 | Micron Technology, Inc. | Single-polarity programmable resistance-variable memory element |
US7233517B2 (en) | 2002-10-15 | 2007-06-19 | Nanochip, Inc. | Atomic probes and media for high density data storage |
US6985377B2 (en) * | 2002-10-15 | 2006-01-10 | Nanochip, Inc. | Phase change media for high density data storage |
US6813178B2 (en) | 2003-03-12 | 2004-11-02 | Micron Technology, Inc. | Chalcogenide glass constant current device, and its method of fabrication and operation |
US7022579B2 (en) * | 2003-03-14 | 2006-04-04 | Micron Technology, Inc. | Method for filling via with metal |
KR100546322B1 (en) * | 2003-03-27 | 2006-01-26 | 삼성전자주식회사 | Phase change memory device and phase change memory device which can selectively operate as non-volatile memory and volatile memory |
US7050327B2 (en) | 2003-04-10 | 2006-05-23 | Micron Technology, Inc. | Differential negative resistance memory |
US7688621B2 (en) * | 2003-06-03 | 2010-03-30 | Samsung Electronics Co., Ltd. | Memory system, memory device and apparatus including writing driver circuit for a variable resistive memory |
US6930909B2 (en) * | 2003-06-25 | 2005-08-16 | Micron Technology, Inc. | Memory device and methods of controlling resistance variation and resistance profile drift |
US6961277B2 (en) | 2003-07-08 | 2005-11-01 | Micron Technology, Inc. | Method of refreshing a PCRAM memory device |
US7061004B2 (en) * | 2003-07-21 | 2006-06-13 | Micron Technology, Inc. | Resistance variable memory elements and methods of formation |
US6903361B2 (en) | 2003-09-17 | 2005-06-07 | Micron Technology, Inc. | Non-volatile memory structure |
KR100558548B1 (en) * | 2003-11-27 | 2006-03-10 | 삼성전자주식회사 | Light Driver Circuit and Light Current Application Method in Phase Change Memory Devices |
US6937507B2 (en) * | 2003-12-05 | 2005-08-30 | Silicon Storage Technology, Inc. | Memory device and method of operating same |
US7153721B2 (en) * | 2004-01-28 | 2006-12-26 | Micron Technology, Inc. | Resistance variable memory elements based on polarized silver-selenide network growth |
US7105864B2 (en) * | 2004-01-29 | 2006-09-12 | Micron Technology, Inc. | Non-volatile zero field splitting resonance memory |
US7098068B2 (en) * | 2004-03-10 | 2006-08-29 | Micron Technology, Inc. | Method of forming a chalcogenide material containing device |
US7583551B2 (en) * | 2004-03-10 | 2009-09-01 | Micron Technology, Inc. | Power management control and controlling memory refresh operations |
US20050232061A1 (en) * | 2004-04-16 | 2005-10-20 | Rust Thomas F | Systems for writing and reading highly resolved domains for high density data storage |
US7379412B2 (en) | 2004-04-16 | 2008-05-27 | Nanochip, Inc. | Methods for writing and reading highly resolved domains for high density data storage |
US7301887B2 (en) * | 2004-04-16 | 2007-11-27 | Nanochip, Inc. | Methods for erasing bit cells in a high density data storage device |
US7359231B2 (en) * | 2004-06-30 | 2008-04-15 | Intel Corporation | Providing current for phase change memories |
KR100587702B1 (en) * | 2004-07-09 | 2006-06-08 | 삼성전자주식회사 | Phase change memory device having peak current reduction characteristics and data writing method accordingly |
US7326950B2 (en) | 2004-07-19 | 2008-02-05 | Micron Technology, Inc. | Memory device with switching glass layer |
US7354793B2 (en) | 2004-08-12 | 2008-04-08 | Micron Technology, Inc. | Method of forming a PCRAM device incorporating a resistance-variable chalocogenide element |
US7190048B2 (en) * | 2004-07-19 | 2007-03-13 | Micron Technology, Inc. | Resistance variable memory device and method of fabrication |
US7365411B2 (en) * | 2004-08-12 | 2008-04-29 | Micron Technology, Inc. | Resistance variable memory with temperature tolerant materials |
US7151688B2 (en) * | 2004-09-01 | 2006-12-19 | Micron Technology, Inc. | Sensing of resistance variable memory devices |
US7374174B2 (en) * | 2004-12-22 | 2008-05-20 | Micron Technology, Inc. | Small electrode for resistance variable devices |
US20060131555A1 (en) * | 2004-12-22 | 2006-06-22 | Micron Technology, Inc. | Resistance variable devices with controllable channels |
US7307268B2 (en) * | 2005-01-19 | 2007-12-11 | Sandisk Corporation | Structure and method for biasing phase change memory array for reliable writing |
US7317200B2 (en) | 2005-02-23 | 2008-01-08 | Micron Technology, Inc. | SnSe-based limited reprogrammable cell |
US7709289B2 (en) * | 2005-04-22 | 2010-05-04 | Micron Technology, Inc. | Memory elements having patterned electrodes and method of forming the same |
US7269044B2 (en) | 2005-04-22 | 2007-09-11 | Micron Technology, Inc. | Method and apparatus for accessing a memory array |
US7427770B2 (en) | 2005-04-22 | 2008-09-23 | Micron Technology, Inc. | Memory array for increased bit density |
US7269079B2 (en) * | 2005-05-16 | 2007-09-11 | Micron Technology, Inc. | Power circuits for reducing a number of power supply voltage taps required for sensing a resistive memory |
US7367119B2 (en) * | 2005-06-24 | 2008-05-06 | Nanochip, Inc. | Method for forming a reinforced tip for a probe storage device |
US7463573B2 (en) | 2005-06-24 | 2008-12-09 | Nanochip, Inc. | Patterned media for a high density data storage device |
US7233520B2 (en) * | 2005-07-08 | 2007-06-19 | Micron Technology, Inc. | Process for erasing chalcogenide variable resistance memory bits |
US7309630B2 (en) * | 2005-07-08 | 2007-12-18 | Nanochip, Inc. | Method for forming patterned media for a high density data storage device |
US7460389B2 (en) * | 2005-07-29 | 2008-12-02 | International Business Machines Corporation | Write operations for phase-change-material memory |
US7274034B2 (en) * | 2005-08-01 | 2007-09-25 | Micron Technology, Inc. | Resistance variable memory device with sputtered metal-chalcogenide region and method of fabrication |
US7332735B2 (en) * | 2005-08-02 | 2008-02-19 | Micron Technology, Inc. | Phase change memory cell and method of formation |
US7317567B2 (en) * | 2005-08-02 | 2008-01-08 | Micron Technology, Inc. | Method and apparatus for providing color changing thin film material |
US20070037316A1 (en) * | 2005-08-09 | 2007-02-15 | Micron Technology, Inc. | Memory cell contact using spacers |
US7579615B2 (en) * | 2005-08-09 | 2009-08-25 | Micron Technology, Inc. | Access transistor for memory device |
US7304368B2 (en) * | 2005-08-11 | 2007-12-04 | Micron Technology, Inc. | Chalcogenide-based electrokinetic memory element and method of forming the same |
US7251154B2 (en) | 2005-08-15 | 2007-07-31 | Micron Technology, Inc. | Method and apparatus providing a cross-point memory array using a variable resistance memory cell and capacitance |
US7277313B2 (en) * | 2005-08-31 | 2007-10-02 | Micron Technology, Inc. | Resistance variable memory element with threshold device and method of forming the same |
GB2433647B (en) | 2005-12-20 | 2008-05-28 | Univ Southampton | Phase change memory materials, devices and methods |
US7560723B2 (en) | 2006-08-29 | 2009-07-14 | Micron Technology, Inc. | Enhanced memory density resistance variable memory cells, arrays, devices and systems including the same, and methods of fabrication |
US7692949B2 (en) * | 2006-12-04 | 2010-04-06 | Qimonda North America Corp. | Multi-bit resistive memory |
US7440316B1 (en) * | 2007-04-30 | 2008-10-21 | Super Talent Electronics, Inc | 8/9 and 8/10-bit encoding to reduce peak surge currents when writing phase-change memory |
CN101452743B (en) * | 2007-12-05 | 2011-10-26 | 财团法人工业技术研究院 | Writing system and method for phase change memory |
US8077505B2 (en) * | 2008-05-07 | 2011-12-13 | Macronix International Co., Ltd. | Bipolar switching of phase change device |
US8363458B2 (en) * | 2008-06-06 | 2013-01-29 | Ovonyx, Inc. | Memory controller |
US8134857B2 (en) * | 2008-06-27 | 2012-03-13 | Macronix International Co., Ltd. | Methods for high speed reading operation of phase change memory and device employing same |
US8467236B2 (en) * | 2008-08-01 | 2013-06-18 | Boise State University | Continuously variable resistor |
JP2012014769A (en) * | 2010-06-30 | 2012-01-19 | Elpida Memory Inc | Semiconductor device and test method thereof |
KR102452623B1 (en) | 2018-02-27 | 2022-10-07 | 삼성전자주식회사 | Operation method and resistive memory device for reducing write latency |
US11133059B2 (en) | 2018-12-06 | 2021-09-28 | Western Digital Technologies, Inc. | Non-volatile memory die with deep learning neural network |
US10916306B2 (en) | 2019-03-07 | 2021-02-09 | Western Digital Technologies, Inc. | Burst mode operation conditioning for a memory device |
US11520521B2 (en) | 2019-06-20 | 2022-12-06 | Western Digital Technologies, Inc. | Storage controller having data augmentation components for use with non-volatile memory die |
US11501109B2 (en) | 2019-06-20 | 2022-11-15 | Western Digital Technologies, Inc. | Non-volatile memory die with on-chip data augmentation components for use with machine learning |
US11507843B2 (en) | 2020-03-30 | 2022-11-22 | Western Digital Technologies, Inc. | Separate storage and control of static and dynamic neural network data within a non-volatile memory array |
US11507835B2 (en) | 2020-06-08 | 2022-11-22 | Western Digital Technologies, Inc. | Neural network data updates using in-place bit-addressable writes within storage class memory |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE1212155B (en) * | 1964-02-05 | 1966-03-10 | Danfoss As | Electric storage |
EP0618535B1 (en) * | 1989-04-13 | 1999-08-25 | SanDisk Corporation | EEPROM card with defective cell substitution and cache memory |
US5166758A (en) * | 1991-01-18 | 1992-11-24 | Energy Conversion Devices, Inc. | Electrically erasable phase change memory |
JP3490131B2 (en) * | 1994-01-21 | 2004-01-26 | 株式会社ルネサステクノロジ | Data transfer control method, data processor and data processing system |
US5625824A (en) * | 1995-03-03 | 1997-04-29 | Compaq Computer Corporation | Circuit for selectively preventing a microprocessor from posting write cycles |
US5949088A (en) * | 1996-10-25 | 1999-09-07 | Micron Technology, Inc. | Intermediate SRAM array product and method of conditioning memory elements thereof |
-
2001
- 2001-10-30 US US10/021,469 patent/US6545907B1/en not_active Expired - Lifetime
-
2002
- 2002-08-21 WO PCT/US2002/026672 patent/WO2003038830A1/en not_active Application Discontinuation
- 2002-08-21 CN CN02826572.6A patent/CN1610952B/en not_active Expired - Lifetime
- 2002-08-21 KR KR1020047006453A patent/KR100586351B1/en active IP Right Grant
- 2002-08-30 TW TW091119854A patent/TWI222064B/en not_active IP Right Cessation
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7542357B2 (en) * | 2003-05-28 | 2009-06-02 | Hitachi, Ltd. | Semiconductor device |
US20070195582A1 (en) * | 2003-05-28 | 2007-08-23 | Hitachi, Ltd. | Semiconductor device |
JP2004362761A (en) * | 2003-06-03 | 2004-12-24 | Samsung Electronics Co Ltd | Semiconductor memory system and its programming method |
US20050041498A1 (en) * | 2003-06-16 | 2005-02-24 | Claudio Resta | Writing circuit for a phase change memory device |
US7075841B2 (en) | 2003-06-16 | 2006-07-11 | Stmicroelectronics, S.R.L. | Writing circuit for a phase change memory device |
EP1489622A1 (en) * | 2003-06-16 | 2004-12-22 | STMicroelectronics S.r.l. | Writing circuit for a phase change memory device |
EP1489621A1 (en) * | 2003-06-18 | 2004-12-22 | Macronix International Co., Ltd. | Transistor-free random access memory |
US7236394B2 (en) | 2003-06-18 | 2007-06-26 | Macronix International Co., Ltd. | Transistor-free random access memory |
US20040257872A1 (en) * | 2003-06-18 | 2004-12-23 | Macronix International Co., Ltd. | Transistor-free random access memory |
CN100463074C (en) * | 2003-06-18 | 2009-02-18 | 旺宏电子股份有限公司 | Memory core, method for accessing its cells and reading chalcogenide memory |
JP2005196954A (en) * | 2003-12-30 | 2005-07-21 | Samsung Electronics Co Ltd | Set programming method and write driver circuit for phase change memory array |
US20160211017A1 (en) * | 2005-04-11 | 2016-07-21 | Micron Technology, Inc. | Heating phase change material |
EP2045815A1 (en) * | 2007-10-04 | 2009-04-08 | Samsung Electronics Co., Ltd. | Method, apparatus and computer-readable recording medium for writing data to and reading data from phase-change random access memory |
US7796427B2 (en) | 2007-10-04 | 2010-09-14 | Samsung Electronics Co., Ltd. | Method and apparatus for writing data to and reading data from phase-change random access memory |
US20090094405A1 (en) * | 2007-10-04 | 2009-04-09 | Samsung Electronics Co., Ltd. | Method and apparatus for writing data to and reading data from phase-change random access memory |
EP2048668A1 (en) * | 2007-10-08 | 2009-04-15 | Qimonda AG | Integrated circuit including a memory having a data inversion circuit |
US20090091968A1 (en) * | 2007-10-08 | 2009-04-09 | Stefan Dietrich | Integrated circuit including a memory having a data inversion circuit |
Also Published As
Publication number | Publication date |
---|---|
CN1610952B (en) | 2015-05-13 |
US6545907B1 (en) | 2003-04-08 |
TWI222064B (en) | 2004-10-11 |
KR100586351B1 (en) | 2006-06-08 |
KR20040053230A (en) | 2004-06-23 |
WO2003038830A1 (en) | 2003-05-08 |
CN1610952A (en) | 2005-04-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6545907B1 (en) | Technique and apparatus for performing write operations to a phase change material memory device | |
US7684225B2 (en) | Sequential and video access for non-volatile memory arrays | |
US6768665B2 (en) | Refreshing memory cells of a phase change material memory device | |
US7983104B2 (en) | Page mode access for non-volatile memory arrays | |
US7518904B2 (en) | Method of resetting phase change memory bits through a series of pulses of increasing amplitude | |
JP4112729B2 (en) | Semiconductor device | |
US7038961B2 (en) | Semiconductor device | |
TWI449041B (en) | Semiconductor device | |
US20060002172A1 (en) | Providing current for phase change memories | |
US20080253177A1 (en) | Write Operations for Phase-Change-Material Memory | |
CN107533864B (en) | Phase change memory current | |
US5632019A (en) | Output buffer with digitally controlled power handling characteristics | |
US6985389B2 (en) | Phase change based memory device and method for operating same | |
KR20200026659A (en) | Variable delay word line enable | |
US20180061492A1 (en) | Write bandwidth enhancement scheme in phase change memory | |
CN114913896A (en) | Phase change memory, control method and electronic device | |
CN115223613A (en) | Phase change memory device, operation method and memory chip |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LOWREY, TYLER A.;PARKINSON, WARD D.;GILL, MANZUR;REEL/FRAME:012396/0927;SIGNING DATES FROM 20011027 TO 20011030 Owner name: OVONYX, INC., MICHIGAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LOWREY, TYLER A.;PARKINSON, WARD D.;GILL, MANZUR;REEL/FRAME:012396/0927;SIGNING DATES FROM 20011027 TO 20011030 |
|
AS | Assignment |
Owner name: OVONYX, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTEL CORPORATION;REEL/FRAME:013653/0008 Effective date: 20021204 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: CARLOW INNOVATIONS LLC, VIRGINIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:OVONYX, INC.;REEL/FRAME:037244/0954 Effective date: 20150731 |
|
AS | Assignment |
Owner name: OVONYX MEMORY TECHNOLOGY, LLC, VIRGINIA Free format text: CHANGE OF NAME;ASSIGNOR:CARLOW INNOVATIONS, LLC;REEL/FRAME:039379/0077 Effective date: 20160708 |