US20030076707A1 - Single transistor type magnetic random access memory device and method of operating and manufacturing the same - Google Patents
Single transistor type magnetic random access memory device and method of operating and manufacturing the same Download PDFInfo
- Publication number
- US20030076707A1 US20030076707A1 US10/252,532 US25253202A US2003076707A1 US 20030076707 A1 US20030076707 A1 US 20030076707A1 US 25253202 A US25253202 A US 25253202A US 2003076707 A1 US2003076707 A1 US 2003076707A1
- Authority
- US
- United States
- Prior art keywords
- tunnel junction
- random access
- memory device
- access memory
- single transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/14—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
- G11C11/15—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B61/00—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
- H10B61/20—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices comprising components having three or more electrodes, e.g. transistors
- H10B61/22—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices comprising components having three or more electrodes, e.g. transistors of the field-effect transistor [FET] type
Definitions
- the present invention relates to a single transistor type magnetic random access memory device and a method of operating and manufacturing the same. More particularly, the present invention relates to a single transistor type magnetic random access memory device for reading current values flowing through channels of a transistor having gates formed of magnetic tunnel junction (MTJ) cells instead of reading resistance values of the MTJ cells and methods of operating and manufacturing the same.
- MTJ magnetic tunnel junction
- a magnetic random access memory which is a nonvolatile memory device, uses a magnetic characteristic of a material to store data.
- the MRAM can realize both rapid reading/writing time of a static random access memory (SRAM) and high integration density of a dynamic random access memory (DRAM) and can rewrite data any time.
- SRAM static random access memory
- DRAM dynamic random access memory
- a conventional MRAM has a rapid rate and a low driving voltage, which are ideal characteristics for a memory device.
- the conventional MRAM is formed by depositing several thin films, the structure thereof is complicated and the manufacture thereof is difficult.
- the conventional MRAM uses tunnel current passing through a tunnel barrier to read a writing state. Thus, the life of the tunnel barrier is short and an additional circuit is required to read the tunnel current.
- MTJ magnetic tunnel junction
- the single transistor type magnetic random access memory device includes a substrate, first and second doped regions which are spaced apart from each other and are formed by implanting dopants into the semiconductor substrate, a gate dielectric layer formed on a portion of the semiconductor substrate between the first and second doped regions, an MTJ formed on the gate dielectric layer, word lines formed on the MTJ extending in a first direction which is a same direction as the second doped region, bit lines connected to the first doped region in a second direction perpendicular to the first direction, and an insulating layer for covering the gate dielectric layer, the MTJ, and the word lines to insulate the gate dielectric layer, the MTJ, and the word lines from the bit lines, wherein the first and second doped regions, the gate dielectric layer, and the MTJ constitute a single transistor.
- the first doped region is disconnected from a first doped region of another transistor.
- the word lines and the bit lines are formed of metal.
- the single transistor type magnetic random access memory device may further include the metal strapping lines which are parallel to sources that are disposed parallel to the word lines and which are connected to sources in a predetermined number of memory devices.
- a method of operating a single transistor type magnetic random access memory device includes: (a) applying current Ix to bit lines for addressing, applying current Iy to word lines, making magnetized directions of magnetic layers of an MTJ in an anti-parallel direction, forming a resistance R 1 , and writing data “1” at a selected memory cell; (b) applying current Ix to the bit lines for addressing, applying current-Iy in a direction opposite to the current Iy to the word lines, making the magnetized directions of the magnetic layers of the MTJ in a parallel direction, forming a resistance R 0 , and writing data “0” at a selected memory cell; and (c) applying a voltage Vds to the bit lines, applying a voltage Vin to the word lines, sensing channel current flowing from a drain that is a first doped region to a source that is a second doped region, and reading the data stored at the step (a) or (b).
- (c) is performed by detecting the channel current via a sense amplifier connected to the source.
- the channel current may be detected from metal strapping lines which are parallel to sources disposed parallel to the word lines and are connected to sources in a predetermined number of memory devices.
- the channel may use a depletion mode MOSFET that is doped in advance, to precisely distinguish differences in the channel current due to the difference between the resistances R 1 and R 0 .
- a pulse voltage may be applied to the word lines to read changes in the channel current due to a time delay according to the resistances R 1 and R 0 during formation of the channel.
- a method of manufacturing a single transistor type magnetic random access memory device includes: (a) sequentially forming a gate dielectric layer and MTJ forming layers on a substrate; (b) forming a first insulating layer to cover the resultant layers of (a) on the substrate; (c) exposing an upper portion of the MTJ; (d) forming a word line on the exposed portion of the MTJ; (e) forming a second insulating layer on the first insulating layer to cover the word line; (f) forming a source and a drain by implanting dopants into portions of the substrate at both sides of the MTJ and the word line; (h) forming a third insulating layer, on the second insulating layer, which contacts the source and the drain and covers the stacked layers between the source and the drain; and (i) forming a bit line, on the third insulating layer, which contacts the drain.
- (a) includes patterning the layers which are stacked.
- (d) includes patterning the word line.
- (f) includes: (f1) patterning the first and second insulating layers to expose portions of the substrate at both sides of the gate electric layer and the MTJ; and (f2) implanting dopants into the exposed portions of the substrate to form first and second doped regions which are a drain and a source, respectively, and are spaced apart from each other.
- (i) includes: (i1) patterning the third insulating layer to expose the drain; and (i2) forming a conductive bit line, on the third insulating layer, which connects to the exposed drain.
- FIG. 1 illustrates a view of a cell array of a single transistor type magnetic random access memory device according to a preferred embodiment of the present invention
- FIG. 2 illustrates a cross-sectional view of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention
- FIGS. 3A and 3B illustrate cross-sectional views explaining a writing operation of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention
- FIG. 4 illustrates a cross-sectional view explaining a reading operation of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention
- FIG. 5 illustrates a view showing changes in an applied voltage and a measured voltage during the reading operation of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention
- FIG. 6 illustrates a schematic plan view of a cell array of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention
- FIG. 7 illustrates a cross-sectional view taken along line VII-VII of FIG. 6;
- FIGS. 8A through 8H illustrate cross-sectional views explaining steps of a method of manufacturing the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention.
- FIG. 1 illustrates an equivalent circuit diagram of a cell array in a semiconductor chip having a memory transistor according to a preferred embodiment of the present invention.
- Reference numeral 10 denotes a single memory transistor and reference numeral 30 denotes an MTJ which will be described later.
- Reference numeral B denotes bit lines for connecting drains D of memory transistors 10 to each other and reference numeral W denotes word lines of the memory transistors 10 .
- Reference numeral P denotes plate lines for straightly connecting sources S of cells which are parallel to the word lines W.
- a sense amplifier S/A is connected to the plate line P.
- a cell array represents that a plurality of memory transistors 10 are arrayed lengthwise and crosswise.
- the word lines W corresponding to the number of crosswise arrayed memory transistors 10 and the bit lines B corresponding to the number of lengthwise arrayed memory transistors 10 are arrayed to be perpendicular to each other.
- the plate lines P are parallel to the word lines W as shown in FIG. 1.
- Each source S of each memory transistor 10 is connected to a means for measuring current flowing through channels. Preferably, this means is the sense amplifier S/A. However, other current measuring devices may be connected to each source S of each memory transistor 10 .
- FIG. 2 illustrates a cross-sectional view of a single transistor type magnetic random access memory device according to the preferred embodiment of the present invention.
- a memory transistor is formed on a substrate 20 .
- a source S and a drain D are conductive doped regions which are formed from the surface of the substrate 20 to a predetermined depth. The source S and the drain D are spaced apart from each other.
- a gate dielectric layer 22 is formed on the surface of a portion of the substrate 20 between the source S and the drain D.
- An MTJ 30 is formed on the gate dielectric layer 22 .
- a word line W which extends in a first direction parallel to the source S, is formed on the MTJ 30 .
- a bit line B which is connected to the drain D, is formed over the word line W in a second direction perpendicular to the word line W.
- An insulating layer 24 is formed between the bit line B and the sequentially stacked dielectric layer 22 , the MTJ 30 , and the word line W. The insulating layer 24 insulates the dielectric layer 22 , the MTJ 30 , and the word line W from the bit line B.
- the word line W serves as a gate G shown in FIG. 1.
- the MTJ 30 has a structure in which a tunnel barrier layer 34 is formed between two or more magnetic layers.
- the magnetized direction of a lower layer 32 of the MTJ 30 is fixed, and the magnetized direction of the upper layer 36 of the MTJ 30 becomes parallel or anti-parallel to the magnetized direction of the lower layer 32 by an applied electric field.
- the drain D is disconnected from other drains to insulate cells from each other so that differences in current detected in a depletion mode, which will be described later, may easily be distinguished.
- the word line W and the bit line B are formed of metal layers to supply current sufficient for switching.
- first current Ix is applied to a bit line B for addressing, and current Iy is applied to a word line W.
- direct current flows in a +y direction.
- a magnetic field is formed in a clockwise direction and thus the upper layer 36 of the MTJ 30 is magnetized in a ⁇ x direction, i.e., a left direction in FIG. 3A.
- the lower layer 32 of the MTJ 30 is magnetized in an +x direction, i.e., a right direction in FIG. 3A, the magnetic layers 32 and 36 are magnetized in anti-parallel directions as shown with arrows.
- high resistance R 1 is formed in the MTJ 30 and data “1” is written in a selected memory cell.
- a process of writing data “0” in a memory cell will be described with reference to FIG. 3B.
- current Ix is applied to a bit line B, and current ⁇ Iy in a direction opposite to the current Iy is applied to a word line W.
- a magnetic field is formed in a counterclockwise direction to magnetize the upper layer 36 of the MTJ in an x direction.
- the magnetized direction of the MTJ 30 is the x direction, the magnetized directions of the magnetic layers 32 and 36 are in parallel.
- low resistance Ro is formed in the MTJ 30 and data “0” is written in a selected memory cell.
- FIG. 4 illustrates a cross-sectional view for explaining a reading operation of the memory device according to a preferred embodiment of the present invention.
- FIG. 5 illustrates a view showing changes in an applied voltage and a measured voltage during the reading operation of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention.
- a voltage Vds is applied to a bit line B. After the voltage Vds is stabilized, a voltage Vin is applied to a word line W. Then, a channel is formed between a source S and a drain D of a memory transistor. A sense amplifier S/A is connected to the source S to detect channel current Ids from the source S. The channel current Ids varies depending on resistances R 1 and R 0 of the MTJ 30 and thus “1” and “0” are distinguished from the channel current Ids.
- a depletion mode transistor in which a channel is doped in advance, may be used to precisely distinguish channel current values.
- a gate voltage Vg which is delayed by a time constant ⁇ , which is determined by the product of the resistances R 1 and R 0 of the MTJ 30 and gate capacitance (Cg), is applied to the gate dielectric layer 22 .
- ⁇ which is determined by the product of the resistances R 1 and R 0 of the MTJ 30 and gate capacitance (Cg)
- Cg gate capacitance
- channel current Ids which is delayed by a time constant ⁇ ′, or an integral value of the channel current Ids is read at a predetermined time starting after the voltage Vin is applied to the word line W to distinguish a resistance state R 1 or R 0 .
- channel current values may vary after the channel is formed.
- R 1 and R 0 values are distinguished by measuring the channel current values after the channel is formed.
- the source S has a high resistance and thus a high-speed operation may be difficult in the source S.
- metal strapping lines T which are low resistance lines are disposed parallel to the high resistance lines that are sources S.
- the strapping lines T between bit lines in a predetermined number of memory devices are connected to the high resistance lines that are sources S under the strapping lines T.
- T′ shown in FIGS. 6 and 7 denotes a contact surface between a source S and a strapping line T.
- FIGS. 8A through 8H illustrate cross-sectional views for explaining a method of manufacturing the memory device of the present invention.
- Like reference numerals in the drawings denote like members, and their detailed description will be omitted.
- a gate dielectric layer 22 and an MTJ 30 are sequentially formed on a semiconductor substrate 20 .
- the stacked layers on the substrate 20 are patterned as shown in FIG. 8B.
- a first insulating layer 24 a is formed to cover the patterned layers on the substrate as shown in FIG. 8C.
- the first insulating layer 24 a is patterned to expose an upper central portion of the MTJ 30 , and a conductive word line W is formed on the exposed portion of the MTJ 30 and portions of the first insulating layer 24 a .
- the word line W is patterned as shown in FIG. 8D.
- a second insulating layer 24 b is formed on the first insulating layer 24 a to cover the word line W as shown in FIG. 8E.
- the first and second insulating layers 24 a and 24 b are patterned so that portions of the substrate 20 at both sides of the stacked layers of the gate dielectric layer 22 and the MTJ 30 are exposed as shown in FIG. 8F.
- dopants are implanted into the exposed portions of the semiconductor substrate 20 to form a first doped region and a second doped region which are a drain D and a source S, respectively, and are spaced apart from each other, as shown in FIG. 8F.
- a third insulating layer 24 c is formed on the second insulating layer 24 b to contact the source S and the drain D and cover the stacked layers between the source S and the drain D as shown in FIG. 8G.
- the third insulating layer 24 c is patterned to expose a portion of the drain D.
- a conductive bit line B is formed to be connected to the exposed portion of the drain D, as shown in FIG. 8H.
- the conductive bit line B connects exposed portions of the plurality of drains D, in the cell array of FIGS. 1 and 6, to each other.
- a single transistor type magnetic random access memory device has a simple circuit structure. Thus, it is easy to manufacture the single transistor type magnetic random access memory device having a highly integrated structure. Also, the life of the single transistor type random access memory device may be prolonged.
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Nanotechnology (AREA)
- Physics & Mathematics (AREA)
- Mathematical Physics (AREA)
- Theoretical Computer Science (AREA)
- Crystallography & Structural Chemistry (AREA)
- Computer Hardware Design (AREA)
- Mram Or Spin Memory Techniques (AREA)
- Hall/Mr Elements (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a single transistor type magnetic random access memory device and a method of operating and manufacturing the same. More particularly, the present invention relates to a single transistor type magnetic random access memory device for reading current values flowing through channels of a transistor having gates formed of magnetic tunnel junction (MTJ) cells instead of reading resistance values of the MTJ cells and methods of operating and manufacturing the same.
- 2. Description of the Related Art
- A magnetic random access memory (MRAM), which is a nonvolatile memory device, uses a magnetic characteristic of a material to store data. In principle, the MRAM can realize both rapid reading/writing time of a static random access memory (SRAM) and high integration density of a dynamic random access memory (DRAM) and can rewrite data any time.
- A conventional MRAM has a rapid rate and a low driving voltage, which are ideal characteristics for a memory device. However, since the conventional MRAM is formed by depositing several thin films, the structure thereof is complicated and the manufacture thereof is difficult. Also, the conventional MRAM uses tunnel current passing through a tunnel barrier to read a writing state. Thus, the life of the tunnel barrier is short and an additional circuit is required to read the tunnel current.
- To solve the above-described problems, it is a first feature of an embodiment of the present invention to provide a single transistor type magnetic random access memory device for reading tunnel current values flowing through channels of a transistor having gates formed of magnetic tunnel junction (MTJ) cells instead of reading tunnel current flowing through conventional MTJ cells.
- It is a second feature of an embodiment of the present invention to provide a method of operating the single transistor type magnetic random access memory device.
- It is a third feature of an embodiment of the present invention to provide a method of manufacturing the single transistor type magnetic random access memory device.
- Accordingly, to provide the first feature, there is provided a single transistor type magnetic random access memory device. The single transistor type magnetic random access memory device includes a substrate, first and second doped regions which are spaced apart from each other and are formed by implanting dopants into the semiconductor substrate, a gate dielectric layer formed on a portion of the semiconductor substrate between the first and second doped regions, an MTJ formed on the gate dielectric layer, word lines formed on the MTJ extending in a first direction which is a same direction as the second doped region, bit lines connected to the first doped region in a second direction perpendicular to the first direction, and an insulating layer for covering the gate dielectric layer, the MTJ, and the word lines to insulate the gate dielectric layer, the MTJ, and the word lines from the bit lines, wherein the first and second doped regions, the gate dielectric layer, and the MTJ constitute a single transistor.
- It is preferable that the first doped region is disconnected from a first doped region of another transistor.
- It is preferable that the word lines and the bit lines are formed of metal.
- The single transistor type magnetic random access memory device may further include the metal strapping lines which are parallel to sources that are disposed parallel to the word lines and which are connected to sources in a predetermined number of memory devices.
- To achieve the second feature, there is provided a method of operating a single transistor type magnetic random access memory device. The method includes: (a) applying current Ix to bit lines for addressing, applying current Iy to word lines, making magnetized directions of magnetic layers of an MTJ in an anti-parallel direction, forming a resistance R1, and writing data “1” at a selected memory cell; (b) applying current Ix to the bit lines for addressing, applying current-Iy in a direction opposite to the current Iy to the word lines, making the magnetized directions of the magnetic layers of the MTJ in a parallel direction, forming a resistance R0, and writing data “0” at a selected memory cell; and (c) applying a voltage Vds to the bit lines, applying a voltage Vin to the word lines, sensing channel current flowing from a drain that is a first doped region to a source that is a second doped region, and reading the data stored at the step (a) or (b).
- It is preferable that (c) is performed by detecting the channel current via a sense amplifier connected to the source.
- In (c), the channel current may be detected from metal strapping lines which are parallel to sources disposed parallel to the word lines and are connected to sources in a predetermined number of memory devices.
- In (c), the channel may use a depletion mode MOSFET that is doped in advance, to precisely distinguish differences in the channel current due to the difference between the resistances R1 and R0.
- In (c), a pulse voltage may be applied to the word lines to read changes in the channel current due to a time delay according to the resistances R1 and R0 during formation of the channel.
- To provide the third feature, there is provided a method of manufacturing a single transistor type magnetic random access memory device. The method includes: (a) sequentially forming a gate dielectric layer and MTJ forming layers on a substrate; (b) forming a first insulating layer to cover the resultant layers of (a) on the substrate; (c) exposing an upper portion of the MTJ; (d) forming a word line on the exposed portion of the MTJ; (e) forming a second insulating layer on the first insulating layer to cover the word line; (f) forming a source and a drain by implanting dopants into portions of the substrate at both sides of the MTJ and the word line; (h) forming a third insulating layer, on the second insulating layer, which contacts the source and the drain and covers the stacked layers between the source and the drain; and (i) forming a bit line, on the third insulating layer, which contacts the drain.
- It is preferable that (a) includes patterning the layers which are stacked.
- It is preferable that (d) includes patterning the word line.
- It is preferable that (f) includes: (f1) patterning the first and second insulating layers to expose portions of the substrate at both sides of the gate electric layer and the MTJ; and (f2) implanting dopants into the exposed portions of the substrate to form first and second doped regions which are a drain and a source, respectively, and are spaced apart from each other.
- It is preferable that (i) includes: (i1) patterning the third insulating layer to expose the drain; and (i2) forming a conductive bit line, on the third insulating layer, which connects to the exposed drain.
- The above features and advantages of the present invention will become more apparent by describing in detail preferred embodiments thereof with reference to the attached drawings in which:
- FIG. 1 illustrates a view of a cell array of a single transistor type magnetic random access memory device according to a preferred embodiment of the present invention;
- FIG. 2 illustrates a cross-sectional view of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention;
- FIGS. 3A and 3B illustrate cross-sectional views explaining a writing operation of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention;
- FIG. 4 illustrates a cross-sectional view explaining a reading operation of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention;
- FIG. 5 illustrates a view showing changes in an applied voltage and a measured voltage during the reading operation of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention;
- FIG. 6 illustrates a schematic plan view of a cell array of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention;
- FIG. 7 illustrates a cross-sectional view taken along line VII-VII of FIG. 6; and
- FIGS. 8A through 8H illustrate cross-sectional views explaining steps of a method of manufacturing the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention.
- Hereinafter, a single transistor type magnetic random access memory device and operating and manufacturing methods thereof will be described with reference to the attached drawings, in which:
- FIG. 1 illustrates an equivalent circuit diagram of a cell array in a semiconductor chip having a memory transistor according to a preferred embodiment of the present invention.
Reference numeral 10 denotes a single memory transistor andreference numeral 30 denotes an MTJ which will be described later. Reference numeral B denotes bit lines for connecting drains D ofmemory transistors 10 to each other and reference numeral W denotes word lines of thememory transistors 10. Reference numeral P denotes plate lines for straightly connecting sources S of cells which are parallel to the word lines W. A sense amplifier S/A is connected to the plate line P. - A cell array represents that a plurality of
memory transistors 10 are arrayed lengthwise and crosswise. Thus, in the cell array, the word lines W corresponding to the number of crosswisearrayed memory transistors 10 and the bit lines B corresponding to the number of lengthwise arrayedmemory transistors 10 are arrayed to be perpendicular to each other. The plate lines P are parallel to the word lines W as shown in FIG. 1. Each source S of eachmemory transistor 10 is connected to a means for measuring current flowing through channels. Preferably, this means is the sense amplifier S/A. However, other current measuring devices may be connected to each source S of eachmemory transistor 10. - FIG. 2 illustrates a cross-sectional view of a single transistor type magnetic random access memory device according to the preferred embodiment of the present invention. Referring to FIG. 2, a memory transistor is formed on a
substrate 20. A source S and a drain D are conductive doped regions which are formed from the surface of thesubstrate 20 to a predetermined depth. The source S and the drain D are spaced apart from each other. A gatedielectric layer 22 is formed on the surface of a portion of thesubstrate 20 between the source S and the drain D. An MTJ 30 is formed on the gatedielectric layer 22. A word line W, which extends in a first direction parallel to the source S, is formed on theMTJ 30. A bit line B, which is connected to the drain D, is formed over the word line W in a second direction perpendicular to the word line W. Aninsulating layer 24 is formed between the bit line B and the sequentially stackeddielectric layer 22, theMTJ 30, and the word line W. Theinsulating layer 24 insulates thedielectric layer 22, theMTJ 30, and the word line W from the bit line B. The word line W serves as a gate G shown in FIG. 1. - The
MTJ 30 has a structure in which atunnel barrier layer 34 is formed between two or more magnetic layers. The magnetized direction of alower layer 32 of theMTJ 30 is fixed, and the magnetized direction of theupper layer 36 of theMTJ 30 becomes parallel or anti-parallel to the magnetized direction of thelower layer 32 by an applied electric field. - The drain D is disconnected from other drains to insulate cells from each other so that differences in current detected in a depletion mode, which will be described later, may easily be distinguished.
- The word line W and the bit line B are formed of metal layers to supply current sufficient for switching.
- An operation of a single transistor type magnetic random memory device according to a preferred embodiment of the present invention will now be described.
- Writing Operation
- As shown in FIG. 3A, first current Ix is applied to a bit line B for addressing, and current Iy is applied to a word line W. Thus, direct current flows in a +y direction. As a result, a magnetic field is formed in a clockwise direction and thus the
upper layer 36 of theMTJ 30 is magnetized in a −x direction, i.e., a left direction in FIG. 3A. Here, if thelower layer 32 of theMTJ 30 is magnetized in an +x direction, i.e., a right direction in FIG. 3A, themagnetic layers MTJ 30 and data “1” is written in a selected memory cell. - A process of writing data “0” in a memory cell will be described with reference to FIG. 3B. First, for addressing, current Ix is applied to a bit line B, and current −Iy in a direction opposite to the current Iy is applied to a word line W. As a result, a magnetic field is formed in a counterclockwise direction to magnetize the
upper layer 36 of the MTJ in an x direction. Here, if the magnetized direction of theMTJ 30 is the x direction, the magnetized directions of themagnetic layers MTJ 30 and data “0” is written in a selected memory cell. - Reading Operation
- FIG. 4 illustrates a cross-sectional view for explaining a reading operation of the memory device according to a preferred embodiment of the present invention. FIG. 5 illustrates a view showing changes in an applied voltage and a measured voltage during the reading operation of the single transistor type magnetic random access memory device according to a preferred embodiment of the present invention.
- Referring to FIGS. 4 and 5, first, a voltage Vds is applied to a bit line B. After the voltage Vds is stabilized, a voltage Vin is applied to a word line W. Then, a channel is formed between a source S and a drain D of a memory transistor. A sense amplifier S/A is connected to the source S to detect channel current Ids from the source S. The channel current Ids varies depending on resistances R1 and R0 of the
MTJ 30 and thus “1” and “0” are distinguished from the channel current Ids. Here, a depletion mode transistor, in which a channel is doped in advance, may be used to precisely distinguish channel current values. - Due to the application of the voltage Vin to the word line W, a gate voltage Vg, which is delayed by a time constant τ, which is determined by the product of the resistances R1 and R0 of the
MTJ 30 and gate capacitance (Cg), is applied to thegate dielectric layer 22. Thus, as shown in FIG. 5, resistance states of theMTJ 30 are distinguished by using different times for forming a channel according to the strength of the resistances R1 and R0 of theMTJ 30. As a result, it is possible to read data stored in a memory cell. In other words, channel current Ids, which is delayed by a time constant τ′, or an integral value of the channel current Ids is read at a predetermined time starting after the voltage Vin is applied to the word line W to distinguish a resistance state R1 or R0. Also, channel current values may vary after the channel is formed. Thus, R1 and R0 values are distinguished by measuring the channel current values after the channel is formed. - The source S has a high resistance and thus a high-speed operation may be difficult in the source S. To solve this problem, as shown in FIGS. 6 and 7, metal strapping lines T which are low resistance lines are disposed parallel to the high resistance lines that are sources S. Next, the strapping lines T between bit lines in a predetermined number of memory devices are connected to the high resistance lines that are sources S under the strapping lines T. As a result, a time delay may be reduced. Reference numeral T′ shown in FIGS. 6 and 7 denotes a contact surface between a source S and a strapping line T.
- FIGS. 8A through 8H illustrate cross-sectional views for explaining a method of manufacturing the memory device of the present invention. Like reference numerals in the drawings denote like members, and their detailed description will be omitted.
- As shown in FIG. 8A, a
gate dielectric layer 22 and anMTJ 30 are sequentially formed on asemiconductor substrate 20. - The stacked layers on the
substrate 20 are patterned as shown in FIG. 8B. - Then, a first insulating
layer 24 a is formed to cover the patterned layers on the substrate as shown in FIG. 8C. - Thereafter, the first insulating
layer 24 a is patterned to expose an upper central portion of theMTJ 30, and a conductive word line W is formed on the exposed portion of theMTJ 30 and portions of the first insulatinglayer 24 a. Next, the word line W is patterned as shown in FIG. 8D. - A second insulating
layer 24 b is formed on the first insulatinglayer 24 a to cover the word line W as shown in FIG. 8E. - Then, the first and second insulating
layers substrate 20 at both sides of the stacked layers of thegate dielectric layer 22 and theMTJ 30 are exposed as shown in FIG. 8F. - Thereafter, dopants are implanted into the exposed portions of the
semiconductor substrate 20 to form a first doped region and a second doped region which are a drain D and a source S, respectively, and are spaced apart from each other, as shown in FIG. 8F. - Next, a third insulating
layer 24 c is formed on the second insulatinglayer 24 b to contact the source S and the drain D and cover the stacked layers between the source S and the drain D as shown in FIG. 8G. - Then, the third insulating
layer 24 c is patterned to expose a portion of the drain D. Next, a conductive bit line B is formed to be connected to the exposed portion of the drain D, as shown in FIG. 8H. The conductive bit line B connects exposed portions of the plurality of drains D, in the cell array of FIGS. 1 and 6, to each other. - As described above, a single transistor type magnetic random access memory device has a simple circuit structure. Thus, it is easy to manufacture the single transistor type magnetic random access memory device having a highly integrated structure. Also, the life of the single transistor type random access memory device may be prolonged.
- Preferred embodiments of the present invention have been disclosed herein and, although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for the purpose of limitation. The drawings referred to herein to describe the preferred embodiments of the present invention are used for illustration purposes only, and not for the purpose of limitation. Accordingly, it will be understood by those of ordinary skill in the art that various changes in form and details may be made without departing from the spirit and scope of the invention as set forth in the following claims
Claims (14)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/950,582 US6891241B2 (en) | 2001-10-18 | 2004-09-28 | Single transistor type magnetic random access memory device and method of operating and manufacturing the same |
US11/097,157 US6992923B2 (en) | 2001-10-18 | 2005-04-04 | Single transistor type magnetic random access memory device and method of operating and manufacturing the same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2001-0064389A KR100446616B1 (en) | 2001-10-18 | 2001-10-18 | Single transistor type magnetic random access memory device and operating and manufacturing method thereof |
KR2001-64389 | 2001-10-18 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/950,582 Division US6891241B2 (en) | 2001-10-18 | 2004-09-28 | Single transistor type magnetic random access memory device and method of operating and manufacturing the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20030076707A1 true US20030076707A1 (en) | 2003-04-24 |
US6815783B2 US6815783B2 (en) | 2004-11-09 |
Family
ID=19715233
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/252,532 Expired - Lifetime US6815783B2 (en) | 2001-10-18 | 2002-09-24 | Single transistor type magnetic random access memory device and method of operating and manufacturing the same |
US10/950,582 Expired - Lifetime US6891241B2 (en) | 2001-10-18 | 2004-09-28 | Single transistor type magnetic random access memory device and method of operating and manufacturing the same |
US11/097,157 Expired - Lifetime US6992923B2 (en) | 2001-10-18 | 2005-04-04 | Single transistor type magnetic random access memory device and method of operating and manufacturing the same |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/950,582 Expired - Lifetime US6891241B2 (en) | 2001-10-18 | 2004-09-28 | Single transistor type magnetic random access memory device and method of operating and manufacturing the same |
US11/097,157 Expired - Lifetime US6992923B2 (en) | 2001-10-18 | 2005-04-04 | Single transistor type magnetic random access memory device and method of operating and manufacturing the same |
Country Status (5)
Country | Link |
---|---|
US (3) | US6815783B2 (en) |
EP (1) | EP1304738A3 (en) |
JP (1) | JP2003163334A (en) |
KR (1) | KR100446616B1 (en) |
CN (1) | CN1208833C (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040165427A1 (en) * | 2003-02-20 | 2004-08-26 | Won-Cheol Jeong | Magnetic memories having magnetic tunnel junctions in recessed bit lines and/or digit lines and methods of fabricating the same |
DE102015117872A1 (en) | 2015-09-30 | 2017-03-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure in which a magnetic tunnel junction is integrated, and manufacturing method therefor |
US9685215B1 (en) * | 2016-04-01 | 2017-06-20 | SK Hynix Inc. | Semiconductor memory device including a ferroelectric layer |
DE112012002231B4 (en) | 2011-05-25 | 2018-05-09 | International Business Machines Corporation | Transistor units with magnetic tunnel junction |
CN112599557A (en) * | 2018-07-19 | 2021-04-02 | 联华电子股份有限公司 | Magnetic random access memory structure |
CN113497083A (en) * | 2020-04-01 | 2021-10-12 | 联华电子股份有限公司 | Magnetic memory device with common source and bit lines |
Families Citing this family (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6795336B2 (en) * | 2001-12-07 | 2004-09-21 | Hynix Semiconductor Inc. | Magnetic random access memory |
US7199435B2 (en) * | 2002-10-09 | 2007-04-03 | Fairchild Semiconductor Corporation | Semiconductor devices containing on-chip current sensor and methods for making such devices |
US6929957B2 (en) * | 2003-09-12 | 2005-08-16 | Headway Technologies, Inc. | Magnetic random access memory designs with patterned and stabilized magnetic shields |
CN100485805C (en) * | 2003-11-14 | 2009-05-06 | 中国科学院物理研究所 | Magnetic random access storage |
US6946698B1 (en) * | 2004-04-02 | 2005-09-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | MRAM device having low-k inter-metal dielectric |
US7009903B2 (en) * | 2004-05-27 | 2006-03-07 | Hewlett-Packard Development Company, L.P. | Sense amplifying magnetic tunnel device |
JPWO2006030516A1 (en) * | 2004-09-17 | 2008-05-08 | 富士通株式会社 | Magnetic storage device and manufacturing method thereof |
KR100612878B1 (en) * | 2004-12-03 | 2006-08-14 | 삼성전자주식회사 | Magnetic memory device and its manufacture and operation method |
EP1667160B1 (en) | 2004-12-03 | 2011-11-23 | Samsung Electronics Co., Ltd. | Magnetic memory device and method |
US7635884B2 (en) * | 2005-07-29 | 2009-12-22 | International Business Machines Corporation | Method and structure for forming slot via bitline for MRAM devices |
US7486550B2 (en) * | 2006-06-06 | 2009-02-03 | Micron Technology, Inc. | Semiconductor magnetic memory integrating a magnetic tunneling junction above a floating-gate memory cell |
US7742329B2 (en) * | 2007-03-06 | 2010-06-22 | Qualcomm Incorporated | Word line transistor strength control for read and write in spin transfer torque magnetoresistive random access memory |
KR101493868B1 (en) * | 2008-07-10 | 2015-02-17 | 삼성전자주식회사 | Method of driving a magnetic memory element |
US8416600B2 (en) * | 2009-11-25 | 2013-04-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Reverse connection MTJ cell for STT MRAM |
CN102569642B (en) * | 2010-12-07 | 2016-08-03 | 三星电子株式会社 | Memory node, the magnetic memory device including this memory node and manufacture method thereof |
KR102132649B1 (en) | 2014-01-03 | 2020-07-10 | 삼성전자주식회사 | Resistive memory device capable of improving sensing margin of data |
KR20160094640A (en) | 2015-02-02 | 2016-08-10 | 동우 화인켐 주식회사 | Etching composition for a titanium layer |
CN112349322A (en) * | 2019-08-06 | 2021-02-09 | 上海磁宇信息科技有限公司 | Magnetic random access memory architecture and manufacturing method thereof |
US12062713B2 (en) * | 2021-11-26 | 2024-08-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and forming method thereof |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6201259B1 (en) * | 1998-03-18 | 2001-03-13 | Hitachi, Ltd. | Tunneling magnetoresistance element, and magnetic sensor, magnetic head and magnetic memory using the element |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH09181374A (en) * | 1995-12-25 | 1997-07-11 | Matsushita Electric Ind Co Ltd | Transistor and manufacture thereof |
US6097625A (en) * | 1998-07-16 | 2000-08-01 | International Business Machines Corporation | Magnetic random access memory (MRAM) array with magnetic tunnel junction (MTJ) cells and remote diodes |
US6172903B1 (en) * | 1998-09-22 | 2001-01-09 | Canon Kabushiki Kaisha | Hybrid device, memory apparatus using such hybrid devices and information reading method |
JP2001217398A (en) * | 2000-02-03 | 2001-08-10 | Rohm Co Ltd | Storage device using ferromagnetic tunnel junction element |
JP2001273758A (en) * | 2000-03-27 | 2001-10-05 | Sharp Corp | Magnetic memory |
US6314020B1 (en) * | 2000-09-29 | 2001-11-06 | Motorola, Inc. | Analog functional module using magnetoresistive memory technology |
JP4726290B2 (en) * | 2000-10-17 | 2011-07-20 | ルネサスエレクトロニクス株式会社 | Semiconductor integrated circuit |
JP2002208682A (en) * | 2001-01-12 | 2002-07-26 | Hitachi Ltd | Magnetic semiconductor memory device and method of manufacturing the same |
US6475857B1 (en) * | 2001-06-21 | 2002-11-05 | Samsung Electronics Co., Ltd. | Method of making a scalable two transistor memory device |
KR100505104B1 (en) * | 2002-04-30 | 2005-07-29 | 삼성전자주식회사 | Magnetic random access memory cells, structures thereof and operation methods thereof |
-
2001
- 2001-10-18 KR KR10-2001-0064389A patent/KR100446616B1/en not_active Expired - Fee Related
-
2002
- 2002-08-23 EP EP02255896A patent/EP1304738A3/en not_active Withdrawn
- 2002-09-03 CN CNB021321477A patent/CN1208833C/en not_active Expired - Fee Related
- 2002-09-24 US US10/252,532 patent/US6815783B2/en not_active Expired - Lifetime
- 2002-10-10 JP JP2002297028A patent/JP2003163334A/en active Pending
-
2004
- 2004-09-28 US US10/950,582 patent/US6891241B2/en not_active Expired - Lifetime
-
2005
- 2005-04-04 US US11/097,157 patent/US6992923B2/en not_active Expired - Lifetime
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6201259B1 (en) * | 1998-03-18 | 2001-03-13 | Hitachi, Ltd. | Tunneling magnetoresistance element, and magnetic sensor, magnetic head and magnetic memory using the element |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040165427A1 (en) * | 2003-02-20 | 2004-08-26 | Won-Cheol Jeong | Magnetic memories having magnetic tunnel junctions in recessed bit lines and/or digit lines and methods of fabricating the same |
DE112012002231B4 (en) | 2011-05-25 | 2018-05-09 | International Business Machines Corporation | Transistor units with magnetic tunnel junction |
DE112012007318B3 (en) | 2011-05-25 | 2022-06-30 | International Business Machines Corporation | Magnetic tunnel junction transistor devices |
DE102015117872A1 (en) | 2015-09-30 | 2017-03-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure in which a magnetic tunnel junction is integrated, and manufacturing method therefor |
US10068945B2 (en) | 2015-09-30 | 2018-09-04 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure integrated with magnetic tunneling junction and manufacturing method thereof |
US9685215B1 (en) * | 2016-04-01 | 2017-06-20 | SK Hynix Inc. | Semiconductor memory device including a ferroelectric layer |
KR20170112635A (en) * | 2016-04-01 | 2017-10-12 | 에스케이하이닉스 주식회사 | Semiconductor Memory Device Including Ferroelectric film |
KR102476806B1 (en) * | 2016-04-01 | 2022-12-13 | 에스케이하이닉스 주식회사 | Semiconductor Memory Device Including Ferroelectric film |
CN112599557A (en) * | 2018-07-19 | 2021-04-02 | 联华电子股份有限公司 | Magnetic random access memory structure |
CN113497083A (en) * | 2020-04-01 | 2021-10-12 | 联华电子股份有限公司 | Magnetic memory device with common source and bit lines |
US11903325B2 (en) | 2020-04-01 | 2024-02-13 | United Microelectronics Corp. | Magnetic memory device having shared source line and bit line |
Also Published As
Publication number | Publication date |
---|---|
US20050169048A1 (en) | 2005-08-04 |
EP1304738A2 (en) | 2003-04-23 |
EP1304738A3 (en) | 2004-09-08 |
US20050036379A1 (en) | 2005-02-17 |
US6992923B2 (en) | 2006-01-31 |
US6815783B2 (en) | 2004-11-09 |
JP2003163334A (en) | 2003-06-06 |
KR100446616B1 (en) | 2004-09-04 |
CN1412847A (en) | 2003-04-23 |
KR20030032567A (en) | 2003-04-26 |
US6891241B2 (en) | 2005-05-10 |
CN1208833C (en) | 2005-06-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6815783B2 (en) | Single transistor type magnetic random access memory device and method of operating and manufacturing the same | |
US7195929B2 (en) | MRAM including unit cell formed of one transistor and two magnetic tunnel junctions (MTJs) and method for fabricating the same | |
US5838609A (en) | Integrated semiconductor device having negative resistance formed of MIS switching diode | |
US7982252B2 (en) | Dual-gate non-volatile ferroelectric memory | |
KR100443545B1 (en) | Mram arrangement | |
US7180160B2 (en) | MRAM storage device | |
KR100423896B1 (en) | A scalable two transistor memory device | |
US8374037B2 (en) | Method for programming a semiconductor magnetic memory integrating a magnetic tunneling junction above a floating-gate memory cell | |
US20030128580A1 (en) | High-density magnetic random access memory device and method of operating the same | |
KR20020061096A (en) | Magnetic semiconductor memory apparatus and method of manufacturing the same | |
US6542398B2 (en) | Magnetic random access memory | |
US6798689B2 (en) | Integrated memory with a configuration of non-volatile memory cells and method for fabricating and for operating the integrated memory | |
JP3554666B2 (en) | Semiconductor memory device | |
US7710759B2 (en) | Nonvolatile ferroelectric memory device | |
JP2012191227A (en) | Charge trap insulator memory device | |
US6885578B2 (en) | NAND-type magnetoresistive RAM | |
KR100519751B1 (en) | Magnetic random access memory device with single transistor and operating and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, DONG-WOOK;YOO, IN-KYEONG;SOK, JUNG-HYUN;AND OTHERS;REEL/FRAME:013321/0679 Effective date: 20020917 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |