+

US20030075758A1 - Method to form a self-aligned CMOS inverter using vertical device integration - Google Patents

Method to form a self-aligned CMOS inverter using vertical device integration Download PDF

Info

Publication number
US20030075758A1
US20030075758A1 US10/242,483 US24248302A US2003075758A1 US 20030075758 A1 US20030075758 A1 US 20030075758A1 US 24248302 A US24248302 A US 24248302A US 2003075758 A1 US2003075758 A1 US 2003075758A1
Authority
US
United States
Prior art keywords
drain
overlying
ions
nmos
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/242,483
Other versions
US6747314B2 (en
Inventor
Ravi Sundaresan
Yang Pan
James Meng Lee
Ying Leung
Yelehanka Ramachandramurthy Pradeep
Jia Zhen Zheng
Lap Chan
Elgin Quek
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Singapore Pte Ltd
Original Assignee
Chartered Semiconductor Manufacturing Pte Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Chartered Semiconductor Manufacturing Pte Ltd filed Critical Chartered Semiconductor Manufacturing Pte Ltd
Priority to US10/242,483 priority Critical patent/US6747314B2/en
Publication of US20030075758A1 publication Critical patent/US20030075758A1/en
Application granted granted Critical
Publication of US6747314B2 publication Critical patent/US6747314B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/80Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
    • H10D84/82Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
    • H10D84/83Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
    • H10D84/85Complementary IGFETs, e.g. CMOS
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D86/00Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
    • H10D86/01Manufacture or treatment
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/025Manufacture or treatment of FETs having insulated gates [IGFET] of vertical IGFETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/0165Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
    • H10D84/0195Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices the components including vertical IGFETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/03Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
    • H10D84/038Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D86/00Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
    • H10D86/201Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI

Definitions

  • the invention relates to a method of fabricating semiconductor devices, and more particularly, to the fabrication of high packing density, vertical CMOS devices in the manufacture of an integrated circuit device.
  • MOS transistors are formed horizontally across the surface of the semiconductor substrate.
  • Such technology requires very tight control of the polysilicon line Width critical dimension (CD).
  • CD Width critical dimension
  • a second approach to CMOS integration is to fabricate the transistor structures vertically into the semiconductor substrate.
  • the footprint, or surface area requirement, for each transistor or logic device can be reduced by using the depth of the substrate.
  • issues such as metal interconnection, or wiring, process complexity, self-alignment, and compatibility with existing process techniques.
  • U.S. Pat. No. 5,285,093 to Lü et al teaches a memory cell having a trench structure. A six layer stack of alternating p-type and n-type silicon is cross-sectioned by a trench. A layer of oxide is deposited. A polysilicon layer is deposited and forms a common gate overlying the p-type and n-type layers exposed by the trench. A memory device is constructed using this structure.
  • U.S. Pat. No. 5,641,694 to Kenney discloses a method to form a vertical transistor and memory cell. A trench is etched through a stack of p-type and n-type layers.
  • CMOS inverter devices An n-channel transistor is formed at the bottom of a trench.
  • a p-channel transistor is formed laterally, at the substrate surface, between trenches.
  • U.S. Pat. No. 5,723,370 to Ning et al discloses a method to form vertical CMOS devices on a trench sidewall. The method does not take advantage of buried layers. Trenches are etched into the semiconductor substrate after formation of STI. Polysilicon is then deposited in the trench bottom.
  • the polysilicon is then selectively ion implanted to form p-type and n-type regions.
  • Gate oxide is deposited on the trench sidewalls. Ions are implanted, using an angled implantation technique, into the sidewalls of the trench to form channel regions. Additional levels of polysilicon and oxide are deposited into the trench to build up devices.
  • U.S. Pat. No. 5,308,778 to Fitch et al discloses a method to form vertical transistors and logic gates inside of trenches. A stack of dielectric and polysilicon is formed overlying the substrate. A trench is etched through the stack. A diffusion region is formed at the trench bottom. Gate oxide is grown on the exposed polysilicon of the sidewalls.
  • Doped silicon regions are then grown by epitaxy on the inside of the trench to thereby form the drain, channel, and source regions.
  • U.S. Pat. No. 5,757,038 to Tiwari et al teaches a method to form ultra-thin channel FET devices. A three-layer stack is epitaxially grown overlying the substrate. A pillar structure is progressively formed by etching.
  • U.S. Pat. No. 5,480,838 to Mitsui teaches a method to form a double-gate MIS transistor. Pillars are formed by etching into the semiconductor substrate. Ton implantation is used to form source and drain regions.
  • a principal object of the present invention is to provide an effective and very manufacturable method of fabricating closely-spaced, CMOS inverters in the manufacture of integrated circuit devices.
  • a further object of the present invention is to provide a method to fabricate closely-spaced, CMOS inverters by forming vertical NMOS and PMOS transistors.
  • a yet further object of the present invention is to provide a method to fabricate vertical NMOS and PMOS transistors in a silicon implanted oxide substrate.
  • Another yet further object of the present invention is to fabricate vertical CMOS transistor using a trench to separate the NMOS and PMOS devices and to provide access to the common drain of the inverter pair and the sidewalls of the channel regions.
  • Another yet further object of the present invention is to connect the CMOS inverter pair using minimal area and utilizing self-aligned silicide (salicide) to reduce contact resistance.
  • Another object of the present invention is to achieve a novel, closely-spaced, CMOS inverter device using existing processes technology combined in a unique arrangement.
  • a substrate comprises silicon implanted oxide wherein an oxide layer is sandwiched between underlying and overlying silicon layers. Ions are selectively implanted into a first part of the overlying silicon layer to form a drain, channel region, and source for an NMOS transistor. The drain is formed directly overlying the oxide layer, the channel region is formed overlying the drain, and the source is formed overlying the channel region. Ions are selectively implanted into a second part of the overlying silicon layer to form a drain, a channel region, and a source for a PMOS transistor.
  • the drain is formed directly overlying the oxide layer, the PMOS channel region is formed overlying the drain, and the source is formed overlying the channel region.
  • the PMOS transistor drain is in contact with said NMOS transistor drain.
  • a gate trench is etched through the NMOS and PMOS sources and channel regions. The gate trench terminates at the NMOS and PMOS drains and exposes the sidewalls of the NMOS and PMOS channel regions.
  • a gate oxide layer is formed overlying the NMOS and PMOS channel regions and lining the gate trench.
  • a polysilicon layer is deposited overlying the gate oxide layer. The polysilicon layer is etched back to form polysilicon sidewalls and to thereby form gates for the closely-spaced, vertical NMOS and PMOS transistor pair in the manufacture of the integrated circuit device.
  • a closely-spaced, vertical NMOS and PMOS transistor pair comprising, first, a substrate comprising silicon implanted oxide wherein an oxide layer is sandwiched between underlying and overlying silicon layers.
  • a vertical NMOS transistor is in the overlying silicon layer.
  • the vertical NMOS transistor comprises, first, a drain overlying the oxide layer.
  • a channel region overlies the drain.
  • a source overlies the channel region.
  • a gate trench exposes a top surface of the drain and a vertical surface of the channel region.
  • a gate comprises a polysilicon sidewall spacer adjacent to the vertical surface of the channel region with a gate oxide layer therebetween.
  • a vertical PMOS transistor is in the overlying silicon layer.
  • the PMOS transistor comprises, first, a drain overlying the oxide layer.
  • the drain contacts the vertical NMOS transistor drain.
  • a channel region overlies the drain.
  • a source overlies the channel region.
  • a gate trench exposes a top surface of the drain and a vertical surface of the channel region.
  • a gate comprises a polysilicon sidewall spacer adjacent to the vertical surface of the channel region with a gate oxide layer therebetween.
  • FIGS. 1 through 12 schematically illustrate in cross-sectional representation of the preferred embodiment of the present invention.
  • FIG. 13 illustrates a top layout view of the preferred embodiment of the present invention.
  • FIG. 14 schematically illustrate 2 an alternative cross-sectional representation of the preferred embodiment of the present invention.
  • the method of the present invention is applied to the formation of a CMOS inverter pair in a substrate. It should be clear to those experienced in the art that the present invention can be applied and extended without deviating from the scope of the present invention. In addition, the device of the present invention can be altered and extended without deviating from the scope of the present invention.
  • a substrate 10 , 14 , and 18 is provided.
  • the substrate 10 , 14 and 18 preferably comprises a silicon implanted oxide (SIMOX) wafer.
  • the STMOX wafer comprises an underlying silicon layer 10 , an oxide layer 14 , and an overlying silicon layer 18 .
  • the oxide layer 14 preferably comprises silicon dioxide having a thickness of between about 500 Angstroms and 1,500 Angstroms.
  • the overlying silicon layer 18 serves as the substrate for the CMOS inverter device.
  • the overlying silicon layer 18 preferably comprises a thickness of between about 2,000 Angstroms and 3,000 Angstroms.
  • the overlying silicon layer 18 preferably has a resistivity of between about 6 Ohms-cm and 9 Ohms-cm.
  • ions are selectively implanted 26 into the overlying silicon layer 18 to form a drain 28 , a channel region 30 , and a source 32 , for the planned NMOS transistor.
  • the overlying silicon layer 18 is first masked so that only the part of the overlying silicon layer 18 where the NMOS transistor is formed receives the implantation 26 .
  • a photoresist layer 22 may by applied and patterned using a conventional exposure and development process.
  • the ion implantation preferably comprises a series of implantation steps using three recipes. In the drain recipe, ions are implanted 26 deeply into the overlying silicon layer 18 to form the n+drain 28 just overlying the oxide layer 14 .
  • the drain ion implantation 26 preferably comprises implanting arsenic ions at an energy of between about 220 KeV and 500 KeV and a dose of between about 3 ⁇ 10 15 ions/cm 2 and 4 ⁇ 10 15 ions/cm 2 .
  • the NMOS transistor drain 28 so formed preferably comprises a junction thickness of between about 900 and 1,000 Angstroms and a concentration of between about 1 ⁇ 10 20 ions/cm 3 and 1 ⁇ 10 21 ions/cm 3 .
  • ions are implanted 26 into the overlying silicon layer 18 to form the p-type channel region 30 overlying the drain 28 .
  • the NMOS transistor channel region 30 so formed preferably comprises a junction thickness of between about 500 and 1,000 Angstroms and a concentration of between about 1 ⁇ 10 17 ions/cm 3 and 5 ⁇ 10 18 ions/cm 3 .
  • ions are shallowly implanted 26 into the overlying silicon layer 18 to form the n+ source 32 overlying the channel region 30 .
  • the source ion implantation 26 preferably comprises implanting arsenic ions at an energy of between about 45 KeV and 70 KeV and a dose of between about 3 ⁇ 10 15 ions/cm 2 and 4 ⁇ 10 15 ions/cm 2 .
  • the NMOS transistor source 32 so formed preferably comprises a junction thickness of between about 800 Angstroms and 1,000 Angstroms and a concentration of between about 1 ⁇ 10 20 ions/cm 3 and 1 ⁇ 10 21 ions/cm 3 . Following the ion implantation steps, the photoresist layer 22 is stripped away.
  • ions are selectively implanted 38 into the overlying silicon layer 18 to form a drain 40 , a channel region 42 , and a source 43 , for the planned PMOS transistor.
  • the technique is essentially the same as that used for the NMOS transistor.
  • the overlying silicon layer 18 is first masked so that only the part of the overlying silicon layer 18 where the PMOS transistor is formed receives the implantation 38 .
  • a photoresist layer 34 may by applied and patterned using a conventional exposure and development process.
  • the ion implantation preferably comprises a series of implantation steps using three recipes.
  • ions are implanted 38 deeply into the overlying silicon layer 18 to form the p+drain 40 just overlying the oxide layer 14 .
  • the PMOS drain 40 is formed such that it is in contact with the NMOS drain 28 .
  • the drain ion implantation 38 preferably comprises implanting boron ions at an energy of between about 40 KeV and 90 KeV and a dose of between about 3 ⁇ 10 15 ions/cm 2 and 4 ⁇ 10 15 ions/cm 2 .
  • the PMOS transistor drain 40 so formed preferably comprises a junction thickness of between about 900 Angstroms and 1,000 Angstroms and a concentration of between about 1 ⁇ 10 20 ions/cm 3 and 1 ⁇ 10 21 ions/cm 3 .
  • ions are implanted 38 into the overlying silicon layer 18 to form the n-type channel region 42 overlying the p+ drain 40 .
  • the PMOS transistor channel region 42 so formed preferably comprises a junction thickness of between about 500 Angstroms and 1,000 Angstroms and a concentration of between about 1 ⁇ 10 17 ions/cm 3 and 5 ⁇ 10 18 ions/cm 3 .
  • ions are shallowly implanted 38 into the overlying silicon layer 18 to form the p+ source 43 overlying the channel region 42 .
  • the source ion implantation 38 preferably comprises implanting boron ions at an energy of between about 2 KeV and 4 KeV and a dose of between about 2 ⁇ 10 15 ions/cm 2 and 4 ⁇ 10 15 ions/cm 2 .
  • the PMOS transistor source 43 so formed preferably comprises a junction thickness of between about 800 Angstroms and 1,000 Angstroms and a concentration of between about 1 ⁇ 10 20 ions/cm 3 and 1 ⁇ 10 21 ions/cm 3 .
  • the remaining photoresist mask 34 is stripped away.
  • the PMOS transistor drain 40 is formed adjacent to, and contacting, the NMOS transistor drain 28 . This is a significant feature because it allows a common drain contact for the completed inverter device.
  • trenches 45 for shallow trench isolations are etched through the overlying silicon layer 18 to the oxide layer 14 .
  • a photoresist layer 44 may be used to define the active, or non-STI, regions.
  • a dielectric layer 46 is deposited to fill trenches.
  • the dielectric layer 46 is then polished down to remove unneeded material.
  • the STI 46 complete the isolation of the overlying silicon layer for the planned CMOS inverter.
  • a gate trench 50 is etched into the overlying silicon layer 18 .
  • the bottom of the gate trench 50 terminates at the top of the NMOS transistor drain 28 and the PMOS transistor drain 40 .
  • the gate trench 50 splits the overlying silicon layer into an NMOS side and a PMOS side.
  • the NMOS side corresponds to the remaining overlying silicon layer 18 above the NMOS transistor drain 28 .
  • the PMOS side corresponds to the remaining overlying silicon layer 18 above the PMOS transistor drain 40 .
  • the gate trench 50 is preferably etched using a dry plasma process and an etching mask 48 .
  • a gate oxide layer 86 is formed overlying the NMOS source, channel region, and drain, 32 , 20 , and 28 , and the PMOS source, channel region, and drain, 43 , 42 , and 40 .
  • the gate oxide layer 86 will form the gate dielectric for the completed CMOS transistor pair.
  • the gate oxide layer 86 is preferably grown by a thermal oxidation process. Note that the thickness of the gate oxide layer 86 varies due to differing growth rates overlying the heavily doped regions 32 , 28 , 43 , and 40 and adjacent to the lightly doped regions 30 and 42 .
  • the thickness of the gate oxide layer 86 adjacent to the channel regions 30 and 42 is the critical oxide thickness for the completed transistors.
  • the gate oxide layer 86 is preferably formed to a thickness of between about 15 Angstroms and 20 Angstroms.
  • a polysilicon layer 90 is deposited overlying the gate oxide layer 86 .
  • the polysilicon layer 90 will form the gate node for the CMOS transistor pair.
  • the polysilicon layer 90 is preferably deposited using a low-pressure CVD process with in-situ phosphorous (n-type) doping of about 1 ⁇ 10 21 atoms/cm 3 .
  • the polysilicon layer 90 is preferably deposited to a thickness of between about 800 Angstroms and 1,200 Angstroms.
  • the polysilicon layer 90 is etched back to form polysilicon sidewall spcers 90 a that, in turn, form gates 90 a for the closely-spaced NMOS and PMOS transistor pair.
  • a mask 92 may first be formed to protect the polysilicon layer in areas where polysilicon interconnect features 90 b are needed. As will be discussed below, this mask 92 may be used to define connectivity to the transistor gates 90 a .
  • the etching process preferably comprises an anisotropic etch in a dry plasma process that attacks the polysilicon layer 90 selectively over the silicon dioxide of the gate oxide layer 86 .
  • an interlevel dielectric layer (ILD) 94 is deposited overlying the closely-spaced, vertical NMOS and PMOS transistor pair.
  • the purpose of the ILD layer 94 is to electrically isolate the subsequently formed contacts to the CMOS pair.
  • the ILD layer 94 preferably comprises an isolation material, such as silicon dioxide, that is deposited by, for example, CVD.
  • a polishing process such as chemical mechanical polishing (CMP) is used to planarize the ILD layer 94 .
  • Contact openings 98 , 102 , and 106 are then made through the interlevel dielectric layer 94 to expose the PMOS transistor source 43 and drain 40 and said NMOS source 32 and drain 28 .
  • These contact openings 98 , 102 , and 106 may be made using a dry plasma etch process with a masking layer (not shown). Note that the NMOS transistor drain 28 and the PMOS transistor drain 40 may be contacted using a single opening 106 .
  • a metal silicide layer 110 is now formed on the NMOS transistor source 32 and drain 28 and the PMOS transistor source 43 and drain 40 .
  • a self-aligned silicide (salicide) process may be used.
  • a metallic layer not shown, such as titanium (Ti) or Cobalt (Co), is deposited overlying the ILD layer 94 and lining the contact openings 98 , 102 , and 106 .
  • a sintering process is performed wherein the metallic layer reacts with the exposed overlying silicon layer 18 to form a metal silicide layer 110 in each contact opening.
  • the presence of the metal silicide 110 reduces contact resistance and improves device performance.
  • the remaining metallic layer is then removed using a wet chemical wash.
  • a metal layer 114 and 118 is deposited to fill the openings 98 , 102 , and 106 .
  • This metal layer 114 and 118 preferably comprises a two-level combination of tungsten (W) plugs 114 and aluminum (Al) connective lines 118 .
  • a tungsten layer 114 is deposited overlying the ILD layer 94 and filling the openings 98 , 102 , and 106 .
  • This tungsten layer 114 is then polished down using a CMP technique to define the tungsten plugs 114 .
  • an aluminum layer 118 is then deposited overlying the ILD 94 and the tungsten plugs 114 .
  • This aluminum layer 118 is then patterned by etching to define the connective lines 118 .
  • the completed CMOS inverter has a very compact layout that utilizes vertical formation of the NMOS and PMOS transistors to reduce the layout area.
  • the NMOS transistor source 32 may be easily connected to the VSS ground.
  • the PMOS transistor source 43 may be connected to the VDD supply.
  • the common drains 28 and 40 of the NMOS transistor and PMOS transistor are connected to the common output node B.
  • the gates 90 a of the CMOS transistor pair are connected to the common input node A.
  • An active mask 204 defines the active regions (inside) and the STI regions (outside).
  • An NMOS source and drain mask 200 defines where the drain, channel region, and source implants are performed for the NMOS transistor.
  • the PMOS source and drain mask 202 defines where the drain, channel region, and source implants are performed for the PMOS transistor.
  • the gate trench mask 212 defines where the gate trench is etched.
  • the gate oxide layer forms on the trench sidewalls to the thickness W 1 .
  • the polysilicon sidewalls form to the thickness W 2 .
  • the contact mask 208 a , 208 b , and 208 c defines the contact openings in the interlevel dielectric layer.
  • FIG. 14 an alternative cross section is shown. Note that the polysilicon feature 90 b overlaps the sidewall of the trench in the direction perpendicular to the inverter. The polysilicon gates 90 a are contacted by this polysilicon feature 90 b that is formed using the polysilicon mask 22 and etch of FIG. 8.
  • the closely-spaced, vertical NMOS and PMOS transistor pair comprising, first, a substrate comprising silicon implanted oxide wherein an oxide layer 14 is sandwiched between underlying and overlying silicon layers 10 and 18 .
  • a vertical NMOS transistor is in the overlying silicon layer 18 .
  • the vertical NMOS transistor comprises, first, a drain 28 overlying the oxide layer 18 .
  • a channel region 30 overlies the drain 28 .
  • a source 32 overlies the channel region 30 .
  • a gate trench exposes a top surface of the drain and a vertical surface of the channel region.
  • a gate comprises a polysilicon sidewall spacer 90 a adjacent to the vertical surface of the channel region 30 with a gate oxide layer 86 therebetween.
  • a PMOS transistor is also in the overlying silicon layer 18 .
  • the PMOS transistor comprises, first, a drain 40 overlying the oxide layer 18 .
  • the drain 40 contacts the vertical NMOS transistor drain 28 .
  • a channel region 42 overlies the drain 40 .
  • a source 43 overlies the channel region 42 .
  • the gate trench exposes a top surface of the drain and a vertical surface of the channel region 42 .
  • a gate comprises a polysilicon sidewall spacer 90 a adjacent to the vertical surface of the channel region with a gate oxide layer 86 therebetween to complete the PMOS transistor.
  • the NMOS and PMOS transistor pair is connected by a metal layer 114 and 118 to complete the CMOS inverter device.
  • CMOS inverters have been achieved.
  • the method allows very closely-spaced CMOS transistor pairs to be formed using vertical NMOS and PMOS transistors.
  • the use of a SIMOX substrate and STI regions allows the inverter device to be electrically isolated.
  • Fifth, the method facilitates the use of salicide.
  • the present invention provides a very manufacturable method and a novel device for providing vertical, closely-spaced CMOS inverters in the manufacture of an integrated circuit device.

Landscapes

  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Thin Film Transistor (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

A method to form a closely-spaced, vertical NMOS and PMOS transistor pair in an integrated circuit device is achieved. A substrate comprise silicon implanted oxide (SIMOX) wherein an oxide layer is sandwiched between underlying and overlying silicon layers. Ions are selectively implanted into a first part of the overlying silicon layer, to form a drain, channel region, and source for an NMOS transistor. The drain is formed directly overlying the oxide layer, the channel region is formed overlying the drain, and the source is formed overlying the channel region. Ions are selectively implanted into a second part of the overlying silicon layer to form a drain, channel region, and source for a PMOS transistor. The drain is formed directly overlying the oxide layer, the PMOS channel region is formed overlying the drain, and the source is formed overlying the channel region. The PMOS transistor drain is in contact with said NMOS transistor drain. A gate trench is etched through the NMOS and PMOS sources and channel regions. The gate trench terminates at the NMOS and PMOS drains and exposes the sidewalls of the NMOS and PMOS channel regions. A gate oxide layer is formed overlying the NMOS and PMOS channel regions and lining the gate trench. A polysilicon layer is deposited and etched back to form polysilicon sidewalls and to thereby form gates for the closely-spaced, vertical NMOS and PMOS transistor pair.

Description

    BACKGROUND OF THE INVENTION
  • (1) Field of the Invention [0001]
  • The invention relates to a method of fabricating semiconductor devices, and more particularly, to the fabrication of high packing density, vertical CMOS devices in the manufacture of an integrated circuit device. [0002]
  • (2) Description of the Prior Art [0003]
  • In current CMOS sub-micron technology, MOS transistors are formed horizontally across the surface of the semiconductor substrate. Such technology requires very tight control of the polysilicon line Width critical dimension (CD). To achieve this precision, lithography and etch techniques must constantly be improved and are, in fact, limiting further process scaling. [0004]
  • A second approach to CMOS integration is to fabricate the transistor structures vertically into the semiconductor substrate. The footprint, or surface area requirement, for each transistor or logic device can be reduced by using the depth of the substrate. Of particular importance in such vertical integration schemes are issues such as metal interconnection, or wiring, process complexity, self-alignment, and compatibility with existing process techniques. [0005]
  • Several prior art approaches disclose methods to form vertical devices in the semiconductor substrate. U.S. Pat. No. 5,285,093 to Lage et al teaches a memory cell having a trench structure. A six layer stack of alternating p-type and n-type silicon is cross-sectioned by a trench. A layer of oxide is deposited. A polysilicon layer is deposited and forms a common gate overlying the p-type and n-type layers exposed by the trench. A memory device is constructed using this structure. U.S. Pat. No. 5,641,694 to Kenney discloses a method to form a vertical transistor and memory cell. A trench is etched through a stack of p-type and n-type layers. Additional epitaxial layers are grown inside the trench to form the transistor nodes. IBM Technical Disclosure Bulletin, May 1985, pp. 7046-7048 teaches a method to form a latch-up resistant CMOS inverter device. An n-channel transistor is formed at the bottom of a trench. A p-channel transistor is formed laterally, at the substrate surface, between trenches. U.S. Pat. No. 5,723,370 to Ning et al discloses a method to form vertical CMOS devices on a trench sidewall. The method does not take advantage of buried layers. Trenches are etched into the semiconductor substrate after formation of STI. Polysilicon is then deposited in the trench bottom. The polysilicon is then selectively ion implanted to form p-type and n-type regions. Gate oxide is deposited on the trench sidewalls. Ions are implanted, using an angled implantation technique, into the sidewalls of the trench to form channel regions. Additional levels of polysilicon and oxide are deposited into the trench to build up devices. U.S. Pat. No. 5,308,778 to Fitch et al discloses a method to form vertical transistors and logic gates inside of trenches. A stack of dielectric and polysilicon is formed overlying the substrate. A trench is etched through the stack. A diffusion region is formed at the trench bottom. Gate oxide is grown on the exposed polysilicon of the sidewalls. Doped silicon regions are then grown by epitaxy on the inside of the trench to thereby form the drain, channel, and source regions. U.S. Pat. No. 5,757,038 to Tiwari et al teaches a method to form ultra-thin channel FET devices. A three-layer stack is epitaxially grown overlying the substrate. A pillar structure is progressively formed by etching. U.S. Pat. No. 5,480,838 to Mitsui teaches a method to form a double-gate MIS transistor. Pillars are formed by etching into the semiconductor substrate. Ton implantation is used to form source and drain regions. [0006]
  • SUMMARY OF THE INVENTION
  • A principal object of the present invention is to provide an effective and very manufacturable method of fabricating closely-spaced, CMOS inverters in the manufacture of integrated circuit devices. [0007]
  • A further object of the present invention is to provide a method to fabricate closely-spaced, CMOS inverters by forming vertical NMOS and PMOS transistors. [0008]
  • A yet further object of the present invention is to provide a method to fabricate vertical NMOS and PMOS transistors in a silicon implanted oxide substrate. [0009]
  • Another yet further object of the present invention is to fabricate vertical CMOS transistor using a trench to separate the NMOS and PMOS devices and to provide access to the common drain of the inverter pair and the sidewalls of the channel regions. [0010]
  • Another yet further object of the present invention is to connect the CMOS inverter pair using minimal area and utilizing self-aligned silicide (salicide) to reduce contact resistance. [0011]
  • Another object of the present invention is to achieve a novel, closely-spaced, CMOS inverter device using existing processes technology combined in a unique arrangement. [0012]
  • In accordance with the objects of this invention, a method to form a closely-spaced, vertical NMOS and PMOS transistor pair in an integrated circuit device is achieved. A substrate comprises silicon implanted oxide wherein an oxide layer is sandwiched between underlying and overlying silicon layers. Ions are selectively implanted into a first part of the overlying silicon layer to form a drain, channel region, and source for an NMOS transistor. The drain is formed directly overlying the oxide layer, the channel region is formed overlying the drain, and the source is formed overlying the channel region. Ions are selectively implanted into a second part of the overlying silicon layer to form a drain, a channel region, and a source for a PMOS transistor. The drain is formed directly overlying the oxide layer, the PMOS channel region is formed overlying the drain, and the source is formed overlying the channel region. The PMOS transistor drain is in contact with said NMOS transistor drain. A gate trench is etched through the NMOS and PMOS sources and channel regions. The gate trench terminates at the NMOS and PMOS drains and exposes the sidewalls of the NMOS and PMOS channel regions. A gate oxide layer is formed overlying the NMOS and PMOS channel regions and lining the gate trench. A polysilicon layer is deposited overlying the gate oxide layer. The polysilicon layer is etched back to form polysilicon sidewalls and to thereby form gates for the closely-spaced, vertical NMOS and PMOS transistor pair in the manufacture of the integrated circuit device. [0013]
  • Also in accordance with the objects of this invention, a closely-spaced, vertical NMOS and PMOS transistor pair is achieved comprising, first, a substrate comprising silicon implanted oxide wherein an oxide layer is sandwiched between underlying and overlying silicon layers. A vertical NMOS transistor is in the overlying silicon layer. The vertical NMOS transistor comprises, first, a drain overlying the oxide layer. A channel region overlies the drain. A source overlies the channel region. A gate trench exposes a top surface of the drain and a vertical surface of the channel region. Finally, a gate comprises a polysilicon sidewall spacer adjacent to the vertical surface of the channel region with a gate oxide layer therebetween. Finally, a vertical PMOS transistor is in the overlying silicon layer. The PMOS transistor comprises, first, a drain overlying the oxide layer. The drain contacts the vertical NMOS transistor drain. A channel region overlies the drain. A source overlies the channel region. A gate trench exposes a top surface of the drain and a vertical surface of the channel region. Finally, a gate comprises a polysilicon sidewall spacer adjacent to the vertical surface of the channel region with a gate oxide layer therebetween.[0014]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • In the accompanying drawings forming a material part of this description, there is shown: [0015]
  • FIGS. 1 through 12 schematically illustrate in cross-sectional representation of the preferred embodiment of the present invention. [0016]
  • FIG. 13 illustrates a top layout view of the preferred embodiment of the present invention. [0017]
  • FIG. 14 schematically illustrate[0018] 2 an alternative cross-sectional representation of the preferred embodiment of the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • The method of the present invention is applied to the formation of a CMOS inverter pair in a substrate. It should be clear to those experienced in the art that the present invention can be applied and extended without deviating from the scope of the present invention. In addition, the device of the present invention can be altered and extended without deviating from the scope of the present invention. [0019]
  • Referring now more particularly to FIG. 1, there is illustrated a cross-section of a partially completed integrated circuit device of the preferred embodiment. Several important features of the present invention are illustrated. A [0020] substrate 10, 14, and 18, is provided. The substrate 10, 14 and 18, preferably comprises a silicon implanted oxide (SIMOX) wafer. The STMOX wafer comprises an underlying silicon layer 10, an oxide layer 14, and an overlying silicon layer 18. The oxide layer 14 preferably comprises silicon dioxide having a thickness of between about 500 Angstroms and 1,500 Angstroms. The overlying silicon layer 18 serves as the substrate for the CMOS inverter device. This configuration of silicon on isolation (SOI) allows the devices so formed to be electrically isolated from the underlying silicon layer 10. The overlying silicon layer 18 preferably comprises a thickness of between about 2,000 Angstroms and 3,000 Angstroms. The overlying silicon layer 18 preferably has a resistivity of between about 6 Ohms-cm and 9 Ohms-cm.
  • Referring now to FIG. 2, ions are selectively implanted [0021] 26 into the overlying silicon layer 18 to form a drain 28, a channel region 30, and a source 32, for the planned NMOS transistor. The overlying silicon layer 18 is first masked so that only the part of the overlying silicon layer 18 where the NMOS transistor is formed receives the implantation 26. A photoresist layer 22 may by applied and patterned using a conventional exposure and development process. The ion implantation preferably comprises a series of implantation steps using three recipes. In the drain recipe, ions are implanted 26 deeply into the overlying silicon layer 18 to form the n+drain 28 just overlying the oxide layer 14. The drain ion implantation 26 preferably comprises implanting arsenic ions at an energy of between about 220 KeV and 500 KeV and a dose of between about 3×1015 ions/cm2 and 4×1015 ions/cm2. The NMOS transistor drain 28 so formed preferably comprises a junction thickness of between about 900 and 1,000 Angstroms and a concentration of between about 1×1020 ions/cm3 and 1×1021 ions/cm3.
  • In the NMOS channel region recipe, ions are implanted [0022] 26 into the overlying silicon layer 18 to form the p-type channel region 30 overlying the drain 28. The NMOS transistor channel region 30 so formed preferably comprises a junction thickness of between about 500 and 1,000 Angstroms and a concentration of between about 1×1017 ions/cm3 and 5×1018 ions/cm3.
  • In the NMOS source recipe, ions are shallowly implanted [0023] 26 into the overlying silicon layer 18 to form the n+ source 32 overlying the channel region 30. The source ion implantation 26 preferably comprises implanting arsenic ions at an energy of between about 45 KeV and 70 KeV and a dose of between about 3×1015 ions/cm2 and 4×1015 ions/cm2. The NMOS transistor source 32 so formed preferably comprises a junction thickness of between about 800 Angstroms and 1,000 Angstroms and a concentration of between about 1×1020 ions/cm3 and 1×1021 ions/cm3. Following the ion implantation steps, the photoresist layer 22 is stripped away.
  • Referring now to FIG. 3, ions are selectively implanted [0024] 38 into the overlying silicon layer 18 to form a drain 40, a channel region 42, and a source 43, for the planned PMOS transistor. The technique is essentially the same as that used for the NMOS transistor. The overlying silicon layer 18 is first masked so that only the part of the overlying silicon layer 18 where the PMOS transistor is formed receives the implantation 38. A photoresist layer 34 may by applied and patterned using a conventional exposure and development process. The ion implantation preferably comprises a series of implantation steps using three recipes. In the drain recipe, ions are implanted 38 deeply into the overlying silicon layer 18 to form the p+drain 40 just overlying the oxide layer 14. Further, the PMOS drain 40 is formed such that it is in contact with the NMOS drain 28. The drain ion implantation 38 preferably comprises implanting boron ions at an energy of between about 40 KeV and 90 KeV and a dose of between about 3×1015 ions/cm2 and 4×1015 ions/cm2. The PMOS transistor drain 40 so formed preferably comprises a junction thickness of between about 900 Angstroms and 1,000 Angstroms and a concentration of between about 1×1020 ions/cm3 and 1×1021 ions/cm3.
  • In the PMOS channel region recipe, ions are implanted [0025] 38 into the overlying silicon layer 18 to form the n-type channel region 42 overlying the p+ drain 40. The PMOS transistor channel region 42 so formed preferably comprises a junction thickness of between about 500 Angstroms and 1,000 Angstroms and a concentration of between about 1×1017 ions/cm3 and 5×1018 ions/cm3.
  • In the PMOS source recipe, ions are shallowly implanted [0026] 38 into the overlying silicon layer 18 to form the p+ source 43 overlying the channel region 42. The source ion implantation 38 preferably comprises implanting boron ions at an energy of between about 2 KeV and 4 KeV and a dose of between about 2×1015 ions/cm2 and 4×1015 ions/cm2. The PMOS transistor source 43 so formed preferably comprises a junction thickness of between about 800 Angstroms and 1,000 Angstroms and a concentration of between about 1×1020 ions/cm3 and 1×1021 ions/cm3. The remaining photoresist mask 34 is stripped away. Of particular importance to the present invention is the fact that the PMOS transistor drain 40 is formed adjacent to, and contacting, the NMOS transistor drain 28. This is a significant feature because it allows a common drain contact for the completed inverter device.
  • Referring now to FIG. 4, [0027] trenches 45 for shallow trench isolations (STI) are etched through the overlying silicon layer 18 to the oxide layer 14. A photoresist layer 44 may be used to define the active, or non-STI, regions.
  • Referring now to FIG. 5, a [0028] dielectric layer 46 is deposited to fill trenches. The dielectric layer 46 is then polished down to remove unneeded material. The STI 46 complete the isolation of the overlying silicon layer for the planned CMOS inverter.
  • Referring now to FIG. 6, an important feature of the present invention is illustrated. A [0029] gate trench 50 is etched into the overlying silicon layer 18. The bottom of the gate trench 50 terminates at the top of the NMOS transistor drain 28 and the PMOS transistor drain 40. Note that the gate trench 50 splits the overlying silicon layer into an NMOS side and a PMOS side. The NMOS side corresponds to the remaining overlying silicon layer 18 above the NMOS transistor drain 28. The PMOS side corresponds to the remaining overlying silicon layer 18 above the PMOS transistor drain 40. The gate trench 50 is preferably etched using a dry plasma process and an etching mask 48.
  • Referring now to FIG. 7, another important feature of the present invention is illustrated. A [0030] gate oxide layer 86 is formed overlying the NMOS source, channel region, and drain, 32, 20, and 28, and the PMOS source, channel region, and drain, 43, 42, and 40. The gate oxide layer 86 will form the gate dielectric for the completed CMOS transistor pair. The gate oxide layer 86 is preferably grown by a thermal oxidation process. Note that the thickness of the gate oxide layer 86 varies due to differing growth rates overlying the heavily doped regions 32, 28, 43, and 40 and adjacent to the lightly doped regions 30 and 42. The thickness of the gate oxide layer 86 adjacent to the channel regions 30 and 42 is the critical oxide thickness for the completed transistors. The gate oxide layer 86 is preferably formed to a thickness of between about 15 Angstroms and 20 Angstroms.
  • A [0031] polysilicon layer 90 is deposited overlying the gate oxide layer 86. The polysilicon layer 90 will form the gate node for the CMOS transistor pair. The polysilicon layer 90 is preferably deposited using a low-pressure CVD process with in-situ phosphorous (n-type) doping of about 1×1021 atoms/cm3. The polysilicon layer 90 is preferably deposited to a thickness of between about 800 Angstroms and 1,200 Angstroms.
  • Referring now to FIG. 8, a particularly important feature of the present invention is shown. The [0032] polysilicon layer 90 is etched back to form polysilicon sidewall spcers 90 a that, in turn, form gates 90 a for the closely-spaced NMOS and PMOS transistor pair. A mask 92 may first be formed to protect the polysilicon layer in areas where polysilicon interconnect features 90 b are needed. As will be discussed below, this mask 92 may be used to define connectivity to the transistor gates 90 a. The etching process preferably comprises an anisotropic etch in a dry plasma process that attacks the polysilicon layer 90 selectively over the silicon dioxide of the gate oxide layer 86. The remaining polysilicon layer 90 a adjacent to the NMOS channel region 30 and the PMOS channel region 42, with the gate oxide layer 86 therebetween, forms the transistor gates.
  • Referring now to FIG. 9, an interlevel dielectric layer (ILD) [0033] 94 is deposited overlying the closely-spaced, vertical NMOS and PMOS transistor pair. The purpose of the ILD layer 94 is to electrically isolate the subsequently formed contacts to the CMOS pair. The ILD layer 94 preferably comprises an isolation material, such as silicon dioxide, that is deposited by, for example, CVD. Following deposition, a polishing process, such as chemical mechanical polishing (CMP), is used to planarize the ILD layer 94.
  • [0034] Contact openings 98, 102, and 106 are then made through the interlevel dielectric layer 94 to expose the PMOS transistor source 43 and drain 40 and said NMOS source 32 and drain 28. These contact openings 98, 102, and 106 may be made using a dry plasma etch process with a masking layer (not shown). Note that the NMOS transistor drain 28 and the PMOS transistor drain 40 may be contacted using a single opening 106.
  • Referring now to FIG. 10, a [0035] metal silicide layer 110 is now formed on the NMOS transistor source 32 and drain 28 and the PMOS transistor source 43 and drain 40. Importantly, because of the presence of the interlevel dielectric layer 94 and the exclusive openings made in that layer, a self-aligned silicide (salicide) process may be used. In this process, a metallic layer, not shown, such as titanium (Ti) or Cobalt (Co), is deposited overlying the ILD layer 94 and lining the contact openings 98, 102, and 106. A sintering process is performed wherein the metallic layer reacts with the exposed overlying silicon layer 18 to form a metal silicide layer 110 in each contact opening. The presence of the metal silicide 110 reduces contact resistance and improves device performance. The remaining metallic layer is then removed using a wet chemical wash.
  • Referring now to FIGS. 11 and 12 a [0036] metal layer 114 and 118 is deposited to fill the openings 98, 102, and 106. This metal layer 114 and 118 preferably comprises a two-level combination of tungsten (W) plugs 114 and aluminum (Al) connective lines 118. First, referring particularly to FIG. 11, a tungsten layer 114 is deposited overlying the ILD layer 94 and filling the openings 98, 102, and 106. This tungsten layer 114 is then polished down using a CMP technique to define the tungsten plugs 114. Referring now to FIG. 12, an aluminum layer 118 is then deposited overlying the ILD 94 and the tungsten plugs 114. This aluminum layer 118 is then patterned by etching to define the connective lines 118.
  • Of particular importance to the present invention, the completed CMOS inverter has a very compact layout that utilizes vertical formation of the NMOS and PMOS transistors to reduce the layout area. The [0037] NMOS transistor source 32 may be easily connected to the VSS ground. The PMOS transistor source 43 may be connected to the VDD supply. The common drains 28 and 40 of the NMOS transistor and PMOS transistor are connected to the common output node B. The gates 90 a of the CMOS transistor pair are connected to the common input node A.
  • Referring now to FIG. 13, a top layout view of the preferred embodiment of the present invention is shown. An [0038] active mask 204, defines the active regions (inside) and the STI regions (outside). An NMOS source and drain mask 200 defines where the drain, channel region, and source implants are performed for the NMOS transistor. The PMOS source and drain mask 202 defines where the drain, channel region, and source implants are performed for the PMOS transistor. The gate trench mask 212 defines where the gate trench is etched. The gate oxide layer forms on the trench sidewalls to the thickness W1. The polysilicon sidewalls form to the thickness W2. The contact mask 208 a, 208 b, and 208 c, defines the contact openings in the interlevel dielectric layer.
  • Referring to FIG. 14, an alternative cross section is shown. Note that the [0039] polysilicon feature 90 b overlaps the sidewall of the trench in the direction perpendicular to the inverter. The polysilicon gates 90 a are contacted by this polysilicon feature 90 b that is formed using the polysilicon mask 22 and etch of FIG. 8.
  • Referring again to FIG. 12, the closely-spaced, vertical NMOS and PMOS transistor pair is shown comprising, first, a substrate comprising silicon implanted oxide wherein an [0040] oxide layer 14 is sandwiched between underlying and overlying silicon layers 10 and 18. A vertical NMOS transistor is in the overlying silicon layer 18. The vertical NMOS transistor comprises, first, a drain 28 overlying the oxide layer 18. A channel region 30 overlies the drain 28. A source 32 overlies the channel region 30. A gate trench exposes a top surface of the drain and a vertical surface of the channel region. Finally, a gate comprises a polysilicon sidewall spacer 90 a adjacent to the vertical surface of the channel region 30 with a gate oxide layer 86 therebetween. A PMOS transistor is also in the overlying silicon layer 18. The PMOS transistor comprises, first, a drain 40 overlying the oxide layer 18. The drain 40 contacts the vertical NMOS transistor drain 28. A channel region 42 overlies the drain 40. A source 43 overlies the channel region 42. The gate trench exposes a top surface of the drain and a vertical surface of the channel region 42. Finally, a gate comprises a polysilicon sidewall spacer 90 a adjacent to the vertical surface of the channel region with a gate oxide layer 86 therebetween to complete the PMOS transistor. The NMOS and PMOS transistor pair is connected by a metal layer 114 and 118 to complete the CMOS inverter device.
  • The advantages of the process of the present invention can now be enumerated. First, an effective process for forming CMOS inverters has been achieved. Second, the method allows very closely-spaced CMOS transistor pairs to be formed using vertical NMOS and PMOS transistors. Third, the use of a SIMOX substrate and STI regions allows the inverter device to be electrically isolated. Fourth, by forming the NMOS transistor on one side of the trench and the PMOS transistor on the other side of the trench, an efficient layout for the common drain contact is possible. Fifth, the method facilitates the use of salicide. [0041]
  • As shown in the preferred embodiment, the present invention provides a very manufacturable method and a novel device for providing vertical, closely-spaced CMOS inverters in the manufacture of an integrated circuit device. [0042]
  • While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.[0043]

Claims (34)

What is claimed is:
1. A method to form a closely-spaced, vertical NMOS and PMOS transistor pair in an integrated circuit device comprising:
providing a substrate comprising silicon implanted oxide wherein an oxide layer is sandwiched between underlying and overlying silicon layers;
selectively implanting ions into a first part of said overlying silicon layer to form a drain, channel region, and source for an NMOS transistor wherein said drain is formed directly overlying said oxide layer, wherein said channel region is formed overlying said drain, and wherein said source is formed overlying said channel region;
selectively implanting ions into a second part of said overlying silicon layer to form a drain, channel region, and source for a PMOS transistor wherein said drain is formed directly overlying said oxide layer, wherein said PMOS channel region is formed overlying said drain, wherein said source is formed overlying said channel region, and wherein said drain is in contact with said NMOS transistor drain;
etching a gate trench through said NMOS and PMOS sources and channel regions wherein said gate trench terminates at said NMOS and PMOS drains and wherein said gate trench exposes sidewalls of said NMOS and PMOS channel regions;
forming a gate oxide layer overlying said NMOS and PMOS channel regions and lining said gate trench;
depositing a polysilicon layer overlying said gate oxide layer; and
etching back said polysilicon layer to form polysilicon sidewalls and to thereby form gates for said closely-spaced, vertical NMOS and PMOS transistor pair in the manufacture of the integrated circuit device.
2. The method according to claim 1 wherein said closely-spaced, vertical NMOS and PMOS transistor pair form a CMOS inverter.
3. The method according to claim 1 further comprising:
depositing an interlevel dielectric layer overlying said closely-spaced, vertical NMOS and PMOS transistor pair after said step of etching back said polysilicon layer;
etching openings through said interlevel dielectric layer to expose said PMOS source and drain and said NMOS source and drain;
thereafter forming a metal silicide layer in said PMOS source and drain and said NMOS source and drain;
depositing a metal layer overlying said interlevel dielectric layer and said overlying silicon layer; and
patterning said metal layer to form connective lines.
4. The method according to claim 3 wherein said metal silicide layer consists of one of the group of: titanium silicide and cobalt silicide.
5. The method according to claim 1 wherein said overlying silicon layer comprises a thickness of between about 2,000 Angstroms and 3,000 Angstroms.
6. The method according to claim 1 wherein said step of selectively implanting ions into said first part of said overlying silicon layer to form said drain, channel region, and source of said NMOS transistor comprises a drain 5 implant recipe comprising implanting arsenic ions at an energy of between about 220 KeV and 500 KeV and a dose of between about 3×1015 ions/cm2 and 4×1015 ions/cm2.
7. The method according to claim 1 wherein said step of selectively implanting ions into said first part of said overlying silicon layer to form said drain, channel region, and source of said NMOS transistor comprises a source implant recipe comprising implanting arsenic ions at an energy of between about 45 KeV and 70 KeV and a dose of between about 3×1015 ions/cm2 and 4×1015 ions/cm2.
8. The method according to claim 1 wherein said step of selectively implanting ions into said second part of said overlying silicon layer to form said drain, channel region, and source of said PMOS transistor comprises a drain implant recipe comprising implanting boron ions at an energy of between about 40 KeV and 90 KeV and a dose of between about 3'1015 ions/cm2 and 4×1015 ions/cm2.
9. The method according to claim 1 wherein said step of selectively implanting ions into said second part of said overlying silicon layer to form said drain, channel region, and source of said PMOS transistor comprises a source implant recipe comprising implanting boron ions at an energy of between about 2 KeV and 4 KeV and a dose of between about 2×1015 ions/cm2 and 4×1015 ions/cm2.
10. The method according to claim 1 wherein said gate oxide layer is formed to a thickness of between about 15 Angstroms and 20 Angstroms.
11. The method according to claim 1 wherein said polysilicon layer is deposited to a thickness of between about 800 Angstroms and 1,200 Angstroms.
12. The method according to claim 1 further comprising forming shallow trench isolations in said overlying silicon layer to isolate planned said closely-spaced, vertical NMOS and PMOS transistor pair.
13. A method to form an inverter with a closely-spaced, vertical NMOS and PMOS transistor pair in an integrated circuit device comprising:
selectively implanting ions into a first part of said overlying silicon layer to form a drain, channel region, and source for an NMOS transistor wherein said drain is formed directly overlying said oxide layer, wherein said channel region is formed overlying said drain, and wherein said source is formed overlying said channel region;
selectively implanting ions into a second part of said overlying silicon layer to form a drain, channel region, and source for a PMOS transistor wherein said drain is formed directly overlying said oxide layer, wherein said PMOS channel region is formed overlying said drain, wherein said source is formed overlying said channel region, and wherein said drain is in contact with said NMOS transistor drain;
etching a gate trench through said NMOS and PMOS sources and channel regions wherein said gate trench terminates at said NMOS and PMOS drains and wherein said gate trench exposes sidewalls of said NMOS and PMOS channel regions;
forming a gate oxide layer overlying said NMOS and PMOS channel regions and lining said gate trench;
depositing a polysilicon layer overlying said gate oxide layer;
etching back said polysilicon layer to form polysilicon sidewalls and to thereby form gates for said closely-spaced, vertical NMOS and PMOS transistor pair;
depositing an interlevel dielectric layer overlying said closely-spaced, vertical NMOS and PMOS transistor pair after said step of etching back said polysilicon layer;
etching openings through said interlevel dielectric layer to expose said PMOS source and drain and said NMOS source and drain;
thereafter forming a metal silicide layer in said PMOS source and drain and said NMOS source and drain;
depositing a metal layer overlying said interlevel dielectric layer and said overlying silicon layer; and
patterning said metal layer to form connective lines to complete said inverter in the manufacture of the integrated circuit device.
14. The method according to claim 13 wherein said metal silicide layer consists of one of the group of: titanium silicide and cobalt silicide.
15. The method according to claim 13 wherein said overlying silicon layer comprises a thickness of between about 2,000 Angstroms and 3,000 Angstroms.
16. The method according to claim 13 wherein said step of selectively implanting ions into said first part of said overlying silicon layer to form said drain, channel region, and source of said NMOS transistor comprises a drain implant recipe comprising implanting arsenic ions at an energy of between about 220 KeV and 500 KeV and a dose of between about 3×1015 ions/cm2 and 4×1015 ions/cm2.
17. The method according to claim 13 wherein said step of selectively implanting ions into said first part of said overlying silicon layer to form said drain, channel region, and source of said NMOS transistor comprises a source implant recipe comprising implanting arsenic ions at an energy of between about 45 KeV and 70 KeV and a dose of between about 3×1015 ions/cm2 and 4×1015 ions/cm2.
18. The method according to claim 13 wherein said step of selectively implanting ions into said second part of said overlying silicon layer to form said drain, channel region, and source of said PMOS transistor comprises a drain implant recipe comprising implanting boron ions at an energy of between about 40 KeV and 90 KeV and a dose of between about 3×1015 ions/cm2 and 4×1015 ions/cm2.
19. The method according to claim 13 wherein said step of selectively implanting ions into said second part of said overlying silicon layer to form said drain, channel region, and source of said PMOS transistor comprises a source implant recipe comprising implanting boron ions at an energy of between about 2 KeV and 4 KeV and a dose of between about 2×1015 ions/cm2 and 4×1015 ions/cm2.
20. The method according to claim 13 wherein said gate oxide layer is formed to a thickness of between about 15 Angstroms and 20 Angstroms.
21. The method according to claim 13 wherein said polysilicon layer is deposited to a thickness of between about 800 Angstroms and 1,200 Angstroms.
22. The method according to claim 13 further comprising forming shallow trench isolations in said overlying silicon layer to isolate planned said closely-spaced, vertical NMOS and PMOS transistor pair.
23. A closely-spaced, vertical NMOS and PMOS transistor pair comprising:
a substrate comprising silicon implanted oxide wherein an oxide layer is sandwiched between underlying and overlying silicon layers;
a vertical NMOS transistor in said overlying silicon layer, said vertical NMOS transistor comprising:
a drain overlying said oxide layer;
a channel region overlying a part of said drain;
a source overlying said channel region;
a gate trench that exposes a top surface of said drain and a vertical surface of said channel region; and
a comprising a polysilicon sidewall spacer adjacent to said vertical surface of said channel region with a gate oxide layer therebetween; and
a vertical PMOS transistor in said overlying silicon layer, said PMOS transistor comprising:
a drain overlying said oxide layer wherein said drain contacts said vertical NMOS transistor drain;
a channel region overlying a part of said drain;
a source overlying said channel region; and
a gate trench that exposes a top surface of said drain and a vertical surface of said channel region; and
a gate comprising a polysilicon sidewall spacer adjacent to said vertical surface of said channel region with a gate oxide layer therebetween.
24. The method according to claim 23 wherein said closely-spaced, vertical NMOS and PMOS transistor pair form a CMOS inverter.
25. The device according to claim 23 further comprising:
an interlevel dielectric layer overlying said closely-spaced, vertical NMOS and PMOS transistor pair, wherein said interlevel dielectric layer has openings that expose said PMOS source and drain and said NMOS source and drain;
a metal silicide layer in said PMOS source and drain and said NMOS source and drain; and
a patterned metal layer overlying said interlevel dielectric layer and said metal silicide layer.
26. The device according to claim 23 wherein said metal silicide layer consists of one of the group of: titanium silicide and cobalt silicide.
27. The device according to claim 23 wherein said overlying silicon layer comprises a thickness of between about 2,000 Angstroms and 3,000 Angstroms.
28. The device according to claim 23 wherein said NMOS transistor drain comprises a junction thickness of between about 900 Angstroms and 1,000 Angstroms and a concentration of between about 1×1020 ions/cm3 and 1×10 21 ions/cm3.
29. The device according to claim 23 wherein said NMOS transistor channel region comprises a junction thickness of between about 500 Angstroms and 1,000 Angstroms and a concentration of between about 1×1017 ions/cm3 and 5×1018 ions/cm3.
30. The device according to claim 23 wherein said NMOS transistor source comprises a junction thickness of between about 800 Angstroms and 1,000 Angstroms and a concentration of between about 1×1020 ions/cm3 and 1×1021 ions/cm3.
31. The device according to claim 23 wherein said PMOS transistor drain comprises a junction thickness of between about 900 Angstroms and 1,000 Angstroms and a concentration of between about 1×1020 ions/cm3 and 1×1021 ions/cm3.
32. The device according to claim 23 wherein said PMOS transistor channel region comprises a junction thickness of between about 500 Angstroms and 1,000 Angstroms and a concentration of between about 1×1017 ions/cm3 and 5×1018 ions/cm3.
33. The device according to claim 23 wherein said PMOS transistor source comprises a junction thickness of between about 800 and 1,000 Angstroms and a concentration of between about 1×1020 ions/cm3 and 1×1021 ions/cm3.
34. The device according to claim 23 further comprising shallow trench isolations in said overlying silicon layer to isolate said closely-spaced, vertical NMOS and PMOS transistor pair from the remaining substrate.
US10/242,483 2001-10-18 2002-09-12 Method to form a self-aligned CMOS inverter using vertical device integration Expired - Fee Related US6747314B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/242,483 US6747314B2 (en) 2001-10-18 2002-09-12 Method to form a self-aligned CMOS inverter using vertical device integration

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/981,438 US6461900B1 (en) 2001-10-18 2001-10-18 Method to form a self-aligned CMOS inverter using vertical device integration
US10/242,483 US6747314B2 (en) 2001-10-18 2002-09-12 Method to form a self-aligned CMOS inverter using vertical device integration

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/981,438 Division US6461900B1 (en) 2001-10-18 2001-10-18 Method to form a self-aligned CMOS inverter using vertical device integration

Publications (2)

Publication Number Publication Date
US20030075758A1 true US20030075758A1 (en) 2003-04-24
US6747314B2 US6747314B2 (en) 2004-06-08

Family

ID=25528359

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/981,438 Expired - Fee Related US6461900B1 (en) 2001-10-18 2001-10-18 Method to form a self-aligned CMOS inverter using vertical device integration
US10/242,483 Expired - Fee Related US6747314B2 (en) 2001-10-18 2002-09-12 Method to form a self-aligned CMOS inverter using vertical device integration

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/981,438 Expired - Fee Related US6461900B1 (en) 2001-10-18 2001-10-18 Method to form a self-aligned CMOS inverter using vertical device integration

Country Status (4)

Country Link
US (2) US6461900B1 (en)
JP (1) JP2003179160A (en)
KR (1) KR20030032836A (en)
SG (2) SG145563A1 (en)

Cited By (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6656777B2 (en) * 1999-12-01 2003-12-02 Innotech Corporation Solid state imaging device, method of manufacturing the same, and solid state imaging system
US20050085022A1 (en) * 2003-10-20 2005-04-21 Dureseti Chidambarrao Strained dislocation-free channels for CMOS and method of manufacture
US20050133860A1 (en) * 2003-12-17 2005-06-23 Micron Technology, Inc. Vertical NROM NAND flash memory array
US20050139910A1 (en) * 2003-12-30 2005-06-30 Koh Kwan J. Semiconductor devices and methods for fabricating the same
US20060022264A1 (en) * 2004-07-30 2006-02-02 Leo Mathew Method of making a double gate semiconductor device with self-aligned gates and structure thereof
US20060049461A1 (en) * 2004-04-23 2006-03-09 Sharp Laboratories Of America, Inc. Thin-film transistor with vertical channel region
US20070158719A1 (en) * 2006-01-11 2007-07-12 Promos Technologies Inc. Dynamic random access memory structure and method for preparing the same
US20070164318A1 (en) * 2006-01-18 2007-07-19 Seiko Epson Corporation Semiconductor device and method for manufacturing the same
US20080070365A1 (en) * 2006-09-20 2008-03-20 Chanho Park Shielded Gate FET with Self-Aligned Features
US20080124870A1 (en) * 2006-09-20 2008-05-29 Chanho Park Trench Gate FET with Self-Aligned Features
US20090017575A1 (en) * 2007-07-12 2009-01-15 Daniel Knudsen Methods Of Forming Openings
US20090166751A1 (en) * 2007-12-27 2009-07-02 Kim Min-Seok Image sensor and method for manufacturing the same
US20090206396A1 (en) * 2005-03-31 2009-08-20 Hynix Semiconductor Inc. Vertical transistor of semiconductor device and method for forming the same
US20100203714A1 (en) * 2008-06-20 2010-08-12 Fujio Masuoka Semiconductor storage device
US20100207201A1 (en) * 2008-01-29 2010-08-19 Fujio Masuoka Semiconductor device and production method therefor
US20100264485A1 (en) * 2009-04-20 2010-10-21 Fujio Masuoka Semiconductor device and manufacturing method thereof
US20100270611A1 (en) * 2009-04-28 2010-10-28 Fujio Masuoka Semiconductor device including a mos transistor and production method therefor
US20110079841A1 (en) * 2009-10-01 2011-04-07 Fujio Masuoka Semiconductor device
KR101237664B1 (en) 2007-03-28 2013-02-26 인텔 코포레이션 Semiconductor device having self-aligned epitaxial source and drain extensions
US8482041B2 (en) 2007-10-29 2013-07-09 Unisantis Electronics Singapore Pte Ltd. Semiconductor structure and method of fabricating the semiconductor structure
US8487357B2 (en) 2010-03-12 2013-07-16 Unisantis Electronics Singapore Pte Ltd. Solid state imaging device having high sensitivity and high pixel density
US8486785B2 (en) 2010-06-09 2013-07-16 Unisantis Electronics Singapore Pte Ltd. Surround gate CMOS semiconductor device
US8564034B2 (en) 2011-09-08 2013-10-22 Unisantis Electronics Singapore Pte. Ltd. Solid-state imaging device
US8575662B2 (en) 2010-03-08 2013-11-05 Unisantis Electronics Singapore Pte Ltd. Solid state imaging device having high pixel density
TWI423427B (en) * 2008-01-29 2014-01-11 Unisantis Elect Singapore Pte Semiconductor memory device and memory mixed semiconductor device, and manufacturing method thereof
US8669601B2 (en) 2011-09-15 2014-03-11 Unisantis Electronics Singapore Pte. Ltd. Method for producing semiconductor device and semiconductor device having pillar-shaped semiconductor
US8697511B2 (en) 2012-05-18 2014-04-15 Unisantis Electronics Singapore Pte. Ltd. Method for producing semiconductor device and semiconductor device
US8748938B2 (en) 2012-02-20 2014-06-10 Unisantis Electronics Singapore Pte. Ltd. Solid-state imaging device
US8759178B2 (en) 2011-11-09 2014-06-24 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing semiconductor device and semiconductor device
US8772175B2 (en) 2011-12-19 2014-07-08 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing semiconductor device and semiconductor device
US8829601B2 (en) 2012-05-17 2014-09-09 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US8877578B2 (en) 2012-05-18 2014-11-04 Unisantis Electronics Singapore Pte. Ltd. Method for producing semiconductor device and semiconductor device
US8916478B2 (en) 2011-12-19 2014-12-23 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing semiconductor device and semiconductor device
US9012981B2 (en) 2012-05-17 2015-04-21 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9153697B2 (en) 2010-06-15 2015-10-06 Unisantis Electronics Singapore Pte Ltd. Surrounding gate transistor (SGT) structure
US9166043B2 (en) 2012-05-17 2015-10-20 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US20190067100A1 (en) * 2017-08-25 2019-02-28 International Business Machines Corporation Buried contact to provide reduced vfet feature-to-feature tolerance requirements
US10438836B2 (en) 2011-11-09 2019-10-08 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing a semiconductor device

Families Citing this family (66)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100422412B1 (en) * 2001-12-20 2004-03-11 동부전자 주식회사 Cylindrical type transistor having vertical silicon-on-insulator structure and fabrication method thereof
US6544824B1 (en) * 2002-01-03 2003-04-08 Chartered Semiconductor Manufacturing Ltd. Method to form a vertical transistor by first forming a gate/spacer stack, then using selective epitaxy to form source, drain and channel
JP4162515B2 (en) * 2002-03-25 2008-10-08 セイコーインスツル株式会社 Semiconductor device and manufacturing method thereof
US6580132B1 (en) * 2002-04-10 2003-06-17 International Business Machines Corporation Damascene double-gate FET
US6838723B2 (en) * 2002-08-29 2005-01-04 Micron Technology, Inc. Merged MOS-bipolar capacitor memory cell
US7224024B2 (en) * 2002-08-29 2007-05-29 Micron Technology, Inc. Single transistor vertical memory gain cell
US7061077B2 (en) 2002-08-30 2006-06-13 Fairchild Semiconductor Corporation Substrate based unmolded package including lead frame structure and semiconductor die
US6632712B1 (en) * 2002-10-03 2003-10-14 Chartered Semiconductor Manufacturing Ltd. Method of fabricating variable length vertical transistors
US6706571B1 (en) * 2002-10-22 2004-03-16 Advanced Micro Devices, Inc. Method for forming multiple structures in a semiconductor device
US7030436B2 (en) * 2002-12-04 2006-04-18 Micron Technology, Inc. Embedded DRAM gain memory cell having MOS transistor body provided with a bi-polar transistor charge injecting means
US6956256B2 (en) * 2003-03-04 2005-10-18 Micron Technology Inc. Vertical gain cell
KR100526891B1 (en) * 2004-02-25 2005-11-09 삼성전자주식회사 Verticla transistor structure for use in semiconductor device and method thereof
US6864540B1 (en) * 2004-05-21 2005-03-08 International Business Machines Corp. High performance FET with elevated source/drain region
KR100687431B1 (en) * 2004-12-30 2007-02-27 동부일렉트로닉스 주식회사 Manufacturing Method of Semiconductor Device
TWI326790B (en) * 2005-02-16 2010-07-01 Au Optronics Corp Method of fabricating a thin film transistor of a thin film transistor liquid crystal display and method of fabricating a transistor liquid crystal display
US8883595B2 (en) * 2006-02-23 2014-11-11 Vishay-Siliconix Process for forming a short channel trench MOSFET and device formed thereby
JP4241856B2 (en) * 2006-06-29 2009-03-18 三洋電機株式会社 Semiconductor device and manufacturing method of semiconductor device
DE102006030631B4 (en) * 2006-07-03 2011-01-05 Infineon Technologies Austria Ag Semiconductor device arrangement with a power component and a logic device
TWI305669B (en) * 2006-07-14 2009-01-21 Nanya Technology Corp Method for making a raised vertical channel transistor device
US7825460B2 (en) 2006-09-06 2010-11-02 International Business Machines Corporation Vertical field effect transistor arrays and methods for fabrication thereof
JP5114968B2 (en) * 2007-02-20 2013-01-09 富士通セミコンダクター株式会社 Semiconductor device and manufacturing method thereof
JP5122212B2 (en) * 2007-08-02 2013-01-16 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor device
KR100924873B1 (en) * 2007-12-27 2009-11-02 주식회사 동부하이텍 CMOS transistor and its manufacturing method
US8188537B2 (en) * 2008-01-29 2012-05-29 Unisantis Electronics Singapore Pte Ltd. Semiconductor device and production method therefor
US8053842B2 (en) * 2008-01-29 2011-11-08 Unisantis Electronics (Japan) Ltd. Semiconductor storage device
US8212298B2 (en) * 2008-01-29 2012-07-03 Unisantis Electronics Singapore Pte Ltd. Semiconductor storage device and methods of producing it
WO2009095999A1 (en) * 2008-01-29 2009-08-06 Unisantis Electronics (Japan) Ltd. Semiconductor storage device
JP5237974B2 (en) * 2008-01-29 2013-07-17 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor memory device, memory-embedded semiconductor device, and manufacturing method thereof
JP5468390B2 (en) * 2008-01-29 2014-04-09 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor device and manufacturing method thereof
WO2009095997A1 (en) * 2008-01-29 2009-08-06 Unisantis Electronics (Japan) Ltd. Semiconductor device and its manufacturing method
US8163605B2 (en) 2008-02-15 2012-04-24 Unisantis Electronics Singapore Pte Ltd. Production method for semiconductor device
WO2009110048A1 (en) * 2008-02-15 2009-09-11 日本ユニサンティスエレクトロニクス株式会社 Semiconductor devuce and manufacturing method thereof
WO2009110050A1 (en) * 2008-02-15 2009-09-11 日本ユニサンティスエレクトロニクス株式会社 Method for manufacturing semiconductor device
US8241976B2 (en) * 2008-02-15 2012-08-14 Unisantis Electronics Singapore Pte Ltd. Semiconductor surrounding gate transistor device and production method therefor
US8158468B2 (en) * 2008-02-15 2012-04-17 Unisantis Electronics Singapore Pte Ltd. Production method for surrounding gate transistor semiconductor device
WO2009101704A1 (en) * 2008-02-15 2009-08-20 Unisantis Electronics (Japan) Ltd. Method for manufacturing semiconductor device
US8211758B2 (en) * 2008-02-15 2012-07-03 Unisantis Electronics Singapore Pte Ltd. Semiconductor device and method of producing the same
WO2009110049A1 (en) * 2008-02-15 2009-09-11 日本ユニサンティスエレクトロニクス株式会社 Semiconductor device and its manufacturing method
JP6014726B2 (en) * 2008-02-15 2016-10-25 ユニサンティス エレクトロニクス シンガポール プライベート リミテッドUnisantis Electronics Singapore Pte Ltd. Semiconductor device and manufacturing method thereof
JP5374505B2 (en) * 2008-06-20 2013-12-25 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor memory device
WO2009153880A1 (en) * 2008-06-20 2009-12-23 日本ユニサンティスエレクトロニクス株式会社 Semiconductor storage device
US7781830B2 (en) * 2008-07-16 2010-08-24 Promos Technologies Inc. Recessed channel transistor and method for preparing the same
JP2010056215A (en) * 2008-08-27 2010-03-11 Nec Electronics Corp Semiconductor device having vertical field effect transistor, and manufacturing method thereof
US8298889B2 (en) 2008-12-10 2012-10-30 Semiconductor Components Industries, Llc Process of forming an electronic device including a trench and a conductive structure therein
SG165252A1 (en) 2009-03-25 2010-10-28 Unisantis Electronics Jp Ltd Semiconductor device and production method therefor
JP5032532B2 (en) * 2009-06-05 2012-09-26 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor device and manufacturing method thereof
JP5006378B2 (en) * 2009-08-11 2012-08-22 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor device and manufacturing method thereof
JP5323610B2 (en) 2009-08-18 2013-10-23 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor device and manufacturing method thereof
JP2011066109A (en) * 2009-09-16 2011-03-31 Unisantis Electronics Japan Ltd Semiconductor memory device
JP5006379B2 (en) 2009-09-16 2012-08-22 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor device
RU2504865C1 (en) * 2012-06-25 2014-01-20 Федеральное государственное бюджетное образовательное учреждение высшего профессионального образования "Рязанский государственный радиотехнический университет" Cmos-transistor with vertical channels and common gate
WO2014141485A1 (en) 2013-03-15 2014-09-18 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Method for manufacturing semiconductor device having sgt
JP5688190B1 (en) * 2013-09-03 2015-03-25 ユニサンティス エレクトロニクス シンガポール プライベート リミテッドUnisantis Electronics Singapore Pte Ltd. Semiconductor device
US20150084152A1 (en) * 2013-09-24 2015-03-26 Da Wei Lin Photodiode
US10083871B2 (en) 2016-06-09 2018-09-25 International Business Machines Corporation Fabrication of a vertical transistor with self-aligned bottom source/drain
US9735253B1 (en) 2016-08-26 2017-08-15 International Business Machines Corporation Closely packed vertical transistors with reduced contact resistance
US11088033B2 (en) * 2016-09-08 2021-08-10 International Business Machines Corporation Low resistance source-drain contacts using high temperature silicides
US9859421B1 (en) * 2016-09-21 2018-01-02 International Business Machines Corporation Vertical field effect transistor with subway etch replacement metal gate
KR102699046B1 (en) * 2016-12-15 2024-08-27 삼성전자주식회사 Integrated circuit having vertical transistor and semiconductor device including the same
US9876015B1 (en) 2017-02-16 2018-01-23 International Business Machines Corporation Tight pitch inverter using vertical transistors
JP7042135B2 (en) * 2018-03-29 2022-03-25 ローム株式会社 Semiconductor devices, semiconductor device manufacturing methods and semiconductor packages
US10840148B1 (en) * 2019-05-14 2020-11-17 International Business Machines Corporation One-time programmable device compatible with vertical transistor processing
KR102772903B1 (en) * 2020-08-04 2025-02-28 삼성전자주식회사 Semiconductor device
RU204091U1 (en) * 2020-12-25 2021-05-06 Общество с ограниченной ответственностью "Сенсор Микрон" Field effect transistor with vertical channel for microwave technology
US11942544B2 (en) 2021-04-07 2024-03-26 SK Hynix Inc. Semiconductor device including transistor including horizontal gate structure and vertical channel layer and method for fabricating the same
CN115295548B (en) * 2022-10-08 2023-01-31 广州粤芯半导体技术有限公司 Inverter and its preparation method

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5072276A (en) * 1986-10-08 1991-12-10 Texas Instruments Incorporated Elevated CMOS
US5285093A (en) * 1992-10-05 1994-02-08 Motorola, Inc. Semiconductor memory cell having a trench structure
US5308778A (en) * 1992-03-02 1994-05-03 Motorola, Inc. Method of formation of transistor and logic gates
US5480838A (en) * 1992-07-03 1996-01-02 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing a semiconductor device having vertical transistor with tubular double-gate
US5547893A (en) * 1995-12-27 1996-08-20 Vanguard International Semiconductor Corp. method for fabricating an embedded vertical bipolar transistor and a memory cell
US5578850A (en) * 1992-03-02 1996-11-26 Motorola Inc. Vertically oriented DRAM structure
US5581101A (en) * 1995-01-03 1996-12-03 International Business Machines Corporation FET and/or bipolar devices formed in thin vertical silicon on insulator (SOI) structures
US5641694A (en) * 1994-12-22 1997-06-24 International Business Machines Corporation Method of fabricating vertical epitaxial SOI transistor
US5757038A (en) * 1995-11-06 1998-05-26 International Business Machines Corporation Self-aligned dual gate MOSFET with an ultranarrow channel
US5777347A (en) * 1995-03-07 1998-07-07 Hewlett-Packard Company Vertical CMOS digital multi-valued restoring logic device
US6242775B1 (en) * 1998-02-24 2001-06-05 Micron Technology, Inc. Circuits and methods using vertical complementary transistors
US6566682B2 (en) * 2001-02-09 2003-05-20 Micron Technology, Inc. Programmable memory address and decode circuits with ultra thin vertical body transistors

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60128654A (en) * 1983-12-16 1985-07-09 Hitachi Ltd semiconductor integrated circuit
KR100193102B1 (en) * 1994-08-25 1999-06-15 무명씨 Semiconductor device and manufacturing method thereof
JP3371708B2 (en) * 1996-08-22 2003-01-27 ソニー株式会社 Manufacturing method of vertical field effect transistor
KR100259078B1 (en) * 1997-08-14 2000-06-15 김영환 Thin film transistor and its manufacturing method

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5072276A (en) * 1986-10-08 1991-12-10 Texas Instruments Incorporated Elevated CMOS
US5308778A (en) * 1992-03-02 1994-05-03 Motorola, Inc. Method of formation of transistor and logic gates
US5578850A (en) * 1992-03-02 1996-11-26 Motorola Inc. Vertically oriented DRAM structure
US5480838A (en) * 1992-07-03 1996-01-02 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing a semiconductor device having vertical transistor with tubular double-gate
US5285093A (en) * 1992-10-05 1994-02-08 Motorola, Inc. Semiconductor memory cell having a trench structure
US5641694A (en) * 1994-12-22 1997-06-24 International Business Machines Corporation Method of fabricating vertical epitaxial SOI transistor
US5581101A (en) * 1995-01-03 1996-12-03 International Business Machines Corporation FET and/or bipolar devices formed in thin vertical silicon on insulator (SOI) structures
US5723370A (en) * 1995-01-03 1998-03-03 International Business Machines Corporation FET and/or bipolar devices formed in thin vertical silicon on insulator (SOI) structures
US5777347A (en) * 1995-03-07 1998-07-07 Hewlett-Packard Company Vertical CMOS digital multi-valued restoring logic device
US5757038A (en) * 1995-11-06 1998-05-26 International Business Machines Corporation Self-aligned dual gate MOSFET with an ultranarrow channel
US5547893A (en) * 1995-12-27 1996-08-20 Vanguard International Semiconductor Corp. method for fabricating an embedded vertical bipolar transistor and a memory cell
US6242775B1 (en) * 1998-02-24 2001-06-05 Micron Technology, Inc. Circuits and methods using vertical complementary transistors
US6566682B2 (en) * 2001-02-09 2003-05-20 Micron Technology, Inc. Programmable memory address and decode circuits with ultra thin vertical body transistors

Cited By (86)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6656777B2 (en) * 1999-12-01 2003-12-02 Innotech Corporation Solid state imaging device, method of manufacturing the same, and solid state imaging system
US20050085022A1 (en) * 2003-10-20 2005-04-21 Dureseti Chidambarrao Strained dislocation-free channels for CMOS and method of manufacture
US7037770B2 (en) * 2003-10-20 2006-05-02 International Business Machines Corporation Method of manufacturing strained dislocation-free channels for CMOS
US20050133860A1 (en) * 2003-12-17 2005-06-23 Micron Technology, Inc. Vertical NROM NAND flash memory array
US7241654B2 (en) * 2003-12-17 2007-07-10 Micron Technology, Inc. Vertical NROM NAND flash memory array
US20050139910A1 (en) * 2003-12-30 2005-06-30 Koh Kwan J. Semiconductor devices and methods for fabricating the same
US7183609B2 (en) * 2003-12-30 2007-02-27 Dongbu Electronics Co., Ltd. Semiconductor devices and methods for fabricating the same
US20060049461A1 (en) * 2004-04-23 2006-03-09 Sharp Laboratories Of America, Inc. Thin-film transistor with vertical channel region
US7265393B2 (en) * 2004-04-23 2007-09-04 Sharp Laboratories Of America, Inc. Thin-film transistor with vertical channel region
US20060022264A1 (en) * 2004-07-30 2006-02-02 Leo Mathew Method of making a double gate semiconductor device with self-aligned gates and structure thereof
US20090206396A1 (en) * 2005-03-31 2009-08-20 Hynix Semiconductor Inc. Vertical transistor of semiconductor device and method for forming the same
US7994568B2 (en) * 2005-03-31 2011-08-09 Hynix Semiconductor Inc. Vertical transistor of semiconductor device and method for forming the same
US20070158719A1 (en) * 2006-01-11 2007-07-12 Promos Technologies Inc. Dynamic random access memory structure and method for preparing the same
US7456458B2 (en) * 2006-01-11 2008-11-25 Promos Technologies Inc. Dynamic random access memory structure
US7847352B2 (en) * 2006-01-18 2010-12-07 Seiko Epson Corporation Semiconductor device and method for manufacturing the same
US20070164318A1 (en) * 2006-01-18 2007-07-19 Seiko Epson Corporation Semiconductor device and method for manufacturing the same
US20090246923A1 (en) * 2006-09-20 2009-10-01 Chanho Park Method of Forming Shielded Gate FET with Self-aligned Features
US20080070365A1 (en) * 2006-09-20 2008-03-20 Chanho Park Shielded Gate FET with Self-Aligned Features
US20080124870A1 (en) * 2006-09-20 2008-05-29 Chanho Park Trench Gate FET with Self-Aligned Features
US7935561B2 (en) 2006-09-20 2011-05-03 Fairchild Semiconductor Corporation Method of forming shielded gate FET with self-aligned features
US7544571B2 (en) * 2006-09-20 2009-06-09 Fairchild Semiconductor Corporation Trench gate FET with self-aligned features
KR101237664B1 (en) 2007-03-28 2013-02-26 인텔 코포레이션 Semiconductor device having self-aligned epitaxial source and drain extensions
US20090017575A1 (en) * 2007-07-12 2009-01-15 Daniel Knudsen Methods Of Forming Openings
US7829369B2 (en) 2007-07-12 2010-11-09 Aptina Imaging Corporation Methods of forming openings
US8482041B2 (en) 2007-10-29 2013-07-09 Unisantis Electronics Singapore Pte Ltd. Semiconductor structure and method of fabricating the semiconductor structure
US20090166751A1 (en) * 2007-12-27 2009-07-02 Kim Min-Seok Image sensor and method for manufacturing the same
US7919376B2 (en) * 2007-12-27 2011-04-05 Dongbu Hitek Co., Ltd. CMOS transistor and method for manufacturing the same
US8598650B2 (en) 2008-01-29 2013-12-03 Unisantis Electronics Singapore Pte Ltd. Semiconductor device and production method therefor
TWI423427B (en) * 2008-01-29 2014-01-11 Unisantis Elect Singapore Pte Semiconductor memory device and memory mixed semiconductor device, and manufacturing method thereof
US20100207201A1 (en) * 2008-01-29 2010-08-19 Fujio Masuoka Semiconductor device and production method therefor
US8138048B2 (en) 2008-06-20 2012-03-20 Unisantis Electronics Singapore Pte Ltd. Semiconductor storage device
US20100203714A1 (en) * 2008-06-20 2010-08-12 Fujio Masuoka Semiconductor storage device
US20100264485A1 (en) * 2009-04-20 2010-10-21 Fujio Masuoka Semiconductor device and manufacturing method thereof
US8080458B2 (en) 2009-04-20 2011-12-20 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device and manufacturing method thereof
US8519475B2 (en) 2009-04-20 2013-08-27 Unisantis Electronics Singapore Pte Ltd. Semiconductor device
US8647947B2 (en) 2009-04-28 2014-02-11 Unisantis Electronics Singapore Pte Ltd. Semiconductor device including a MOS transistor and production method therefor
US20100270611A1 (en) * 2009-04-28 2010-10-28 Fujio Masuoka Semiconductor device including a mos transistor and production method therefor
US8497548B2 (en) 2009-04-28 2013-07-30 Unisantis Electronics Singapore Pte Ltd. Semiconductor device including a MOS transistor and production method therefor
US8610202B2 (en) 2009-10-01 2013-12-17 Unisantis Electronics Singapore Pte Ltd. Semiconductor device having a surrounding gate
CN102034872A (en) * 2009-10-01 2011-04-27 日本优尼山帝斯电子株式会社 Semiconductor device
US20110079841A1 (en) * 2009-10-01 2011-04-07 Fujio Masuoka Semiconductor device
US8575662B2 (en) 2010-03-08 2013-11-05 Unisantis Electronics Singapore Pte Ltd. Solid state imaging device having high pixel density
US8487357B2 (en) 2010-03-12 2013-07-16 Unisantis Electronics Singapore Pte Ltd. Solid state imaging device having high sensitivity and high pixel density
US8486785B2 (en) 2010-06-09 2013-07-16 Unisantis Electronics Singapore Pte Ltd. Surround gate CMOS semiconductor device
US8609494B2 (en) 2010-06-09 2013-12-17 Unisantis Electronics Singapore Pte Ltd. Surround gate CMOS semiconductor device
US9153697B2 (en) 2010-06-15 2015-10-06 Unisantis Electronics Singapore Pte Ltd. Surrounding gate transistor (SGT) structure
US8564034B2 (en) 2011-09-08 2013-10-22 Unisantis Electronics Singapore Pte. Ltd. Solid-state imaging device
US8669601B2 (en) 2011-09-15 2014-03-11 Unisantis Electronics Singapore Pte. Ltd. Method for producing semiconductor device and semiconductor device having pillar-shaped semiconductor
US8759178B2 (en) 2011-11-09 2014-06-24 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing semiconductor device and semiconductor device
US9691896B2 (en) 2011-11-09 2017-06-27 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9614075B2 (en) 2011-11-09 2017-04-04 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US10438836B2 (en) 2011-11-09 2019-10-08 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing a semiconductor device
US8772175B2 (en) 2011-12-19 2014-07-08 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing semiconductor device and semiconductor device
US9806163B2 (en) 2011-12-19 2017-10-31 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device having an nMOS SGT and a pMOS SGT
US9748244B2 (en) 2011-12-19 2017-08-29 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing semiconductor device and semiconductor device
US8916478B2 (en) 2011-12-19 2014-12-23 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing semiconductor device and semiconductor device
US9478545B2 (en) 2011-12-19 2016-10-25 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing semiconductor device and semiconductor device
US9362353B2 (en) 2011-12-19 2016-06-07 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9035384B2 (en) 2011-12-19 2015-05-19 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9245889B2 (en) 2011-12-19 2016-01-26 Unisantis Electronics Singapore Pte. Ltd. Method for manufacturing semiconductor device and semiconductor device
US8748938B2 (en) 2012-02-20 2014-06-10 Unisantis Electronics Singapore Pte. Ltd. Solid-state imaging device
US9153660B2 (en) 2012-05-17 2015-10-06 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9299786B2 (en) 2012-05-17 2016-03-29 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9166043B2 (en) 2012-05-17 2015-10-20 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US8829601B2 (en) 2012-05-17 2014-09-09 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9048315B2 (en) 2012-05-17 2015-06-02 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US8890236B1 (en) 2012-05-17 2014-11-18 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9012981B2 (en) 2012-05-17 2015-04-21 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9601618B2 (en) 2012-05-18 2017-03-21 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9666728B2 (en) 2012-05-18 2017-05-30 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9406768B2 (en) 2012-05-18 2016-08-02 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9437732B2 (en) 2012-05-18 2016-09-06 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9466683B2 (en) 2012-05-18 2016-10-11 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9252276B2 (en) 2012-05-18 2016-02-02 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9054085B2 (en) 2012-05-18 2015-06-09 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9246001B2 (en) 2012-05-18 2016-01-26 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9666712B2 (en) 2012-05-18 2017-05-30 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US9029923B2 (en) 2012-05-18 2015-05-12 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US8877578B2 (en) 2012-05-18 2014-11-04 Unisantis Electronics Singapore Pte. Ltd. Method for producing semiconductor device and semiconductor device
US9202922B2 (en) 2012-05-18 2015-12-01 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device
US8823066B2 (en) 2012-05-18 2014-09-02 Unisantis Electronics Singapore Pte. Ltd. Method for producing semiconductor device and semiconductor device
US8697511B2 (en) 2012-05-18 2014-04-15 Unisantis Electronics Singapore Pte. Ltd. Method for producing semiconductor device and semiconductor device
US20190067101A1 (en) * 2017-08-25 2019-02-28 International Business Machines Corporation Buried contact to provide reduced vfet feature-to-feature tolerance requirements
US20190067100A1 (en) * 2017-08-25 2019-02-28 International Business Machines Corporation Buried contact to provide reduced vfet feature-to-feature tolerance requirements
US10796957B2 (en) * 2017-08-25 2020-10-06 International Business Machines Corporation Buried contact to provide reduced VFET feature-to-feature tolerance requirements
US10804148B2 (en) * 2017-08-25 2020-10-13 International Business Machines Corporation Buried contact to provide reduced VFET feature-to-feature tolerance requirements

Also Published As

Publication number Publication date
KR20030032836A (en) 2003-04-26
SG103359A1 (en) 2004-04-29
US6747314B2 (en) 2004-06-08
US6461900B1 (en) 2002-10-08
SG145563A1 (en) 2008-09-29
JP2003179160A (en) 2003-06-27

Similar Documents

Publication Publication Date Title
US6461900B1 (en) Method to form a self-aligned CMOS inverter using vertical device integration
US5627393A (en) Vertical channel device having buried source
EP0346632B1 (en) Integrated trench-transistor structure and fabrication process
US5731619A (en) CMOS structure with FETS having isolated wells with merged depletions and methods of making same
EP0700093B1 (en) Semiconductor device and method of manufacturing the same
EP0749165B1 (en) Thin film transistor in insulated semiconductor substrate and manufacturing method thereof
US6580137B2 (en) Damascene double gated transistors and related manufacturing methods
US6855581B2 (en) Method for fabricating a high-voltage high-power integrated circuit device
US6475838B1 (en) Methods for forming decoupling capacitors
US6514810B1 (en) Buried channel PMOS transistor in dual gate CMOS with reduced masking steps
US20060220109A1 (en) Selectively doped trench device isolation
US20020081820A1 (en) Method for manufacturing semiconductor device capable of suppressing narrow channel width effect
JPH11274496A (en) FIELD EFFECT TRANSISTOR HAVING IMPROVED IMPLANT AND METHOD OF MANUFACTURING THE SAME
US6294817B1 (en) Source/drain-on insulator (S/DOI) field effect transistor using oxidized amorphous silicon and method of fabrication
US6403482B1 (en) Self-aligned junction isolation
US20010000245A1 (en) Structure and method for gated lateral bipolar transistors
US6605843B1 (en) Fully depleted SOI device with tungsten damascene contacts and method of forming same
US20050205938A1 (en) Semiconductor device and method of manufacture the same
US10593674B1 (en) Deep fence isolation for logic cells
KR100292056B1 (en) Semiconductor device and manufacturing method thereof
US7179713B2 (en) Method of fabricating a fin transistor
US7202118B1 (en) Fully depleted SOI MOSFET arrangement with sunken source/drain regions
JPH09205206A (en) Manufacture of semiconductor device
JPH11233643A (en) Manufacture of semiconductor device

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20120608

点击 这是indexloc提供的php浏览器服务,不要输入任何密码和下载