US20030071669A1 - Deskewing global clock skew using localized DLLs - Google Patents
Deskewing global clock skew using localized DLLs Download PDFInfo
- Publication number
- US20030071669A1 US20030071669A1 US09/975,359 US97535901A US2003071669A1 US 20030071669 A1 US20030071669 A1 US 20030071669A1 US 97535901 A US97535901 A US 97535901A US 2003071669 A1 US2003071669 A1 US 2003071669A1
- Authority
- US
- United States
- Prior art keywords
- clock
- integrated circuit
- locked loop
- delay locked
- grid
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000872 buffer Substances 0.000 claims abstract description 42
- 238000000034 method Methods 0.000 claims abstract description 14
- 230000001419 dependent effect Effects 0.000 claims description 6
- 230000003247 decreasing effect Effects 0.000 claims description 5
- 230000007423 decrease Effects 0.000 claims description 3
- 230000003111 delayed effect Effects 0.000 claims 1
- 230000008901 benefit Effects 0.000 description 3
- 230000006870 function Effects 0.000 description 2
- 230000006399 behavior Effects 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000007257 malfunction Effects 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 230000000644 propagated effect Effects 0.000 description 1
- 230000010076 replication Effects 0.000 description 1
- 230000009897 systematic effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/07—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop using several loops, e.g. for redundant clock signal generation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/10—Distribution of clock signals, e.g. skew
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
Definitions
- a typical computer system includes at least a microprocessor and some form of memory.
- the microprocessor has, among other components, arithmetic, logic, and control circuitry that interpret and execute instructions necessary for the operation and use of the computer system.
- FIG. 1 shows a typical computer system ( 10 ) having a microprocessor ( 12 ), memory ( 14 ), integrated circuits ( 16 ) that have various functionalities, and communication paths ( 18 ), i.e., buses and wires, that are necessary for the transfer of data among the aforementioned components of the computer system ( 10 ).
- the components of a computer system use a reference of time to perform the various operations of the computer system. This reference of time is provided to the components of the computer system using one or more clock signals.
- the components use the one or more clock signals to determine when to conduct certain operations.
- FIG. 2 shows a clock distribution network ( 20 ) for a microprocessor ( 12 ).
- a reference clock also known in the art as “system clock” and shown in FIG. 2 as REF_CLK
- REF_CLK which is typically generated from outside the microprocessor ( 12 )
- PLL phase locked loop
- the PLL ( 15 ) uses feedback to maintain a specific phase relationship between its output (shown in FIG. 2 as CHIP_CLK) and the reference signal.
- the chip clock from the PLL ( 15 ) is then distributed to one or more clock drivers/buffers ( 17 ), which, in turn, distribute the chip clock to a global clock grid ( 19 ), where the global clock grid ( 19 ) feeds the chip clock to various microprocessor components such as local clock grids ( 24 ) and a feedback loop ( 26 ) that feeds the chip clock back to the PLL ( 14 ).
- the local clock grids ( 24 ) feed the chip clock to base components of the microprocessor ( 12 ), such as latches ( 22 ) and flip-flops ( 28 ).
- clock skew As a clock signal, such as the chip clock shown in FIG. 2, is propagated to the various parts and components of a microprocessor, one or more types of system variations may alter the behavior and/or integrity of the clock signal. Common system variations include, but are not limited to, power variations, temperature variations, and process variations. Due to these and other variations across a microprocessor, a particular clock signal may arrive at different parts of the microprocessor at different times. This difference in the arrival of a clock signal at different system components is referred to and known in the art as “clock skew.”
- clock skew is a function of architectural factors such as load, device distribution across a microprocessor, device mismatch, and temperature and voltage gradients across the microprocessor.
- load By designing a microprocessor that accounts for some of these variations, the amount of clock skew in the microprocessor may be reduced.
- the process of removing or decreasing clock skew is referred to and known in the art as “deskewing.”
- Clock deskewing is typically performed in an upper distribution layer of a clock distribution network. For example, in a clock distribution network that has a global and a local layer, deskewing is performed in the global layer. Similarly, in a network that has a global, a regional, and a local layer, deskewing is performed in the global and/or regional layers.
- FIG. 3 shows a typical clock distribution network ( 40 ) having a global distribution layer ( 42 ), a regional distribution layer ( 44 ), a local distribution layer ( 46 ), where clock deskewing occurs in the regional distribution layer ( 44 ).
- a PLL ( 48 ) distributes a chip clock to a set of one or more clock drivers/buffers ( 50 ), which, in turn output the chip clock to a set of deskewing buffers ( 52 ) in the regional distribution layer ( 44 ).
- the deskewing buffers ( 52 ) deskew the chip clock and then distribute the deskewed chip clock to a global clock grid ( 54 ), which is connected to one or more local clock grids ( 58 ), where the local clock grids ( 58 ) are connected to microprocessor components such as latches ( 56 ), flip-flops ( 60 ), and other types of circuit elements (not shown).
- a deskewing buffers as shown in FIG. 3 are typically implemented as a delay locked loop (DLL).
- DLL is a component that uses a control signal to maintain an output signal in a specific delay relationship with an input signal.
- the control signal indicates to the DLL how much delay, if any, the DLL needs to insert into the output signal. Because the amount of delay a DLL inserts is typically not a constant or predefined value, the DLL is known as a “variable delay circuit.”
- an integrated circuit comprises a local delay locked loop, an adjustable delay locked loop comprising a tunable buffer that is connected to a clock grid, and a phase detector that indicates to the adjustable delay locked loop whether the tunable buffer needs to be modulated based on a reference clock and a feedback clock, where the reference clock is operatively connected to the local delay locked loop, and where the feedback clock is operatively connected to the clock grid.
- a method for reducing clock skew on a clock grid comprises inputting a reference clock operatively connected to a local delay locked loop, where the local delay locked loop resides at a first location, inputting a feedback clock operatively connected to the clock grid, determining whether the feedback clock needs to be modulated based on the reference clock, and selectively adjusting a delay of a buffer connected to the clock grid dependent on the determination.
- a method for decreasing clock skew comprises referencing a point on a clock grid to which to align other points on the clock grid by varying at least one delay of at least one tunable buffer connected to the clock grid.
- an integrated circuit having a clock grid comprises referencing means for referencing a first point on the clock grid to align at least one other point.
- FIG. 1 shows a typical computer system.
- FIG. 2 shows a typical clock distribution network.
- FIG. 3 shows a typical clock distribution network.
- FIG. 4 a shows a component layout in accordance with an embodiment of the present invention.
- FIG. 4 b shows a component layout in accordance with the embodiment shown in FIG. 4 a.
- FIG. 5 shows a design in accordance with an embodiment of the present invention.
- Embodiments of the present invention relate to a method for reducing global clock skew in an integrated circuit.
- Embodiments of the present invention further relate to a circuit device implementation that reduces global clock skew.
- Embodiments of the present invention further relate to a technique for increasing computer system performance by reducing system uncertainties associated with clock skew in the computer system.
- the present invention relates a technique for referencing a point on a clock grid for which to align other points on the clock grid by varying one or more delays of clock buffers associated with the clock grid. This technique helps decrease clock skew by reducing systematic components of clock skew in an integrated circuit.
- FIG. 4 a shows an exemplary component layout of an integrated circuit ( 80 ) in accordance with an embodiment of the present invention.
- a local DLL ( 82 ) of the integrated circuit ( 80 ) outputs to one or more adjustable DLLs ( 84 ) (shown in FIG. 4 a as DLL′). This output from the local DLL ( 82 ) serves a feedback clock to a PLL (not shown).
- the adjustable DLLs ( 84 ) use the output of the local DLL ( 82 ) as a reference to lock to. Specifically with reference to FIG.
- the adjustable DLLs ( 84 ) in the top and bottom rows lock to the adjustable DLLs ( 84 ) in the middle row and the adjustable DLLs ( 84 ) in the middle row lock to the local DLL ( 82 ).
- a phase detector ( 86 ) Positioned in between a pair of adjustable DLLs ( 84 ) is a phase detector ( 86 ), where the phase detector ( 86 ) outputs to an associated adjustable DLL ( 84 ).
- Delay elements within the adjustable DLLs ( 84 ) are replicated within a region of a global clock grid (not shown). Those skilled in the art will appreciate that such replication may result in replacing a portion of a global clock grid driver.
- FIG. 4 b shows a detailed structure of a section ( 87 ) of the integrated circuit ( 80 ) in accordance with the embodiment shown in FIG. 4 b .
- the phase detector ( 86 ) receives both a reference clock (shown in FIG. 4 b as REF_CLK) from an adjacent adjustable DLL (not shown in FIG. 4 b ) and a feedback clock (shown in FIG. 4 b as FEEDBACK) from the adjustable DLL ( 84 ) to which it is associated.
- the phase detector ( 86 ) determines whether a time phase of the feedback clock is aligned with the time phase of the reference clock.
- the phase detector ( 86 ) When the time phases of the feedback clock and the reference clock are not aligned, the phase detector ( 86 ) indicates as such on an up/down signal (shown in FIG. 4 b as UP/DOWN) to a finite state machine ( 88 ) (shown in FIG. 4 b as FSM) inside the adjustable DLL ( 84 ).
- the up/down signal generated by the phase detector ( 86 ) indicates whether the feedback clock needs to be sped up (by an “up” indication) or whether the feedback clock needs to be slowed down (by a “down” indication).
- the reference clock and feedback clock into the phase detector ( 86 ) may be implemented in one or metal layers of an integrated circuit in order to decrease the effect of transistor and voltage variations.
- the finite state machine ( 88 ) uses a counter function that counts the number of times the up/down signal is up and the number of times the up/down signal is down. Using these counts, the finite state machine ( 88 ) generates control bits to a multi-bit control bus ( 89 ) that is used to module the delay of one or more tunable buffers ( 90 ).
- the tunable buffers ( 90 ) in the adjustable DLL ( 84 ) are essentially delay elements that are replicated and distributed across a global clock grid ( 94 ).
- the adjustable buffers ( 90 ) are interleaved between regular global clock grid buffers ( 92 ). With a proper control setting into the tunable buffers ( 90 ), the delay of the global clock grid ( 94 ) may be modulated. For example, as a default control setting, a tunable buffer ( 90 ) has the same drive strength as a regular global clock grid buffer ( 92 ).
- the resulting delay of the tunable buffers ( 90 ) is interpolated with that of the regular global clock grid buffers ( 92 ) over the global clock grid ( 94 ), thereby changing an overall delay of the global clock grid ( 94 ).
- FIG. 5 shows an exemplary design of a tunable buffer ( 90 ) in accordance with an embodiment of the present invention.
- the tunable buffer ( 90 ) is implemented using parallel transistor stacks ( 94 ).
- the gate of each transistor in a transistor stack in is connected to a particular control bit on the control bus ( 89 ).
- the corresponding transistor stack contributes to an output current of the tunable buffer ( 90 ), thereby increasing the tunable buffer's drive strength.
- the control bit is deasserted, the corresponding transistor stack is tri-stated, thereby reducing the tunable buffer's drive strength.
- control bits used to control a particular tunable buffer may be adjusted depending on the amount of skew that one wishes to adjust for and/or the amount of delay resolution one wishes to observe or have. It follows that using more control bits allows for a larger range of compensation and finer time step. Further, those skilled in the art will appreciate that the number of transistor stacks used in a tunable buffer may also be changed according to the amount of control bits one wishes to use.
- Advantages of the present invention may include one or more of the following.
- clock skew is reduced.
- clock skew introduced at the local distribution layer may be reduced.
- a skew budget for a clock distribution network may be decreased.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Pulse Circuits (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Dram (AREA)
- Manipulation Of Pulses (AREA)
Abstract
Description
- A typical computer system includes at least a microprocessor and some form of memory. The microprocessor has, among other components, arithmetic, logic, and control circuitry that interpret and execute instructions necessary for the operation and use of the computer system. FIG. 1 shows a typical computer system (10) having a microprocessor (12), memory (14), integrated circuits (16) that have various functionalities, and communication paths (18), i.e., buses and wires, that are necessary for the transfer of data among the aforementioned components of the computer system (10).
- The components of a computer system use a reference of time to perform the various operations of the computer system. This reference of time is provided to the components of the computer system using one or more clock signals. The components use the one or more clock signals to determine when to conduct certain operations. As computer systems continue to operate at ever-increasing frequencies, it becomes more and more important to ensure that the components of a computer system receive their clock signals in an accurate and timely manner because a mistiming has the potential to cause an error, performance setback, or an outright malfunction of the computer system.
- FIG. 2 shows a clock distribution network (20) for a microprocessor (12). A reference clock (also known in the art as “system clock” and shown in FIG. 2 as REF_CLK), which is typically generated from outside the microprocessor (12), serves as an input to a phase locked loop (“PLL”) (15). Essentially, the PLL (15) uses feedback to maintain a specific phase relationship between its output (shown in FIG. 2 as CHIP_CLK) and the reference signal. The chip clock from the PLL (15) is then distributed to one or more clock drivers/buffers (17), which, in turn, distribute the chip clock to a global clock grid (19), where the global clock grid (19) feeds the chip clock to various microprocessor components such as local clock grids (24) and a feedback loop (26) that feeds the chip clock back to the PLL (14). The local clock grids (24) feed the chip clock to base components of the microprocessor (12), such as latches (22) and flip-flops (28).
- As a clock signal, such as the chip clock shown in FIG. 2, is propagated to the various parts and components of a microprocessor, one or more types of system variations may alter the behavior and/or integrity of the clock signal. Common system variations include, but are not limited to, power variations, temperature variations, and process variations. Due to these and other variations across a microprocessor, a particular clock signal may arrive at different parts of the microprocessor at different times. This difference in the arrival of a clock signal at different system components is referred to and known in the art as “clock skew.”
- As partly discussed above, clock skew is a function of architectural factors such as load, device distribution across a microprocessor, device mismatch, and temperature and voltage gradients across the microprocessor. By designing a microprocessor that accounts for some of these variations, the amount of clock skew in the microprocessor may be reduced. The process of removing or decreasing clock skew is referred to and known in the art as “deskewing.”
- Clock deskewing is typically performed in an upper distribution layer of a clock distribution network. For example, in a clock distribution network that has a global and a local layer, deskewing is performed in the global layer. Similarly, in a network that has a global, a regional, and a local layer, deskewing is performed in the global and/or regional layers.
- FIG. 3 shows a typical clock distribution network (40) having a global distribution layer (42), a regional distribution layer (44), a local distribution layer (46), where clock deskewing occurs in the regional distribution layer (44). In FIG. 3, a PLL (48) distributes a chip clock to a set of one or more clock drivers/buffers (50), which, in turn output the chip clock to a set of deskewing buffers (52) in the regional distribution layer (44). The deskewing buffers (52) deskew the chip clock and then distribute the deskewed chip clock to a global clock grid (54), which is connected to one or more local clock grids (58), where the local clock grids (58) are connected to microprocessor components such as latches (56), flip-flops (60), and other types of circuit elements (not shown).
- A deskewing buffers, as shown in FIG. 3 are typically implemented as a delay locked loop (DLL). A DLL is a component that uses a control signal to maintain an output signal in a specific delay relationship with an input signal. The control signal indicates to the DLL how much delay, if any, the DLL needs to insert into the output signal. Because the amount of delay a DLL inserts is typically not a constant or predefined value, the DLL is known as a “variable delay circuit.”
- As shown in FIG. 3, when deskewing buffers are included in the regional distribution layer of a clock distribution network, adjusting global clock skew is a less onerous task. However, such deskewing does not account for clock skew contributed by devices and variations in the local distribution layer (such clock skew is referred to and known in the art as “localized clock skew”).
- According to one aspect of the present invention, an integrated circuit comprises a local delay locked loop, an adjustable delay locked loop comprising a tunable buffer that is connected to a clock grid, and a phase detector that indicates to the adjustable delay locked loop whether the tunable buffer needs to be modulated based on a reference clock and a feedback clock, where the reference clock is operatively connected to the local delay locked loop, and where the feedback clock is operatively connected to the clock grid.
- According to another aspect, a method for reducing clock skew on a clock grid comprises inputting a reference clock operatively connected to a local delay locked loop, where the local delay locked loop resides at a first location, inputting a feedback clock operatively connected to the clock grid, determining whether the feedback clock needs to be modulated based on the reference clock, and selectively adjusting a delay of a buffer connected to the clock grid dependent on the determination.
- According to another aspect, a method for decreasing clock skew comprises referencing a point on a clock grid to which to align other points on the clock grid by varying at least one delay of at least one tunable buffer connected to the clock grid.
- According to another aspect, an integrated circuit having a clock grid comprises referencing means for referencing a first point on the clock grid to align at least one other point.
- Other aspects and advantages of the invention will be apparent from the following description and the appended claims.
- FIG. 1 shows a typical computer system.
- FIG. 2 shows a typical clock distribution network.
- FIG. 3 shows a typical clock distribution network.
- FIG. 4a shows a component layout in accordance with an embodiment of the present invention.
- FIG. 4b shows a component layout in accordance with the embodiment shown in FIG. 4a.
- FIG. 5 shows a design in accordance with an embodiment of the present invention.
- Embodiments of the present invention relate to a method for reducing global clock skew in an integrated circuit. Embodiments of the present invention further relate to a circuit device implementation that reduces global clock skew. Embodiments of the present invention further relate to a technique for increasing computer system performance by reducing system uncertainties associated with clock skew in the computer system.
- Particularly, the present invention relates a technique for referencing a point on a clock grid for which to align other points on the clock grid by varying one or more delays of clock buffers associated with the clock grid. This technique helps decrease clock skew by reducing systematic components of clock skew in an integrated circuit.
- FIG. 4a shows an exemplary component layout of an integrated circuit (80) in accordance with an embodiment of the present invention. A local DLL (82) of the integrated circuit (80) outputs to one or more adjustable DLLs (84) (shown in FIG. 4a as DLL′). This output from the local DLL (82) serves a feedback clock to a PLL (not shown). The adjustable DLLs (84) use the output of the local DLL (82) as a reference to lock to. Specifically with reference to FIG. 4a, the adjustable DLLs (84) in the top and bottom rows lock to the adjustable DLLs (84) in the middle row and the adjustable DLLs (84) in the middle row lock to the local DLL (82). Positioned in between a pair of adjustable DLLs (84) is a phase detector (86), where the phase detector (86) outputs to an associated adjustable DLL (84). Delay elements within the adjustable DLLs (84) are replicated within a region of a global clock grid (not shown). Those skilled in the art will appreciate that such replication may result in replacing a portion of a global clock grid driver.
- FIG. 4b shows a detailed structure of a section (87) of the integrated circuit (80) in accordance with the embodiment shown in FIG. 4b. The phase detector (86) receives both a reference clock (shown in FIG. 4b as REF_CLK) from an adjacent adjustable DLL (not shown in FIG. 4b) and a feedback clock (shown in FIG. 4b as FEEDBACK) from the adjustable DLL (84) to which it is associated. The phase detector (86) determines whether a time phase of the feedback clock is aligned with the time phase of the reference clock. When the time phases of the feedback clock and the reference clock are not aligned, the phase detector (86) indicates as such on an up/down signal (shown in FIG. 4b as UP/DOWN) to a finite state machine (88) (shown in FIG. 4b as FSM) inside the adjustable DLL (84). The up/down signal generated by the phase detector (86) indicates whether the feedback clock needs to be sped up (by an “up” indication) or whether the feedback clock needs to be slowed down (by a “down” indication). Those skilled in the art will appreciate that the reference clock and feedback clock into the phase detector (86) may be implemented in one or metal layers of an integrated circuit in order to decrease the effect of transistor and voltage variations.
- The finite state machine (88) uses a counter function that counts the number of times the up/down signal is up and the number of times the up/down signal is down. Using these counts, the finite state machine (88) generates control bits to a multi-bit control bus (89) that is used to module the delay of one or more tunable buffers (90).
- The tunable buffers (90) in the adjustable DLL (84) are essentially delay elements that are replicated and distributed across a global clock grid (94). The adjustable buffers (90) are interleaved between regular global clock grid buffers (92). With a proper control setting into the tunable buffers (90), the delay of the global clock grid (94) may be modulated. For example, as a default control setting, a tunable buffer (90) has the same drive strength as a regular global clock grid buffer (92). As the control changes, the resulting delay of the tunable buffers (90) is interpolated with that of the regular global clock grid buffers (92) over the global clock grid (94), thereby changing an overall delay of the global clock grid (94).
- FIG. 5 shows an exemplary design of a tunable buffer (90) in accordance with an embodiment of the present invention. The tunable buffer (90) is implemented using parallel transistor stacks (94). The gate of each transistor in a transistor stack in is connected to a particular control bit on the control bus (89). When a control bit is asserted, the corresponding transistor stack contributes to an output current of the tunable buffer (90), thereby increasing the tunable buffer's drive strength. Conversely, when the control bit is deasserted, the corresponding transistor stack is tri-stated, thereby reducing the tunable buffer's drive strength.
- Those skilled in the art will appreciate that the number of control bits used to control a particular tunable buffer may be adjusted depending on the amount of skew that one wishes to adjust for and/or the amount of delay resolution one wishes to observe or have. It follows that using more control bits allows for a larger range of compensation and finer time step. Further, those skilled in the art will appreciate that the number of transistor stacks used in a tunable buffer may also be changed according to the amount of control bits one wishes to use.
- Advantages of the present invention may include one or more of the following. In some embodiments, because a point on a clock grid is referenced to align other points on the clock grid to, clock skew is reduced.
- In some embodiments, because localized adjustable DLLs are used to reduce global clock skew, clock skew introduced at the local distribution layer may be reduced.
- In some embodiments, because clock skew is decreased by using localized DLLs having tunable buffers that are connected to a global clock grid, a skew budget for a clock distribution network may be decreased.
- In some embodiments, because clock skew is reduced, system performance is increased.
- While the invention has been described with respect to a limited number of embodiments, those skilled in the art, having benefit of this disclosure, will appreciate that other embodiments can be devised which do not depart from the scope of the invention as disclosed herein. Accordingly, the scope of the invention should be limited only by the attached claims.
Claims (16)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/975,359 US6686785B2 (en) | 2001-10-11 | 2001-10-11 | Deskewing global clock skew using localized DLLs |
PCT/US2002/032578 WO2003032137A2 (en) | 2001-10-11 | 2002-10-11 | Deskewing global clock skew using localized adjustable delay circuits |
GB0408304A GB2399468A (en) | 2001-10-11 | 2002-10-11 | Deskewing global clock skew using localized adjustable delay circuits |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/975,359 US6686785B2 (en) | 2001-10-11 | 2001-10-11 | Deskewing global clock skew using localized DLLs |
Publications (2)
Publication Number | Publication Date |
---|---|
US20030071669A1 true US20030071669A1 (en) | 2003-04-17 |
US6686785B2 US6686785B2 (en) | 2004-02-03 |
Family
ID=25522942
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/975,359 Expired - Lifetime US6686785B2 (en) | 2001-10-11 | 2001-10-11 | Deskewing global clock skew using localized DLLs |
Country Status (3)
Country | Link |
---|---|
US (1) | US6686785B2 (en) |
GB (1) | GB2399468A (en) |
WO (1) | WO2003032137A2 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050237828A1 (en) * | 2004-04-27 | 2005-10-27 | Kennedy Joseph T | Distributed loop components |
US20050278131A1 (en) * | 2004-05-27 | 2005-12-15 | Rifani Michael C | Delay element calibration |
US7139348B1 (en) * | 2002-04-09 | 2006-11-21 | Applied Micro Circuits Corporation | Distributed clock network using all-digital master-slave delay lock loops |
US20070283297A1 (en) * | 2006-05-30 | 2007-12-06 | Thomas Hein | Signal processing circuit |
US20110050303A1 (en) * | 2009-08-27 | 2011-03-03 | Micron Technology, Inc. | Die location compensation |
EP1764669A3 (en) * | 2005-09-16 | 2014-03-26 | Fujitsu Limited | Clock signal generating and distributing apparatus |
US20150067383A1 (en) * | 2013-08-30 | 2015-03-05 | Cavium, Inc. | Distributed Delay Locked Loop |
Families Citing this family (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6897699B1 (en) * | 2002-07-19 | 2005-05-24 | Rambus Inc. | Clock distribution network with process, supply-voltage, and temperature compensation |
US6819138B2 (en) * | 2002-11-04 | 2004-11-16 | Sun Microsystems, Inc. | Dividing and distributing the drive strength of a single clock buffer |
US6973398B2 (en) * | 2003-03-10 | 2005-12-06 | Sun Microsystems, Inc. | System level reduction of clock skew based on local thermal profiling |
US6861886B1 (en) * | 2003-05-21 | 2005-03-01 | National Semiconductor Corporation | Clock deskew protocol using a delay-locked loop |
ATE387652T1 (en) * | 2003-12-19 | 2008-03-15 | Nxp Bv | CLOCK DISTRIBUTION IN INTEGRATED CIRCUITS |
US7129800B2 (en) * | 2004-02-04 | 2006-10-31 | Sun Microsystems, Inc. | Compensation technique to mitigate aging effects in integrated circuit components |
KR100837278B1 (en) * | 2007-02-27 | 2008-06-11 | 삼성전자주식회사 | Clock skew controllers and integrated circuits containing them |
US8205182B1 (en) | 2007-08-22 | 2012-06-19 | Cadence Design Systems, Inc. | Automatic synthesis of clock distribution networks |
US7795935B2 (en) * | 2007-09-29 | 2010-09-14 | Intel Corporation | Bias signal delivery |
US8643418B2 (en) * | 2011-06-02 | 2014-02-04 | Micron Technology, Inc. | Apparatus and methods for altering the timing of a clock signal |
US20130300458A1 (en) * | 2012-05-11 | 2013-11-14 | Stmicroelectronics Sa | Clock Signal Synchronization Circuit |
US8704576B1 (en) | 2013-02-05 | 2014-04-22 | International Business Machines Corporation | Variable resistance switch for wide bandwidth resonant global clock distribution |
US9054682B2 (en) | 2013-02-05 | 2015-06-09 | International Business Machines Corporation | Wide bandwidth resonant global clock distribution |
US9058130B2 (en) | 2013-02-05 | 2015-06-16 | International Business Machines Corporation | Tunable sector buffer for wide bandwidth resonant global clock distribution |
JP6136430B2 (en) * | 2013-03-25 | 2017-05-31 | 富士通株式会社 | Design support apparatus, design support method, and design support program |
US9432025B1 (en) | 2014-11-28 | 2016-08-30 | Altera Corporation | Techniques for reducing skew between clock signals |
US10333535B1 (en) | 2016-09-28 | 2019-06-25 | Altera Corporation | Techniques for signal skew compensation |
US10530370B1 (en) | 2018-11-21 | 2020-01-07 | Marvell International Ltd. | Glitch-free PLL Multiplexer |
US11402413B1 (en) | 2018-12-12 | 2022-08-02 | Marvell Asia Pte, Ltd. | Droop detection and mitigation |
US11545987B1 (en) | 2018-12-12 | 2023-01-03 | Marvell Asia Pte, Ltd. | Traversing a variable delay line in a deterministic number of clock cycles |
US11545981B1 (en) | 2018-12-31 | 2023-01-03 | Marvell Asia Pte, Ltd. | DLL-based clocking architecture with programmable delay at phase detector inputs |
US10784871B1 (en) | 2018-12-31 | 2020-09-22 | Marvell Asia Pte, Ltd. | Clocking architecture for DVFS with low-frequency DLL locking |
US11927612B1 (en) | 2022-04-07 | 2024-03-12 | Marvell Asia Pte Ltd | Digital droop detector |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6125157A (en) * | 1997-02-06 | 2000-09-26 | Rambus, Inc. | Delay-locked loop circuitry for clock delay adjustment |
US6140854A (en) * | 1999-01-25 | 2000-10-31 | Motorola, Inc. | System with DLL |
US6236695B1 (en) * | 1999-05-21 | 2001-05-22 | Intel Corporation | Output buffer with timing feedback |
US6330197B1 (en) * | 2000-07-31 | 2001-12-11 | Credence Systems Corporation | System for linearizing a programmable delay circuit |
US6346838B1 (en) * | 2001-01-05 | 2002-02-12 | Taiwan Semiconductor Manufacturing Corporation | Internal offset-canceled phase locked loop-based deskew buffer |
-
2001
- 2001-10-11 US US09/975,359 patent/US6686785B2/en not_active Expired - Lifetime
-
2002
- 2002-10-11 GB GB0408304A patent/GB2399468A/en not_active Withdrawn
- 2002-10-11 WO PCT/US2002/032578 patent/WO2003032137A2/en not_active Application Discontinuation
Cited By (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7139348B1 (en) * | 2002-04-09 | 2006-11-21 | Applied Micro Circuits Corporation | Distributed clock network using all-digital master-slave delay lock loops |
WO2005109148A1 (en) * | 2004-04-27 | 2005-11-17 | Intel Corporation | Distributed loop components |
US20050237828A1 (en) * | 2004-04-27 | 2005-10-27 | Kennedy Joseph T | Distributed loop components |
US7177205B2 (en) | 2004-04-27 | 2007-02-13 | Intel Corporation | Distributed loop components |
US7308372B2 (en) | 2004-05-27 | 2007-12-11 | Intel Corporation | Phase jitter measurement circuit |
US20060122806A1 (en) * | 2004-05-27 | 2006-06-08 | Rifani Michael C | Phase jitter measurement circuit |
US7024324B2 (en) * | 2004-05-27 | 2006-04-04 | Intel Corporation | Delay element calibration |
US20050278131A1 (en) * | 2004-05-27 | 2005-12-15 | Rifani Michael C | Delay element calibration |
EP1764669A3 (en) * | 2005-09-16 | 2014-03-26 | Fujitsu Limited | Clock signal generating and distributing apparatus |
US20070283297A1 (en) * | 2006-05-30 | 2007-12-06 | Thomas Hein | Signal processing circuit |
US20110050303A1 (en) * | 2009-08-27 | 2011-03-03 | Micron Technology, Inc. | Die location compensation |
US9160349B2 (en) * | 2009-08-27 | 2015-10-13 | Micron Technology, Inc. | Die location compensation |
US10063241B2 (en) | 2009-08-27 | 2018-08-28 | Micron Technology, Inc. | Die location compensation |
US20150067383A1 (en) * | 2013-08-30 | 2015-03-05 | Cavium, Inc. | Distributed Delay Locked Loop |
CN104426539A (en) * | 2013-08-30 | 2015-03-18 | 凯为公司 | Distributed delay locked loop |
US9335784B2 (en) * | 2013-08-30 | 2016-05-10 | Cavium, Inc. | Clock distribution circuit with distributed delay locked loop |
Also Published As
Publication number | Publication date |
---|---|
GB0408304D0 (en) | 2004-05-19 |
US6686785B2 (en) | 2004-02-03 |
WO2003032137A2 (en) | 2003-04-17 |
WO2003032137A3 (en) | 2003-12-11 |
GB2399468A (en) | 2004-09-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6686785B2 (en) | Deskewing global clock skew using localized DLLs | |
US6437650B1 (en) | Phase-locked loop or delay-locked loop circuitry for programmable logic devices | |
US8222921B2 (en) | Configurable time borrowing flip-flops | |
US6327318B1 (en) | Process, voltage, temperature independent switched delay compensation scheme | |
US7009433B2 (en) | Digitally controlled delay cells | |
US6657456B1 (en) | Programmable logic with on-chip DLL or PLL to distribute clock | |
US20030001650A1 (en) | Delay compensation circuit including a feedback loop | |
US6300807B1 (en) | Timing-control circuit device and clock distribution system | |
US5969551A (en) | Clock generator having DLL and semiconductor device having clock generator | |
US6928571B1 (en) | Digital system of adjusting delays on circuit boards | |
KR100733471B1 (en) | Delayed fixed loop circuit of semiconductor memory device and its control method | |
US6693473B2 (en) | Delay lock loop having a variable voltage regulator | |
US20140062552A1 (en) | Dll circuit and delay-locked method using the same | |
US6987407B2 (en) | Delay locked loops having delay time compensation and methods for compensating for delay time of the delay locked loops | |
US8134391B2 (en) | Semiconductor devices with signal synchronization circuits | |
US6614275B1 (en) | Adjustable capacitances for DLL loop and power supply noise filters | |
US7092313B2 (en) | Semiconductor integrated circuit | |
US6888385B2 (en) | Phase locked loop (PLL) for integrated circuits | |
US7157951B1 (en) | Digital clock manager capacitive trim unit | |
US20030163750A1 (en) | Clock grid skew reduction technique using biasable delay drivers | |
US7511544B2 (en) | Digital DLL circuit for an interface circuit in a semiconductor memory | |
KR100564547B1 (en) | Delay Compensation Circuit Provides Various Fine Delays | |
EP1014579B1 (en) | Circuitry and a method for introducing a delay | |
WO2004010583A1 (en) | Loop filter capacitor leakage current control | |
US20030169083A1 (en) | Dynamic delay line control |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SUN MICROSYSTEMS, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIU, DEAN;THORP, TYLER;TRIVEDI, PRADEEP R.;AND OTHERS;REEL/FRAME:012255/0393;SIGNING DATES FROM 20011008 TO 20011009 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: ORACLE AMERICA, INC., CALIFORNIA Free format text: MERGER AND CHANGE OF NAME;ASSIGNORS:ORACLE USA, INC.;SUN MICROSYSTEMS, INC.;ORACLE AMERICA, INC.;REEL/FRAME:037278/0727 Effective date: 20100212 |