US20030057484A1 - Semiconductor device and method of manufacturing the same - Google Patents
Semiconductor device and method of manufacturing the same Download PDFInfo
- Publication number
- US20030057484A1 US20030057484A1 US10/254,680 US25468002A US2003057484A1 US 20030057484 A1 US20030057484 A1 US 20030057484A1 US 25468002 A US25468002 A US 25468002A US 2003057484 A1 US2003057484 A1 US 2003057484A1
- Authority
- US
- United States
- Prior art keywords
- trench
- semiconductor substrate
- semiconductor device
- region
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 80
- 238000004519 manufacturing process Methods 0.000 title claims description 9
- 239000000758 substrate Substances 0.000 claims abstract description 53
- 238000000034 method Methods 0.000 claims description 35
- 239000012298 atmosphere Substances 0.000 claims description 18
- 238000005530 etching Methods 0.000 claims description 16
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 10
- 239000001301 oxygen Substances 0.000 claims description 10
- 229910052760 oxygen Inorganic materials 0.000 claims description 10
- CBENFWSGALASAD-UHFFFAOYSA-N Ozone Chemical compound [O-][O+]=O CBENFWSGALASAD-UHFFFAOYSA-N 0.000 claims description 6
- 239000007789 gas Substances 0.000 claims description 6
- 239000001257 hydrogen Substances 0.000 claims description 5
- 229910052739 hydrogen Inorganic materials 0.000 claims description 5
- 125000004435 hydrogen atom Chemical class [H]* 0.000 claims description 5
- 239000012212 insulator Substances 0.000 claims 4
- 230000001590 oxidative effect Effects 0.000 claims 2
- 230000003647 oxidation Effects 0.000 description 18
- 238000007254 oxidation reaction Methods 0.000 description 18
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 16
- 229910052814 silicon oxide Inorganic materials 0.000 description 16
- 239000013078 crystal Substances 0.000 description 13
- 230000007547 defect Effects 0.000 description 12
- 229910052581 Si3N4 Inorganic materials 0.000 description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 8
- 229910021417 amorphous silicon Inorganic materials 0.000 description 6
- 238000002955 isolation Methods 0.000 description 3
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 239000012141 concentrate Substances 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- LDDQLRUQCUTJBB-UHFFFAOYSA-N ammonium fluoride Chemical compound [NH4+].[F-] LDDQLRUQCUTJBB-UHFFFAOYSA-N 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- NBVXSUQYWXRMNV-UHFFFAOYSA-N fluoromethane Chemical compound FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 239000012299 nitrogen atmosphere Substances 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
- H01L21/76232—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials of trenches having a shape other than rectangular or V-shape, e.g. rounded corners, oblique or rounded trench walls
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0151—Manufacturing their isolation regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0188—Manufacturing their isolation regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- This invention relates to a semiconductor device and method for manufacturing the semiconductor device, and more particularly to a semiconductor device having an isolation of an STI and its manufacturing method.
- STI Shallow Trench Isolation
- FIG. 4 is an enlarged cross-sectional view of a semiconductor device 400 having conventional STI made by a process of its manufacturing.
- a gate-insulating film 20 is formed on a top surface of a semiconductor substrate 10 .
- a gate electrode 30 of an amorphous silicon film overlies the gate-insulating film 20 .
- a silicon nitride film 40 is deposited on the gate electrode 30 .
- a silicon oxide film 50 is deposited on the silicon nitride film 40 .
- the silicon nitride film 40 and the silicon oxide film 50 are selectively etched off to obtain a predetermined pattern by using a photolithography technique. After that, using the silicon oxide film 50 as a mask, the gate electrode 30 , the gate-insulating film 20 and the semiconductor substrate 10 are selectively removed by etching. By this etching, the trench 60 is formed to reach the semiconductor substrate 10 .
- the side and bottom surface portions of the trench 60 are oxidized by an RTO (rapid thermal oxidation) in an oxygen O 2 atmosphere heated to 1000° C.
- RTO rapid thermal oxidation
- FIG. 4 the trench 60 and its surrounding structure after the RTO treatment are shown in an enlarged scale.
- a silicon oxide film 70 is formed by the RTO.
- the silicon oxide film 70 protects the surface of the semiconductor substrate 10 , etc. from the air.
- the diffusion coefficient of an oxidation seed diffusing into silicon single crystal is smaller than that of an oxidation seed diffusing into amorphous silicon.
- Stresses rise in the periphery of the boundary portions (e.g. sides, edges and corners) between the side surface and the bottom surface of the trench 60 during the oxidation progress.
- the diffusion coefficient of an oxidation seed on the periphery of the boundary portions, where a relatively large stress rises, is smaller than that of an oxidation seed on the flat surface portions, where a relatively small stress rises.
- a gas including fluorocarbon e.g. CF 4 , C 3 F 8 , and so on
- RIE process e.g. CF 4 , C 3 F 8 , and so on
- the boundary portions 80 which are provided at the bottom portion of the trench 60 of the semiconductor device 400 , are more difficult to be oxidized than the flat surface portions inside the trench 60 .
- the oxide film becomes thinner and thinner toward the boundary portions 80 .
- the oxide film provided on the boundary portions 80 is thinner than the oxide film provided on their flat surfaces.
- the boundary portions 80 are sharpened, and have curved surfaces, each of which has a small curvature radius.
- the stress which rises in the boundary portions 80 includes not only the stress concentrated by the oxidation, but also includes the stress from an amorphous silicon, a silicon nitride film and a silicon oxide film which are deposited on the semiconductor substrate 10 .
- the stress concentration in the boundary portions 80 of the trench 60 easily causes crystal defects 90 in the boundary portions 80 .
- the crystal defects 90 cause e.g. a leakage of the carrier, therefore the crystal defects 90 interfere with the normal operations of the semiconductor devices. As a result, they cause a lower yield of the semiconductor devices.
- a semiconductor device comprising: a semiconductor substrate having a substrate top surface on which a device is to be formed; a gate electrode formed on said substrate top surface and electrically insulated from the semiconductor substrate by a gate-insulating film; a trench formed through the gate electrode into the semiconductor substrate to electrically insulate a device region for forming a device from the remainder region of the substrate top surface; and a boundary portion which is defined between a side surface of the trench and a bottom surface of the trench; wherein said boundary portion has spherical shapes having a curvature radius not smaller than 80 nm.
- a semiconductor device comprising: a semiconductor substrate having a substrate top surface on which a device is to be formed; a gate electrode formed on said substrate top surface and electrically insulated from the semiconductor substrate by a gate-insulating film; a trench formed through the gate electrode into the semiconductor substrate to electrically isolate a device region for forming a device from the remainder region of the substrate top surface; and oxidation films formed on a side surface of the trench and a bottom surface of the trench, respectively; wherein the thickness of the oxidation film formed on the side surface is same as that of the oxidation film formed on the bottom surface.
- a method for manufacturing a semiconductor device comprising: forming a gate-insulating film on a semiconductor substrate; forming a gate electrode on the gate-insulating film to be electrically insulated from the semiconductor substrate; etching the gate electrode, the gate insulting film and the semiconductor substrate to form a trench which is used to electrically isolate a device region for forming a device from the remainder region on the substrate top surface; further etching the inside of the trench using a gas containing Cl 2 or HBr.
- FIG. 1A is an enlarged cross-sectional view of a trench and its surrounding structure in a semiconductor device 100 having an STI under a process step of its manufacturing according to an embodiment of the invention
- FIG. 1B is an enlarged cross-sectional view of the trench and its surrounding structure in the semiconductor device 100 next step of the manufacturing process of FIG. 1A;
- FIG. 1C is an enlarged cross-sectional view of the trench and its surrounding structure in the semiconductor device 100 next step of the manufacturing process of FIG. 1B;
- FIG. 2A is an enlarged cross-sectional view of the boundary portion 80 shown in FIG. 4;
- FIG. 2B is an enlarged cross-sectional view of the boundary portion 80 shown in FIG. 1B;
- FIG. 3 is a diagram showing a graph that illustrates a relation between the curvature radius of the boundary portion 80 and a ratio of incidence of the leakage by the crystal defects at the standby state in the semiconductor device;
- FIG. 4 is an enlarged cross-sectional view of a trench and its surrounding structure in a conventional semiconductor device 400 having the STI.
- FIGS. 1A, 1B and 1 C are enlarged cross-sectional views of a trench and its surrounding structure in a semiconductor device 100 having STI according to an embodiment of the invention.
- the semiconductor device 100 is manufactured in the order of the steps shown in FIG. 1A, FIG. 1B and FIG. 1C.
- a gate-insulating film 20 is provided on a substrate,top surface 12 of a semiconductor substrate 10 .
- a gate electrode 30 of the amorphous silicon is provided on the gate-insulating film 20 .
- a silicon nitride film 40 is then deposited on the gate electrode 30 .
- a silicon oxide film 50 is deposited on the silicon nitride film 40 .
- the silicon oxide film 50 , the silicon nitride film 40 and the gate electrode 30 are selectively etched into a predetermined pattern by using the photolithography technique.
- the gate-insulating film 20 and semiconductor substrate 10 are selectively removed by an etching.
- a trench 60 is formed to penetrate the gate-insulating film 20 and reach the semiconductor substrate 10 .
- an RIE process under a high-pressure atmosphere in which an etching gas including Cl 2 and HBr is used, is added to the ordinary RIE process.
- the side and bottom surface portions of the trench 60 are oxidized by RTO in oxygen O 2 atmosphere held at 1000° C.
- FIG. 1B the trench 60 and the surrounding structure of the trench 60 after RTO treatment are shown in an enlarged scale.
- This oxidation process may be implemented in a hydrogen H 2 and oxygen O 2 atmosphere or in ozone O 3 atmosphere in lieu of oxygen O 2 atmosphere.
- the curvature radius of the boundary portions 80 may be larger when the oxidation process is implemented in the hydrogen H 2 and oxygen O 2 atmosphere or in the ozone O 3 atmosphere than when it is implemented in the oxygen O 2 atmosphere.
- the trench 60 is formed in the substrate surface of the semiconductor substrate 10 .
- the trench 60 electrically isolates a device region for forming a device from the remainder region of the substrate top surface.
- the boundary portions 80 are defined as portions between the bottom surface of said trench 60 and the side surface of said trench 60 .
- the boundary portions 80 have a curvature radius not smaller than 80 nm.
- the side surface 62 and the bottom surface 64 of the trench 60 is substantially planer. Namely, the curvature radiuses of the side surface 62 and the bottom surface 64 is substantially infinitely large.
- the RIE process using Cl 2 and HBr is further applied to the ordinary RIE process.
- an oxidation process using hydrogen H 2 and oxygen O 2 atmosphere or an ozone O 3 atmosphere after the ordinary etching step, can make the curvature radius of the boundary portions 80 large.
- the curvature radius of the boundary portions 80 can be large. And when the oxidation process is implemented in the hydrogen H 2 and oxygen O 2 atmosphere after the ordinary etching step, the curvature radius of the boundary portions 80 can also be large. Furthermore, when the oxidation process is implemented in the ozone O 3 atmosphere after the ordinary etching step, the curvature radius of the boundary portions 80 can also be large. Any one of these processes may be used. Of course, the RIE process using Cl 2 and HBr and any one of the oxidation processes using the Cl 2 and HBr atmosphere or using the ozone O 3 atmosphere may be combined.
- boundary portions 80 can be formed in spherical shapes having a large curvature radius, may be used in the instant embodiment.
- a silicon oxide material 90 is deposited to fill the trench 60 by using the HDP (High Density Plasma) technique. Then the silicon oxide material 90 is planarized by CMP, and the semiconductor substrate 10 is thereafter heated at approximately 900° C. in a nitrogen atmosphere. After the semiconductor substrate 10 is next exposed to NH 4 F solution, the silicon nitride film 40 is removed by phosphation at approximately 150° C. Thereafter, doped polysilicon 92 containing phosphor is deposited on the silicon oxide material 90 and the gate electrode 30 by low-pressure CVD.
- HDP High Density Plasma
- an ONO film (a three-component film consisting of an oxide film, a nitride film and a oxide film) 101 , an amorphous silicon film 103 containing phosphor, WSi film 105 and a silicon oxide film 107 are deposited using LP-CVD (Low-Pressure Chemical Vapor Deposition).
- LP-CVD Low-Pressure Chemical Vapor Deposition
- the silicon oxide film 107 is selectively removed by RIE etching into a predetermined pattern by photolithography. Using the silicon oxide film 107 as a mask, the ONO film 101 , the amorphous silicon film 103 and the WSi film 105 are selectively removed by RIE etching.
- the semiconductor device 100 having isolations of the trench 60 is completed.
- FIG. 2A and 2B show an enlarged cross-sectional view of the boundary portions 80 shown in FIG. 4 and the boundary portions 80 shown in FIG. 1B, respectively.
- the cross-sectional views in FIG. 2A and 2B show the states of the boundary portions 80 in which the silicon oxide films 70 are removed.
- the stress concentration in the boundary portions 80 of the trench 60 causes crystal defects 90 in the boundary portions 80 easily.
- the crystal defects 90 adversely affect the normal operations of the semiconductor device 400 , and cause trouble in the semiconductor devices 400 . For example, if the crystal defects 90 in the boundary portions 80 go through a well portion, then carriers leak from the well portion. Thus, a leakage occurs at the standby state in the semiconductor device 400 .
- the curvature radius of the boundary portions 80 in the semiconductor device 100 in accordance with the instance embodiment is large, as shown in FIG. 2B, a stress does not easily concentrate in the boundary portions 80 . Since the stress is hardly concentrated in the boundary portions 80 , crystal defects 90 hardly occur in the boundary portions 80 . Therefore, the semiconductor device 100 can function well, and the semiconductor device 100 hardly breaks down.
- the curvature radius of the boundary portions 80 is not smaller than approximately 80 nm. In order that the curvature radius of the boundary portions 80 are easily understood, the radii are illustrated by broken line circles in FIG. 2A and FIG. 2B.
- FIG. 3 is a graph showing the relation between the curvature radius of the boundary portions 80 and the ratio of the leakage caused by crystal defects at the standby state of the semiconductor device.
- the curvature radius of the boundary portions 80 in the conventional semiconductor device 400 is smaller than approximately 50 nm.
- the ratio of the leakage becomes more than approximately 3%.
- the curvature radius of the boundary portions 80 in the semiconductor device 100 according to the instant embodiment is larger than approximately 80 nm.
- the ratio of the leakage becomes approximately 0%.
- the graph in FIG. 3 indicates that when the curvature radius of the boundary portions 80 at the bottom of the trench 60 becomes large, the ratio of the leakage decreases.
- the curvature radius of the boundary portions 80 of the semiconductor device 100 according to the instant embodiment is larger than that of the conventional semiconductor device 400 , the stress does not rise easier on the boundary portions 80 of the semiconductor device 100 than on that of the conventional semiconductor device 400 . Therefore, crystal defects 90 hardly occur in the boundary portions: 80 of the semiconductor device 100 .
- the normal operations of the semiconductor device 100 are not interfered with. For example, the crystal defects 90 do not arise at the boundary portions 80 , so that carriers do not leak from the well portion. Thus, a leakage occurs at the standby state in the semiconductor device 100 .
- a stress does not concentrate on the periphery of the boundary portions (e.g. sides, edges and corners) between the surfaces of the trench used for STI. Therefore, crystal defects do not occur in the boundary portions, and failures do not arise in the device.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Element Separation (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
A semiconductor device comprising a semiconductor substrate having a substrate top surface on which a device is to be formed; a gate electrode electrically insulated from said semiconductor substrate by a gate-insulating film; a trench formed through said gate electrode into said semiconductor substrate to electrically isolate a device region for forming a device from the remainder region of said substrate top surface; and a boundary portion which is defined between a side surface of said trench and a bottom surface of said trench; wherein said boundary portion have spherical shapes having a curvature radius not smaller than 80 nm.
Description
- This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2001-296391, filed on Sep. 27, 2001, the entire contents of which are incorporated herein by reference.
- 1. Field of the Invention
- This invention relates to a semiconductor device and method for manufacturing the semiconductor device, and more particularly to a semiconductor device having an isolation of an STI and its manufacturing method.
- 2. Related Background Art
- For the purpose of downsizing semiconductor devices, the method of isolating elements by STI (Shallow Trench Isolation) has been used for years in lieu of the technique using selective oxidation for isolating elements. STI is a technique for electrically isolating device regions for forming devices from other regions in a semiconductor device by providing shallow trenches. In STI, trenches are formed in device isolating regions instead of using selective oxidation thereof.
- FIG. 4 is an enlarged cross-sectional view of a
semiconductor device 400 having conventional STI made by a process of its manufacturing. A gate-insulatingfilm 20 is formed on a top surface of asemiconductor substrate 10. Agate electrode 30 of an amorphous silicon film overlies the gate-insulating film 20. Asilicon nitride film 40 is deposited on thegate electrode 30. Asilicon oxide film 50 is deposited on thesilicon nitride film 40. - The
silicon nitride film 40 and thesilicon oxide film 50 are selectively etched off to obtain a predetermined pattern by using a photolithography technique. After that, using thesilicon oxide film 50 as a mask, thegate electrode 30, the gate-insulatingfilm 20 and thesemiconductor substrate 10 are selectively removed by etching. By this etching, thetrench 60 is formed to reach thesemiconductor substrate 10. - Subsequently, the side and bottom surface portions of the
trench 60 are oxidized by an RTO (rapid thermal oxidation) in an oxygen O2 atmosphere heated to 1000° C. In FIG. 4, thetrench 60 and its surrounding structure after the RTO treatment are shown in an enlarged scale. - On the side surface and the bottom surface of the
trench 60, asilicon oxide film 70 is formed by the RTO. Thesilicon oxide film 70 protects the surface of thesemiconductor substrate 10, etc. from the air. - When the
trench 60 is oxidized in the oxygen O2 atmosphere, the diffusion coefficient of an oxidation seed diffusing into silicon single crystal is smaller than that of an oxidation seed diffusing into amorphous silicon. Stresses rise in the periphery of the boundary portions (e.g. sides, edges and corners) between the side surface and the bottom surface of thetrench 60 during the oxidation progress. The diffusion coefficient of an oxidation seed on the periphery of the boundary portions, where a relatively large stress rises, is smaller than that of an oxidation seed on the flat surface portions, where a relatively small stress rises. In general, a gas including fluorocarbon (e.g. CF4, C3F8, and so on) is often used in RIE process. - Therefore, the
boundary portions 80, which are provided at the bottom portion of thetrench 60 of thesemiconductor device 400, are more difficult to be oxidized than the flat surface portions inside thetrench 60. Thus, the oxide film becomes thinner and thinner toward theboundary portions 80. Further, the oxide film provided on theboundary portions 80 is thinner than the oxide film provided on their flat surfaces. As a result, theboundary portions 80 are sharpened, and have curved surfaces, each of which has a small curvature radius. - The sharper the
boundary portions 80 and the smaller the curvature radius of the curved surface in theboundary portions 80 becomes, as shown in FIG. 2A, the larger the stress becomes therein. The stress which rises in theboundary portions 80 includes not only the stress concentrated by the oxidation, but also includes the stress from an amorphous silicon, a silicon nitride film and a silicon oxide film which are deposited on thesemiconductor substrate 10. - As shown in FIG. 2A, the stress concentration in the
boundary portions 80 of thetrench 60 easily causescrystal defects 90 in theboundary portions 80. Thecrystal defects 90 cause e.g. a leakage of the carrier, therefore thecrystal defects 90 interfere with the normal operations of the semiconductor devices. As a result, they cause a lower yield of the semiconductor devices. - According to an embodiment of the invention, there is provided a semiconductor device comprising: a semiconductor substrate having a substrate top surface on which a device is to be formed; a gate electrode formed on said substrate top surface and electrically insulated from the semiconductor substrate by a gate-insulating film; a trench formed through the gate electrode into the semiconductor substrate to electrically insulate a device region for forming a device from the remainder region of the substrate top surface; and a boundary portion which is defined between a side surface of the trench and a bottom surface of the trench; wherein said boundary portion has spherical shapes having a curvature radius not smaller than 80 nm.
- According to a further embodiment of the invention, there is provided a semiconductor device comprising: a semiconductor substrate having a substrate top surface on which a device is to be formed; a gate electrode formed on said substrate top surface and electrically insulated from the semiconductor substrate by a gate-insulating film; a trench formed through the gate electrode into the semiconductor substrate to electrically isolate a device region for forming a device from the remainder region of the substrate top surface; and oxidation films formed on a side surface of the trench and a bottom surface of the trench, respectively; wherein the thickness of the oxidation film formed on the side surface is same as that of the oxidation film formed on the bottom surface.
- According to an embodiment of the invention, there is provided a method for manufacturing a semiconductor device comprising: forming a gate-insulating film on a semiconductor substrate; forming a gate electrode on the gate-insulating film to be electrically insulated from the semiconductor substrate; etching the gate electrode, the gate insulting film and the semiconductor substrate to form a trench which is used to electrically isolate a device region for forming a device from the remainder region on the substrate top surface; further etching the inside of the trench using a gas containing Cl2 or HBr.
- FIG. 1A is an enlarged cross-sectional view of a trench and its surrounding structure in a
semiconductor device 100 having an STI under a process step of its manufacturing according to an embodiment of the invention; - FIG. 1B is an enlarged cross-sectional view of the trench and its surrounding structure in the
semiconductor device 100 next step of the manufacturing process of FIG. 1A; - FIG. 1C is an enlarged cross-sectional view of the trench and its surrounding structure in the
semiconductor device 100 next step of the manufacturing process of FIG. 1B; - FIG. 2A is an enlarged cross-sectional view of the
boundary portion 80 shown in FIG. 4; - FIG. 2B is an enlarged cross-sectional view of the
boundary portion 80 shown in FIG. 1B; - FIG. 3 is a diagram showing a graph that illustrates a relation between the curvature radius of the
boundary portion 80 and a ratio of incidence of the leakage by the crystal defects at the standby state in the semiconductor device; and - FIG. 4 is an enlarged cross-sectional view of a trench and its surrounding structure in a
conventional semiconductor device 400 having the STI. - Embodiments of the invention will be explained below with reference to the drawings. The embodiments, however, should not be construed to limit the invention.
- FIGS. 1A, 1B and1C are enlarged cross-sectional views of a trench and its surrounding structure in a
semiconductor device 100 having STI according to an embodiment of the invention. Thesemiconductor device 100 is manufactured in the order of the steps shown in FIG. 1A, FIG. 1B and FIG. 1C. - First referring to FIG. 1A, a gate-insulating
film 20 is provided on a substrate,top surface 12 of asemiconductor substrate 10. Agate electrode 30 of the amorphous silicon is provided on the gate-insulatingfilm 20. Asilicon nitride film 40 is then deposited on thegate electrode 30. Further, asilicon oxide film 50 is deposited on thesilicon nitride film 40. - The
silicon oxide film 50, thesilicon nitride film 40 and thegate electrode 30 are selectively etched into a predetermined pattern by using the photolithography technique. - Referring to FIG. 1B, then, using the
silicon oxide film 50 as a mask, the gate-insulatingfilm 20 andsemiconductor substrate 10 are selectively removed by an etching. In this etching, atrench 60 is formed to penetrate the gate-insulatingfilm 20 and reach thesemiconductor substrate 10. When thesemiconductor substrate 10 is etched to form thetrench 60, an RIE process under a high-pressure atmosphere, in which an etching gas including Cl2 and HBr is used, is added to the ordinary RIE process. These RIE processes using Cl2 and HBr and the ordinary RIE process are implemented consecutively in the same chamber. - Subsequently, the side and bottom surface portions of the
trench 60 are oxidized by RTO in oxygen O2 atmosphere held at 1000° C. In FIG. 1B, thetrench 60 and the surrounding structure of thetrench 60 after RTO treatment are shown in an enlarged scale. This oxidation process may be implemented in a hydrogen H2 and oxygen O2 atmosphere or in ozone O3 atmosphere in lieu of oxygen O2 atmosphere. The curvature radius of theboundary portions 80 may be larger when the oxidation process is implemented in the hydrogen H2 and oxygen O2 atmosphere or in the ozone O3 atmosphere than when it is implemented in the oxygen O2 atmosphere. - In this way, the
trench 60 is formed in the substrate surface of thesemiconductor substrate 10. Thetrench 60 electrically isolates a device region for forming a device from the remainder region of the substrate top surface. Theboundary portions 80 are defined as portions between the bottom surface of saidtrench 60 and the side surface of saidtrench 60. In the instant embodiment, theboundary portions 80 have a curvature radius not smaller than 80 nm. In addition, theside surface 62 and thebottom surface 64 of thetrench 60 is substantially planer. Namely, the curvature radiuses of theside surface 62 and thebottom surface 64 is substantially infinitely large. - In the instant embodiment, when the
semiconductor substrate 10 is etched to form thetrench 60, the RIE process using Cl2 and HBr is further applied to the ordinary RIE process. However, even if the ordinary RIE process is implemented without adding the RIE process of Cl2 and HBr, an oxidation process using hydrogen H2 and oxygen O2 atmosphere or an ozone O3 atmosphere, after the ordinary etching step, can make the curvature radius of theboundary portions 80 large. - Namely, When the RIE process using Cl2 and HBr is added to the ordinary RIE process, the curvature radius of the
boundary portions 80 can be large. And when the oxidation process is implemented in the hydrogen H2 and oxygen O2 atmosphere after the ordinary etching step, the curvature radius of theboundary portions 80 can also be large. Furthermore, when the oxidation process is implemented in the ozone O3 atmosphere after the ordinary etching step, the curvature radius of theboundary portions 80 can also be large. Any one of these processes may be used. Of course, the RIE process using Cl2 and HBr and any one of the oxidation processes using the Cl2 and HBr atmosphere or using the ozone O3 atmosphere may be combined. - Any other methods, by which the
boundary portions 80 can be formed in spherical shapes having a large curvature radius, may be used in the instant embodiment. - After that, as shown in FIG. 1C, a
silicon oxide material 90 is deposited to fill thetrench 60 by using the HDP (High Density Plasma) technique. Then thesilicon oxide material 90 is planarized by CMP, and thesemiconductor substrate 10 is thereafter heated at approximately 900° C. in a nitrogen atmosphere. After thesemiconductor substrate 10 is next exposed to NH4F solution, thesilicon nitride film 40 is removed by phosphation at approximately 150° C. Thereafter, dopedpolysilicon 92 containing phosphor is deposited on thesilicon oxide material 90 and thegate electrode 30 by low-pressure CVD. Then, an ONO film (a three-component film consisting of an oxide film, a nitride film and a oxide film) 101, anamorphous silicon film 103 containing phosphor,WSi film 105 and asilicon oxide film 107 are deposited using LP-CVD (Low-Pressure Chemical Vapor Deposition). - The
silicon oxide film 107 is selectively removed by RIE etching into a predetermined pattern by photolithography. Using thesilicon oxide film 107 as a mask, theONO film 101, theamorphous silicon film 103 and theWSi film 105 are selectively removed by RIE etching. - Through some further steps, the
semiconductor device 100 having isolations of thetrench 60 is completed. - FIG. 2A and 2B show an enlarged cross-sectional view of the
boundary portions 80 shown in FIG. 4 and theboundary portions 80 shown in FIG. 1B, respectively. The cross-sectional views in FIG. 2A and 2B show the states of theboundary portions 80 in which thesilicon oxide films 70 are removed. - In the
conventional semiconductor device 400, the sharper theboundary portions 80 or the smaller the curvature radius of theboundary portions 80 becomes, as shown in FIG. 2A, the larger the stress thereto. The stress concentration in theboundary portions 80 of thetrench 60 causescrystal defects 90 in theboundary portions 80 easily. Thecrystal defects 90 adversely affect the normal operations of thesemiconductor device 400, and cause trouble in thesemiconductor devices 400. For example, if thecrystal defects 90 in theboundary portions 80 go through a well portion, then carriers leak from the well portion. Thus, a leakage occurs at the standby state in thesemiconductor device 400. - Meanwhile, since the curvature radius of the
boundary portions 80 in thesemiconductor device 100 in accordance with the instance embodiment is large, as shown in FIG. 2B, a stress does not easily concentrate in theboundary portions 80. Since the stress is hardly concentrated in theboundary portions 80,crystal defects 90 hardly occur in theboundary portions 80. Therefore, thesemiconductor device 100 can function well, and thesemiconductor device 100 hardly breaks down. In the instant embodiment, the curvature radius of theboundary portions 80 is not smaller than approximately 80 nm. In order that the curvature radius of theboundary portions 80 are easily understood, the radii are illustrated by broken line circles in FIG. 2A and FIG. 2B. - FIG. 3 is a graph showing the relation between the curvature radius of the
boundary portions 80 and the ratio of the leakage caused by crystal defects at the standby state of the semiconductor device. The curvature radius of theboundary portions 80 in theconventional semiconductor device 400 is smaller than approximately 50 nm. When the curvature radius of theboundary portions 80 is smaller than 50 nm, as shown in FIG. 3, the ratio of the leakage becomes more than approximately 3%. - Meanwhile, the curvature radius of the
boundary portions 80 in thesemiconductor device 100 according to the instant embodiment is larger than approximately 80 nm. When the curvature radius of theboundary portions 80 is larger than 80 nm, as shown in FIG. 3, the ratio of the leakage becomes approximately 0%. - Namely, the graph in FIG. 3 indicates that when the curvature radius of the
boundary portions 80 at the bottom of thetrench 60 becomes large, the ratio of the leakage decreases. - Since the curvature radius of the
boundary portions 80 of thesemiconductor device 100 according to the instant embodiment is larger than that of theconventional semiconductor device 400, the stress does not rise easier on theboundary portions 80 of thesemiconductor device 100 than on that of theconventional semiconductor device 400. Therefore,crystal defects 90 hardly occur in the boundary portions: 80 of thesemiconductor device 100. The normal operations of thesemiconductor device 100 are not interfered with. For example, thecrystal defects 90 do not arise at theboundary portions 80, so that carriers do not leak from the well portion. Thus, a leakage occurs at the standby state in thesemiconductor device 100. - According to the instant embodiment, a stress does not concentrate on the periphery of the boundary portions (e.g. sides, edges and corners) between the surfaces of the trench used for STI. Therefore, crystal defects do not occur in the boundary portions, and failures do not arise in the device.
Claims (11)
1. A semiconductor device comprising:
a semiconductor substrate having a substrate top surface on which a device is to be formed;
a gate electrode formed on said substrate top surface and electrically insulated from said semiconductor substrate by a gate-insulating film;
a trench formed through said gate electrode into said semiconductor substrate to electrically isolate a device region for forming a device from the remainder region of said substrate top surface; and
a boundary portion which is defined between a side surface of said trench and a bottom surface of said trench;
wherein said boundary portion have spherical shapes having a curvature radius not smaller than 80 nm.
2.The semiconductor device according to claim 1 , further comprising an insulator filled inside said trench to electrically isolate said device region from the remainder region.
3. A semiconductor device comprising:
a semiconductor substrate having a substrate top surface on which a device is to be formed;
a gate electrode formed on said substrate top surface and electrically insulated from said semiconductor substrate by a gate-insulating film;
a trench formed through said gate electrode into said semiconductor substrate to electrically isolate a device region for forming a device from the remainder region of the substrate top surface; and
oxide films formed on a side surface of said trench and a bottom surface of said trench, respectively;
wherein the thickness of said oxide film formed on the side surface is same as that of said oxide film formed on the bottom surface.
4. The semiconductor device according to claim 3 , further comprising a insulator filled inside said trench to electrically isolate said device region from the remainder region.
5.The semiconductor device according to claim 1 , wherein the side surface and the bottom surface of said trench are substantially planer.
6.The semiconductor device according to claim 3 , wherein the side surface and the bottom surface of said trench are substantially planer.
7. A method for manufacturing a semiconductor device comprising:
forming a gate-insulating film on a semiconductor substrate;
forming a gate electrode on said gate-insulating film to be electrically insulated from said semiconductor substrate;
etching said gate electrode, said gate insulting film and said semiconductor substrate to form a trench which is used to electrically isolate a device region for forming a device from the remainder region on the substrate top surface; and
etching the inside of said trench using a gas containing Cl2 or HBr.
8. The method according to claim 7 , further comprising after etching said trench using a gas containing Cl2 or HBr:
oxidizing the inside of said trench in a hydrogen H2 and oxygen O2 atmosphere.
9. The method according to claim 7 , further comprising after etching said trench using a gas containing Cl2 or HBr:
oxidizing the inside of said trench in an ozone O3 atmosphere.
10. The method according to claim 8 , further comprising:
filling an insulator inside said trench to electrically isolate said device region from the remainder region.
11. The method according to claim 9 , further comprising:
filling an insulator inside said trench to electrically isolate said device region from the remainder region.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/948,661 US7368342B2 (en) | 2001-09-27 | 2004-09-24 | Semiconductor device and method of manufacturing the same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2001-296391 | 2001-09-27 | ||
JP2001296391A JP2003100860A (en) | 2001-09-27 | 2001-09-27 | Semiconductor device |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/948,661 Division US7368342B2 (en) | 2001-09-27 | 2004-09-24 | Semiconductor device and method of manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20030057484A1 true US20030057484A1 (en) | 2003-03-27 |
Family
ID=19117642
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/254,680 Abandoned US20030057484A1 (en) | 2001-09-27 | 2002-09-26 | Semiconductor device and method of manufacturing the same |
US10/948,661 Expired - Fee Related US7368342B2 (en) | 2001-09-27 | 2004-09-24 | Semiconductor device and method of manufacturing the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/948,661 Expired - Fee Related US7368342B2 (en) | 2001-09-27 | 2004-09-24 | Semiconductor device and method of manufacturing the same |
Country Status (4)
Country | Link |
---|---|
US (2) | US20030057484A1 (en) |
JP (1) | JP2003100860A (en) |
KR (3) | KR20030027743A (en) |
CN (1) | CN1411048A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7095093B2 (en) | 2001-06-29 | 2006-08-22 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing a semiconductor device |
JP7592464B2 (en) | 2020-11-06 | 2024-12-02 | キオクシア株式会社 | Semiconductor memory device |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070059874A1 (en) * | 2005-07-06 | 2007-03-15 | Sematech, Inc. | Dual Metal Gate and Method of Manufacture |
JP4322856B2 (en) * | 2005-09-29 | 2009-09-02 | 株式会社東芝 | Chemical reactor and fuel cell system |
KR100897958B1 (en) | 2007-10-15 | 2009-05-18 | 주식회사 동부하이텍 | A device isolation film of a semiconductor device and a method of forming the same |
JP5966301B2 (en) * | 2011-09-29 | 2016-08-10 | 富士通株式会社 | Compound semiconductor device and manufacturing method thereof |
CN114864477B (en) * | 2021-01-20 | 2024-09-20 | 长鑫存储技术有限公司 | Semiconductor structure and manufacturing method thereof |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6081662A (en) * | 1996-05-27 | 2000-06-27 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device including trench isolation structure and a method of manufacturing thereof |
US6482701B1 (en) * | 1999-08-04 | 2002-11-19 | Denso Corporation | Integrated gate bipolar transistor and method of manufacturing the same |
US6600189B1 (en) * | 1997-06-30 | 2003-07-29 | Kabushiki Kaisha Toshiba | Semiconductor device and semiconductor device manufacturing method |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0620108B2 (en) | 1987-03-23 | 1994-03-16 | 三菱電機株式会社 | Method for manufacturing semiconductor device |
JPH09162168A (en) | 1995-12-05 | 1997-06-20 | Nissan Motor Co Ltd | Fabricatin of semiconductor device |
US5882982A (en) * | 1997-01-16 | 1999-03-16 | Vlsi Technology, Inc. | Trench isolation method |
US6165854A (en) | 1998-05-04 | 2000-12-26 | Texas Instruments - Acer Incorporated | Method to form shallow trench isolation with an oxynitride buffer layer |
JP3472482B2 (en) * | 1998-06-30 | 2003-12-02 | 富士通株式会社 | Semiconductor device manufacturing method and manufacturing apparatus |
JP3420103B2 (en) | 1999-04-13 | 2003-06-23 | Necエレクトロニクス株式会社 | Silicon shallow trench etching method for element isolation |
JP3566880B2 (en) | 1999-04-28 | 2004-09-15 | シャープ株式会社 | Method of forming element isolation region |
US6140206A (en) | 1999-06-14 | 2000-10-31 | Chartered Semiconductor Manufacturing Ltd. | Method to form shallow trench isolation structures |
US6207534B1 (en) * | 1999-09-03 | 2001-03-27 | Chartered Semiconductor Manufacturing Ltd. | Method to form narrow and wide shallow trench isolations with different trench depths to eliminate isolation oxide dishing |
US6277710B1 (en) * | 1999-11-15 | 2001-08-21 | Chartered Semiconductor Manufacturing Ltd. | Method of forming shallow trench isolation |
JP2003007864A (en) * | 2001-06-22 | 2003-01-10 | Nec Corp | Method for manufacturing non-volatile semiconductor memory device |
US6720235B2 (en) * | 2002-09-10 | 2004-04-13 | Silicon Integrated System Corp. | Method of forming shallow trench isolation in a semiconductor substrate |
-
2001
- 2001-09-27 JP JP2001296391A patent/JP2003100860A/en active Pending
-
2002
- 2002-09-26 CN CN02143342A patent/CN1411048A/en active Pending
- 2002-09-26 US US10/254,680 patent/US20030057484A1/en not_active Abandoned
- 2002-09-26 KR KR1020020058386A patent/KR20030027743A/en not_active Ceased
-
2004
- 2004-09-24 US US10/948,661 patent/US7368342B2/en not_active Expired - Fee Related
- 2004-11-17 KR KR10-2004-0093911A patent/KR100538726B1/en not_active Expired - Fee Related
- 2004-11-17 KR KR10-2004-0093912A patent/KR100470573B1/en not_active Expired - Fee Related
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6081662A (en) * | 1996-05-27 | 2000-06-27 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device including trench isolation structure and a method of manufacturing thereof |
US6600189B1 (en) * | 1997-06-30 | 2003-07-29 | Kabushiki Kaisha Toshiba | Semiconductor device and semiconductor device manufacturing method |
US6482701B1 (en) * | 1999-08-04 | 2002-11-19 | Denso Corporation | Integrated gate bipolar transistor and method of manufacturing the same |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7095093B2 (en) | 2001-06-29 | 2006-08-22 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing a semiconductor device |
US20060244098A1 (en) * | 2001-06-29 | 2006-11-02 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing a semiconductor device |
JP7592464B2 (en) | 2020-11-06 | 2024-12-02 | キオクシア株式会社 | Semiconductor memory device |
Also Published As
Publication number | Publication date |
---|---|
JP2003100860A (en) | 2003-04-04 |
US20050040439A1 (en) | 2005-02-24 |
US7368342B2 (en) | 2008-05-06 |
KR100470573B1 (en) | 2005-02-21 |
KR100538726B1 (en) | 2005-12-26 |
KR20040111237A (en) | 2004-12-31 |
KR20040111236A (en) | 2004-12-31 |
CN1411048A (en) | 2003-04-16 |
KR20030027743A (en) | 2003-04-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100338767B1 (en) | Trench Isolation structure and semiconductor device having the same, trench isolation method | |
US7683455B2 (en) | Semiconductor device and method of manufacturing thereof | |
US6797579B2 (en) | Semiconductor device having trench isolation structure and method of fabricating the same | |
KR100224700B1 (en) | Isolation method of semiconductor device | |
US6855591B2 (en) | Nonvolatile memory device having STI structure and method of fabricating the same | |
US20020127818A1 (en) | Recess-free trench isolation structure and method of forming the same | |
US6602792B2 (en) | Method for reducing stress of sidewall oxide layer of shallow trench isolation | |
US7368342B2 (en) | Semiconductor device and method of manufacturing the same | |
KR20000073114A (en) | Trench isolation method using selective epitaxial growth | |
US7095093B2 (en) | Semiconductor device and method of manufacturing a semiconductor device | |
US6503815B1 (en) | Method for reducing stress and encroachment of sidewall oxide layer of shallow trench isolation | |
US6211021B1 (en) | Method for forming a borderless contact | |
US6872632B2 (en) | Method of fabricating semiconductor device | |
US6521509B2 (en) | Semiconductor device and method of manufacturing the same | |
JP2953447B2 (en) | Manufacturing method of groove-separated semiconductor device | |
US6624041B2 (en) | Method for forming trench type isolation film using annealing | |
JP3844896B2 (en) | Semiconductor device isolation structure and method of forming the same | |
US7501326B2 (en) | Method for forming isolation layer of semiconductor device | |
US6537917B2 (en) | Method for fabricating electrically insulating layers | |
JP2005123327A (en) | Semiconductor device and manufacturing method of semiconductor device | |
KR100459693B1 (en) | Trench isolation method of semiconductor device to prevent gate oxide layer from being deteriorated | |
KR20010038051A (en) | Method for forming an isolation film of trench type using H2 flow | |
KR19990053453A (en) | Semiconductor Device Formation Method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SONODA, MASAHISA;TSUNODA, HIROAKI;SAKAGAMI, EIJI;AND OTHERS;REEL/FRAME:013334/0672 Effective date: 20020919 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |