US20030048361A1 - Digital camera - Google Patents
Digital camera Download PDFInfo
- Publication number
- US20030048361A1 US20030048361A1 US10/175,709 US17570902A US2003048361A1 US 20030048361 A1 US20030048361 A1 US 20030048361A1 US 17570902 A US17570902 A US 17570902A US 2003048361 A1 US2003048361 A1 US 2003048361A1
- Authority
- US
- United States
- Prior art keywords
- digital image
- digital
- image
- recited
- processor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 claims abstract description 33
- 230000015654 memory Effects 0.000 claims description 64
- 238000012545 processing Methods 0.000 claims description 48
- 239000000872 buffer Substances 0.000 claims description 29
- 238000005070 sampling Methods 0.000 claims description 17
- 238000012805 post-processing Methods 0.000 claims description 9
- 238000007781 pre-processing Methods 0.000 claims description 9
- 238000003860 storage Methods 0.000 claims description 8
- 230000004075 alteration Effects 0.000 claims description 2
- 230000008878 coupling Effects 0.000 claims 1
- 238000010168 coupling process Methods 0.000 claims 1
- 238000005859 coupling reaction Methods 0.000 claims 1
- 238000010348 incorporation Methods 0.000 claims 1
- 238000003384 imaging method Methods 0.000 abstract description 21
- 238000010586 diagram Methods 0.000 description 22
- 238000012937 correction Methods 0.000 description 14
- 239000003086 colorant Substances 0.000 description 7
- 230000008569 process Effects 0.000 description 7
- 230000008901 benefit Effects 0.000 description 6
- 230000003287 optical effect Effects 0.000 description 6
- 230000000737 periodic effect Effects 0.000 description 6
- 230000006835 compression Effects 0.000 description 5
- 238000007906 compression Methods 0.000 description 5
- 238000001914 filtration Methods 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 5
- 238000003491 array Methods 0.000 description 3
- 230000008859 change Effects 0.000 description 3
- 230000003750 conditioning effect Effects 0.000 description 3
- 238000003702 image correction Methods 0.000 description 3
- 230000010354 integration Effects 0.000 description 3
- 238000012795 verification Methods 0.000 description 3
- FYZYXYLPBWLLGI-AUOPOVQUSA-N Genipin 1-beta-gentiobioside Chemical compound C([C@H]1O[C@H]([C@@H]([C@@H](O)[C@@H]1O)O)O[C@@H]1OC=C([C@@H]2[C@H]1C(=CC2)CO)C(=O)OC)O[C@@H]1O[C@H](CO)[C@@H](O)[C@H](O)[C@H]1O FYZYXYLPBWLLGI-AUOPOVQUSA-N 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 239000000835 fiber Substances 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004044 response Effects 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 241000238876 Acari Species 0.000 description 1
- 230000003044 adaptive effect Effects 0.000 description 1
- 230000000712 assembly Effects 0.000 description 1
- 238000000429 assembly Methods 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000011156 evaluation Methods 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 239000013001 matrix buffer Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000005549 size reduction Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 230000009466 transformation Effects 0.000 description 1
- 238000000844 transformation Methods 0.000 description 1
- 239000002699 waste material Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/76—Television signal recording
- H04N5/765—Interface circuits between an apparatus for recording and another apparatus
- H04N5/77—Interface circuits between an apparatus for recording and another apparatus between a recording apparatus and a television camera
- H04N5/772—Interface circuits between an apparatus for recording and another apparatus between a recording apparatus and a television camera the recording apparatus and the television camera being placed in the same enclosure
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N23/00—Cameras or camera modules comprising electronic image sensors; Control thereof
- H04N23/60—Control of cameras or camera modules
- H04N23/617—Upgrading or updating of programs or applications for camera control
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N23/00—Cameras or camera modules comprising electronic image sensors; Control thereof
- H04N23/60—Control of cameras or camera modules
- H04N23/63—Control of cameras or camera modules by using electronic viewfinders
- H04N23/631—Graphical user interfaces [GUI] specially adapted for controlling image capture or setting capture parameters
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N23/00—Cameras or camera modules comprising electronic image sensors; Control thereof
- H04N23/80—Camera processing pipelines; Components thereof
- H04N23/84—Camera processing pipelines; Components thereof for processing colour signals
- H04N23/843—Demosaicing, e.g. interpolating colour pixel values
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N23/00—Cameras or camera modules comprising electronic image sensors; Control thereof
- H04N23/80—Camera processing pipelines; Components thereof
- H04N23/84—Camera processing pipelines; Components thereof for processing colour signals
- H04N23/88—Camera processing pipelines; Components thereof for processing colour signals for colour balance, e.g. white-balance circuits or colour temperature control
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/10—Circuitry of solid-state image sensors [SSIS]; Control thereof for transforming different wavelengths into image signals
- H04N25/11—Arrangement of colour filter arrays [CFA]; Filter mosaics
- H04N25/13—Arrangement of colour filter arrays [CFA]; Filter mosaics characterised by the spectral characteristics of the filter elements
- H04N25/134—Arrangement of colour filter arrays [CFA]; Filter mosaics characterised by the spectral characteristics of the filter elements based on three different wavelength filter elements
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/60—Noise processing, e.g. detecting, correcting, reducing or removing noise
- H04N25/67—Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response
- H04N25/671—Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response for non-uniformity detection or correction
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/71—Charge-coupled device [CCD] sensors; Charge-transfer registers specially adapted for CCD sensors
- H04N25/745—Circuitry for generating timing or clock signals
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N2209/00—Details of colour television systems
- H04N2209/04—Picture signal generators
- H04N2209/041—Picture signal generators using solid-state devices
- H04N2209/042—Picture signal generators using solid-state devices having a single pick-up sensor
- H04N2209/045—Picture signal generators using solid-state devices having a single pick-up sensor using mosaic colour filter
- H04N2209/046—Colour interpolation to calculate the missing colour values
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/76—Television signal recording
- H04N5/765—Interface circuits between an apparatus for recording and another apparatus
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/76—Television signal recording
- H04N5/765—Interface circuits between an apparatus for recording and another apparatus
- H04N5/775—Interface circuits between an apparatus for recording and another apparatus between a recording apparatus and a television receiver
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/76—Television signal recording
- H04N5/907—Television signal recording using static stores, e.g. storage tubes or semiconductor memories
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N9/00—Details of colour television systems
- H04N9/79—Processing of colour television signals in connection with recording
- H04N9/80—Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback
- H04N9/804—Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback involving pulse code modulation of the colour picture signal components
- H04N9/8042—Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback involving pulse code modulation of the colour picture signal components involving data reduction
- H04N9/8047—Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback involving pulse code modulation of the colour picture signal components involving data reduction using transform coding
Definitions
- the present invention generally relates to digital cameras. More particularly, improved digital camera architectures and components are described.
- the digital camera converts an optical image to electronic image data and digitally records the image data on a storage medium.
- the recorded digital data is retrieved from the storage medium and displayed on a display device or printed out as a hard copy image.
- conventional digital camera systems 100 typically include a digital camera 102 having an optical lens 104 for focusing light rays onto a imaging capture unit 106 .
- the imaging capture unit 106 typically relies upon an array of light sensitive photo optic cells 108 , capable of converting the light rays received from the optical lens 104 into representative analog signals.
- the photo optic cells take the form of charge coupled devices (CCDs), although other devices such as CMOS receptors may be used as well.
- CCDs charge coupled devices
- CMOS receptors may be used as well.
- each CCD array 108 must have associated with it a specific color filter array (CFA).
- the CFA is an empirically derived pattern of individual color filters each associated with a specific CCD cell in the CCD array.
- a color converter circuit 110 then uses a particular interpolation algorithm associated with the specific CFA to generate the analog signals representing the CCD manufacturer's predetermined concept of the proper color scheme of the image.
- Manual input controls 103 i.e., push-buttons, for example
- step controller 105 suitably disposed to provide control signals to the imaging capture unit 106 .
- control signals are used to control such imaging parameters as f-stop, exposure, zoom, focus, and flash attachments, if appropriate.
- the analog signals representing the image are sent by the imaging capture unit 106 first to an analog to digital (A/D) converter unit 112 .
- the A/D converter unit 112 converts the representative analog signals into digital signals representative of the image.
- the digital signals are then passed to a digital signal processor (DSP) 114 where they are converted to appropriate digital formats.
- DSP digital signal processor
- An image compression circuit 116 as well as a memory 118 both receive the appropriately formatted digital signals.
- the image compression circuit 116 operates to digitally compress the received digital images in order to reduce the amount of resources required to further process the digital signals.
- JPEG One such formatting scheme referred to as JPEG is commonly used, although there are a wide variety of suitable picture formats.
- a memory interface 120 capable of receiving a memory card 124 suitable for storing the compressed digital signals.
- memory cards 124 include “floppy” disks, flash EPROM cards, R/W compact disc (CD), SmartMedia and the like.
- each CCD or CMOS imager has different clocking requirements, resolution, etc. That requires dedicated ASICs, or other dedicated logic, to properly drive them. This results in higher manufacturing cost and an inflexible camera architecture.
- a digital image processor for use in a digital camera and methods of using a digital camera are disclosed.
- a digital image processor for use in a digital camera has an image capture unit arranged to output analog signals that represent a captured image, a converter unit for converting analog representations of the captured image to digital representations of the image, a memory for storing digital representations of the image, and a processing unit capable of directing components included in the digital camera.
- the digital image processor includes an input data stream processor for pre-processing images received from the converter unit and storing the pre-processed images in the memory.
- the digital image processor also includes an output data stream processor arranged to receive pre-processed images and post-process the retrieved images into a viewable form.
- a method of forming a viewable representation of an image using a digital camera includes the following operations. First, an image is received at the image capture unit to form a captured image followed by outputting analog signals representative of the captured image from the image capture unit. Next, the analog signals are converted to digital image signals representative of the captured image. Next, the digital image signals are pre-processed to form a digital image, such that the preprocessing includes correcting non-uniformities in the captured image. Next, the pre-processed digital image is stored in a generally accessible memory that is part of the digital camera. Finally, the pre-processed digital image is retrieved from the memory and post-processed into a viewable form.
- FIG. 1 is a block diagram of a conventional digital camera system
- FIG. 2A is a block diagram of a digital camera system in accordance one embodiment of the invention.
- FIG. 2B is a block diagram of an implementation of the digital image processor shown in FIG. 2A;
- FIG. 3 is a block diagram of a digital camera system in accordance with another embodiment of the invention.
- FIG. 4 is block diagram of a digital image processor formed in accordance with an embodiment of the invention.
- FIG. 5 is a functional block diagram of a color interpolator in accordance with an embodiment of the invention.
- FIG. 6 is a flowchart detailing the color interpolation of a digital image by the color interpolation circuit in accordance with an embodiment of the invention
- FIG. 7 is a block diagram of a universal state machine controller in accordance with an embodiment of the invention.
- FIG. 8A is a block diagram of a universal state machine controller in accordance with another embodiment of the invention.
- FIG. 8B is a representative non-symmetric clock signal in accordance with an embodiment of the invention.
- FIG. 9 is a block diagram of a programmable analog reference signal generator in accordance with an embodiment of the invention.
- FIG. 10A is a flowchart detailing authentication stamping of a digital image in accordance with an embodiment of the invention.
- FIG. 10B is a flowchart detailing verification of an authentication stamped digital image in accordance with an embodiment of the invention.
- FIG. 11 is a flowchart detailing the image processing of raw digital image data by a digital image processor in a digital camera system in accordance with an embodiment of the invention
- FIG. 12 is a block diagram of a digital camera system in accordance with another embodiment of the invention.
- FIG. 13 is a block diagram of a digital camera system in accordance with yet another embodiment of the invention.
- FIG. 14 is a block diagram of a digital camera system in accordance with another embodiment of the invention.
- FIG. 15 is a block diagram of a digital camera system in accordance with another embodiment of the invention.
- the digital camera includes a programmable processor capable of processing digital images.
- the processing may include, digital image correction and/or digital image authentication stamping, a programmable source of control and timing signals as well as the capability of providing an adaptive pixel color interpolator.
- the processor has a system bus architecture that provides the digital camera with enhanced flexibility.
- the digital camera system 200 includes an imaging unit 202 connected to a digital image processor 204 capable of producing digital signals representative of a captured image.
- the digital image processor 204 is connected to a local memory 206 and is capable of performing digital image processing operations upon received digital images. Such processing operations include, but are not limited to, image correction, color correction, color interpolation, as well image compression and/or image file formatting.
- the local memory 206 is capable of fast storage and retrieval of selected digital image files.
- the digital image processor 204 is also capable of authentication stamping a particular digital image as well as deriving color weight factors useful in the operation of the imaging unit 202 .
- a microprocessor 208 connected to the digital image processor 204 provides direction for the components included the digital camera system 200 .
- a system memory 210 connected to the digital image processor 204 is capable of storing files that have passed through the image processor.
- the digital images upon which the digital image processor 204 operates may be received from any appropriate source.
- raw digital images i.e., those digital images that have not yet had any image processing
- the imaging unit 202 is responsible for storing digital images.
- the system memory 210 and the local memory are each capable of storing digital images, they too can be a source of digital images for the digital image processor 204 . In this way, the digital camera system 200 is capable of providing the user with digital images in any desired stage of processing.
- the digital image processor 204 is also capable of generating a wide variety of control signals and/or timing signals. Such control signals and/or timing signals are useful in the operation of, for example, the imaging unit 202 . By providing image processing as well as acting as a source of control signals and/or timing signals, the digital image processor 204 reduces the number of components required in the digital camera system 200 thereby, for example, commensurably reducing overall costs of manufacture.
- the digital camera system 200 also includes optics (not shown) such as, for example a lens, capable of directing light from any object to the imaging unit 202 .
- the optics may include such optical systems as fiber optic transducers and fiber optic cables, refractive mirror assemblies, or any system or device capable of being optically coupled to the imaging unit 202 .
- FIG. 2B is a block diagram of a digital image processor 250 in accordance with an embodiment of the invention. It should be noted that the digital image processor 250 is but one possible embodiment of the digital image processor 204 used in the digital camera system 200 shown in FIG. 2A. Therefore, the digital image processor 250 shall be described in the context of the digital camera system 200 and all references included therein.
- the digital image processor 250 includes a system bus 252 capable of carrying various signals. Such signals include but are not limited to data signals, control signals, and digital image signals.
- the system bus 252 receives raw digital images from the image capture unit 202 .
- the system bus 252 also carries control signals generated by a programmable control signal generator 254 .
- the control signals so generated are supplied to the imaging unit 202 , as needed, to control stepper motors included therein, for example.
- a programmable timing signal generator 256 provides timing signals as needed. Such timing signals are useful in the operation of, for example, image sensors included in the imaging unit 202 .
- a programmable reference signal generator 258 provides reference signals. Such reference signals include those used in the operation of, for example, any analog components included in the digital camera 200 .
- the digital image processor 250 also includes first and second image processors 260 , 262 connected to the system bus 252 .
- the image processors are structured such that they may provide processing in addition to or independently of one another. It should be noted that in alternative embodiments, the digital image processors 260 , 262 may include any number of digital image processors as may be desired or required for a particular application.
- a local memory interface 264 connecting the system bus 252 to the local memory 206 provides the user of the digital camera system 200 with the capability of quickly storing a particular digital image or series of images.
- Such digital images include those processed by the first image processor 260 and/or the second image processor 262 .
- such digital images include those raw digital images received from the imaging unit 202 .
- the digital images are selectively available for any purpose, such as for example, further digital image processing by any component connected either directly or indirectly to the system bus 252 .
- the digital image processor 250 includes an authentication stamper 266 used to generate an authenticity stamp.
- the authenticity stamp is useful in providing photographers and/or other end-users with the capability of determining the authenticity of any digital image so stamped.
- a color interpolator 268 is included to provide appropriate color interpolation when full color interpolation of a digital image by the digital image processor 250 is desired. Alternatively, when the color interpolation performed by the color interpolator 268 is performed by external mechanisms connected with the digital image processor 250 (such as the microprocessor), the color interpolator 268 may be bypassed.
- a microprocessor interface 270 provides an interface between the microprocessor 208 and the system bus 252 .
- the digital camera system 300 includes an image capture unit 302 , an A/D converter 308 that converts captured images to representative digital signals and a configurable digital image process controller 310 arranged to perform some processing of the digital images and to provide various clocking and control signals to the image capture unit 302 and/or A/D converter 308 .
- the digital camera system 300 further includes a local memory 311 for quickly storing digital images, a microprocessor 312 , a system memory 314 , a video DRAM 316 for storing video images, a video display controller 317 , a display 318 having a touch screen 319 , and an I/O block 320 .
- the image capture unit 302 includes an image conditioner 304 for conditioning the light received from the optical system before it is received at an image sensor 306 .
- Such conditioning can include image focusing, image enlargement (referred to as zooming), image exposure, and any other suitable conditioning found useful in the formation of digital images.
- the image sensor 306 typically includes a grid, or array, of photosites.
- the photosites can be any device capable of converting incident light (in the form of photons) into useable electrical signals.
- these photosites are formed of a semiconductor material and include charge coupled devices (CCD) as well as complementary metal oxide semiconductor (CMOS) devices.
- CCD charge coupled devices
- CMOS complementary metal oxide semiconductor
- each of the photosites is associated with what is referred to in the art as a pixel (short for picture element).
- the resolution of the image sensor 306 is then determined by how many photosites are placed upon its surface. This resolution is specified in one of two ways-by its dimensions in pixels or by the total number of pixels in its images. For example, the same digital camera may claim to be 1200 ⁇ 800 pixels, or 960-thousand pixels.
- Each of the photosites in the image sensor 306 convert light into an associated electrical signal.
- the associated electrical signal so produced is related to the intensity (i.e., number of photons) of the light and not necessarily the color (i.e., frequency) of the light which falls upon the surface of the photosite. Therefore, in order to simulate the primary colors of red, blue, and green, for example, an associated color filter array (CFA) (also referred to as a color mask) must be placed in proximity to the photosite array.
- CFA color filter array
- Table 1 for a representative 4 ⁇ 4 CCD array.
- the color filter array shown in Table 1 illustrates one particular approach to forming a CFA where each photosite (and its associated pixel) has an associated single color filter.
- the electrical signal generated by each photosite is converted to a digital signal taking the form of, for example, an 8-, 10-, or 12-bit binary number, other wise referred to as pixel color value.
- pixel color value For example, an 8-, 10-, or 12-bit binary number, other wise referred to as pixel color value.
- interpolation is used whereby neighboring pixel color values are used to calculate the values of the other two colors for each pixel. By combining these two interpolated colors with the color measured by the photosite directly, the original color of every pixel is calculated.
- each of the photosites included in the image sensor 306 generates an associated analog (electrical) signal representative of a portion of the image rendered by the image controller 306 .
- the analog signals are then fed to an analog-to-digital (A/D) converter 308 .
- the A/D converter 308 converts the received analog signals representative of the captured image into corresponding digital signals.
- the corresponding raw digital signals are then carried by an interface bus to the digital image processor 310 .
- the image is typically color interpolated by the digital image processor.
- one feature of the digital image processor illustrated in FIG. 3 is that it includes a programmable color interpolator that may be programmed to implement a wide variety of different desired color interpolation schemes.
- the digital image processor 310 is connected to the microprocessor 312 .
- the microprocessor 312 may be used and in some implementations, it may be desirable to combine the functionalities of the digital image processor 310 and microprocessor 312 .
- One useful function provided by the microprocessor 312 referred to as data packetizing provides for efficient transmission and storage of the digital image data.
- the microprocessor 312 arranges the digital image data into discrete units such as data words formed of n data bits.
- the microprocessor 312 may packetize the digital image data into data packets having associated header portions and data portions.
- the microprocessor 312 is capable of directing the retrieval of digital images stored in either the system memory 314 or the local memory 311 . Once retrieved, the microprocessor 312 is capable of directing the sending of the digital images to any number and type of output devices that may be provided on the camera. In one implementation, the digital images may be sent by way of an I/O bus to the I/O block 320 .
- the I/O block 320 includes I/O ports such as a parallel port, a serial port, a USB port, a TV signal output port, a PCMCIA port, as well as a modem port.
- the microprocessor 312 is also capable of directing the video controller 317 to store digital video images in the video DRAM 316 which are then sent way of a display bus to the display 318 for viewing.
- the touch screen 319 overlaying the display 318 is typically used to input display coordinate data to the microprocessor 312 .
- Such coordinate display data is useful in coordinating user inputs resulting in improved ease of use of the digital camera 300 .
- the microprocessor 312 is capable of parallel execution of these and any other instructions suitable for the operation of the digital image processor 310 .
- the digital image processor 310 also provides image sensor control signals to the image sensor 306 by way of an optics control bus.
- image sensor control signals include but are not limited to those suitable for synchronizing the array of photosites included in the image sensor 306 .
- the CCD array requires clock signals that synchronize, for example, the reading of charge data in of each the rows in the CCD array and its associated data register.
- These clock signals otherwise referred to as pixel clock signals, may include other pixel clock signals used to synchronize the CCD array.
- the digital image processor 310 provides a programmable source of reference signals carried by the interface bus useful in the operation of, for example, the A/D converter 308 .
- digital image processor 400 is but one possible implementation of the digital image processors 310 shown in FIG. 3.
- the integrated circuit in which the digital image processor 400 is formed is an application specific integrated circuit (ASIC) having various functional blocks and memory blocks included therein.
- ASIC application specific integrated circuit
- it may be implemented in any suitable form including software and programmable logic and combinations of forms.
- the configurable image controller 400 includes a pre-processor 402 , a post-processor 404 , a local memory interface 416 , a programmable universal controller 428 and a system CPU interface 450 , all of which communicate over system bus 404 .
- Raw image data that is received by the image controller 400 is first passed to the pre-processing stage 402 , which typically does at least some preprocessing of the image data before it is stored in memory, displayed or otherwise handled.
- the pre-processing stage 402 includes a uniformity corrector 408 , a sampling filter 410 , a modulation transformer 412 and a ditherer 414 .
- the uniformity corrector 408 performs digital image uniformity correction using, for example, Photo Response Non-Uniformity (PRNU) correction and white balancing.
- PRNU Photo Response Non-Uniformity
- the uniformity corrector 408 is arranged to correct non-uniformities in the image sensor and typically uses a PRNU coefficient stored in the system memory 314 to correct any sensor based non-uniformities in the received digital image.
- the uniformity corrector 408 is placed first since it corrects sensor errors and it is expected that almost any digital camera incorporating the digital image processor will want to incorporate uniformity correction. In the (believed to be unlikely) event that no uniformity correction is desired, then the scaling coefficients can be set appropriately, or, alternatively, the uniformity corrector 408 can be bypassed.
- the received image data may be handled in a variety of ways under the direction of the microprocessor depending upon the desires of a particular camera manufacturer.
- One operational mode that may be desired is referred to herein as a “capture mode” which is arranged to rapidly store digital images in the local memory 311 .
- One appropriate capture mode may contemplate directly outputting images that have been processed by the uniformity corrector 408 to the local memory 311 . This may be particularly useful when the camera it attempting to take a fast sequence of pictures. Alternatively, the stored digital image may be made available for immediate viewing on the display 318 .
- Another operational mode that may be desired is referred to herein as a “cineview” mode.
- a “cineview” mode As will be appreciated by those familiar with digital cameras, many digital cameras do not use traditional optical viewfinders. Rather, images from the image sensor are presented at a relatively fast rate on a small display on the camera. Typically the images are color images that are presented at rates on the order of approximately 16 frames per second.
- the sampling (decimation) filter 410 provided to permit quick image size reductions which may be desired to facilitate faster and more efficient viewing on smaller displays such as those found in viewfinders.
- the sampling unit may be utilized to reduce the image file to appropriate size, which speeds the processing of the image file, as well as its delivery to the display.
- the sampling filter 410 is arranged to receive its inputs from the uniformity corrector 408 .
- the sampling filter 410 is programmable so that the amount of decimation may be either set by the manufacturer or programmed by the microprocessor. This permits the same sampling filter to be used with a wide variety of digital cameras which may have very different image sensing pixel arrays and very different on camera displays.
- the sampling filter may also be used to permit pictures having different image resolutions taken by a camera to be displayed on a single display.
- the output of the sampling filter 410 is output to the modulation transformer 412 .
- the modulation transformer 412 connected to a ditherer 414 is capable of correcting image degradation caused by the sampling filter 410 .
- the modulation transformer 412 outputs the corrected digital image to the ditherer 414 which is arranged to perform anti-aliasing suitable to provide for better viewing on, for example, an LCD display.
- the ditherer 414 outputs the resulting image to the system bus 404 where it is available to display or even potentially, the local memory interface 416 for storing in the local memory 311 .
- the pipelined architecture of the pre-processor permits the lower resolution images to be quickly processed, which is particularly desirable in the cineview mode so that the displayed images better simulate what a user might see through a conventional viewfinder.
- the post-processor 406 includes a number of processing blocks that implement specific transformations and other processing of an image that a camera manufacturer may desire to provide with the camera.
- the post-processor 406 includes a color interpolator 422 , an RGB reconstruction block 424 , a digital compressor 426 and a color pattern data buffer 427 .
- the post-processor is particularly useful in processing the digital images for printing or display
- the color interpolator 422 provides color correction to the captured image. Specifically, as described above with reference to Table 1, each pixel of the raw captured images typically indicates the intensity of the incoming light at one specific primary color as determined by the color filter array chosen by the manufacture. The interpolator 422 is then used to estimate the values of the other two colors for each pixel. To do this, color correction factors suitable for estimating the values of the other colors for each pixel are determined. The actual values of the color correction factors chosen are typically based on a variety of factors including the color filter array used, the type of interpolation desired, and the designers sense of optimal color balance.
- the color interpolator 422 is capable of using color correction factors derived by, for example firmware in the microprocessor 312 , associated with a CFA included in the image sensor 306 .
- This feature and the structure of one embodiment of the color interpolator 406 will be described in more detail below with reference to FIG. 5.
- the configurable image process controller 310 may be used by any digital camera manufacturer, regardless of their specific image sensor, color interpolation scheme, etc., in a digital camera system. In this way, the configurable image process controller 310 will significantly reduce development time and costs, as well as component costs since specific ASICs no longer must be provided.
- the color corrected digital images are first output to an RGB reconstruction block 424 and then passed to a digital compressor 426 . Otherwise, the color corrected digital images are sent directly to the digital compressor 426 .
- Such digital compression techniques include those techniques based upon color space conversion, such as for example JPEG.
- the compressed image files are then passed to the system bus 404 where, in one implementation, they may be stored in the system memory 314 and/or the local memory 311 .
- a color pattern data buffer 427 connected to the system bus 404 capable of storing appropriate color interpolation input data is operatively connected to the color interpolator 422 .
- Such color interpolation input data may include the number of pixels in the image sensor array, the particular CFA used with the image sensor array, as well as any particular image filtering and other appropriate digital image filtering values.
- a raw digital image processed by the uniformity corrector 408 may be directly stored directly in the local memory 311 and later retrieved for further processing.
- the image may be passed through the sampling filter 410 and on through the pre-processor 402 prior to either storage in the local memory 311 or being passed for direct viewing on a viewfinder, for example.
- it may be desirable to provide a data buffer (not shown) to hold the image before the sampling filter 410 .
- Images that are stored in either memory may be retrieved and processed as desired. In some cases the processing may be direct while in others, it may be staged. For example, a PRNU and white balance processed image stored in memory may be retrieved and processed by the remainder of the pre-processor 402 , including the sampling filter 410 , the modulation transfer function block 412 as well as the dithering block 414 . In other situations, a stored image may be retrieved and passed to the post-processor 406 , authentication stamper 418 or any of the other processing blocks that has direct or indirect access to the system bus.
- the system memory 314 includes a system dynamic random access memory (DRAM), a system read only memory (ROM), random access memory (RAM), as well as any other appropriate volatile or non-volatile storage media.
- DRAM system dynamic random access memory
- ROM system read only memory
- RAM random access memory
- storage media includes but is not limited to memory cards such as, for example, “floppy” disks, flash EPROM cards, R/W compact disc (CD),SmartMediaTM and the like.
- the primary purpose of the post-processor 406 is to prepare the digital images for printing or display on an external device.
- the camera's user may not have ready access to high quality printers suitable for printing photographs.
- the post-processing necessary for such third party printing can be done by post-processor 406 .
- the described camera also supports another operational mode referred to herein as an off-line processing mode.
- digital images stored in the local memory 311 or the system memory 314 can be output to any appropriate I/O port included in the I/O block 320 .
- additional digital image processing available by external devices may be used to complete the digital image processing.
- Such digital image processing may include color correction, RGB reconstruction (if necessary), MTF, dithering, etc.
- the user is able to take advantage of digital image processing capabilities beyond those available using the digital camera 300
- by digitally compressing the digital image(s) before being transmitted over, for example, the Internet valuable time and resources are conserved.
- the programmable universal controller 428 connected to the system bus 404 is capable of selectively generating control and reference signals.
- control signals include but are not limited to those used to in the operation of stepper motors, for example, included in the image conditioner 304 .
- Other signals include periodic signals (such as clock signals, both symmetric and non-symmetric) used in the operation of the image sensor 306 .
- clock signals such as clock signals, both symmetric and non-symmetric
- these periodic signals include clock signals referred to as pixel clock signals useful in the operation of the CCD array.
- the programmable universal controller 428 is also capable of generating reference signals useful in the operation of analog components included in the digital camera 300 .
- analog components for which the analog reference signals may be used include the A/D converter 308 .
- the image capture unit 302 includes an automatic range finder useful in determining the distance to the object being photographed.
- the range finder generates signals related to the measured distance which are sent to an evaluator which determines whether or not the object is within the proper range. If not, microstepper controller signals are fed back to appropriate motors that control image conditioners, such as focus and zoom. More particularly, in one example, based upon the evaluation, a focus signal generator 430 and a zoom signal generator 434 generate appropriate micro-stepper control signals.
- micro-stepper control signals are then fed to the image conditioner 304 by way of the optics control bus.
- the programmable universal controller 428 provides for rapid and automatic focus and zoom control without substantially increasing the number of components within the digital camera 300 .
- the digital image processor 310 is capable of reading the digital image from the image sensor 306 and analyze a central portion of the array of photosites for proper focus.
- a data buffer 432 associated with the focus signal generator 430 takes the form of a look up table (LUT) having stored micro-stepper signal values corresponding to the received distance signals.
- a data buffer 436 associated with the zoom signal generator 434 is also be a LUT having stored micro-stepper signal values associating the received distance signals to the proper zoom value.
- the programmable universal controller 428 supplies periodic signals, such as for example, timing signals. Such timing signals may be generated in response signals received from, for example, an f-stop controller, a light meter, a shutter controller as well as an associated flash controller included in, for example, the image conditioner 304 .
- the image capture unit 302 may include a photometer responsive to the level of ambient light.
- the photometer may have an ambient light level threshold below which signals are sent to the programmable universal controller 428 indicating that the light level is insufficient to produce an image of desired quality.
- a shutter timing generator 438 and an f-stop timing generator 440 for example, generate appropriate timing signals using a clock and associated timing data.
- the shutter timing generator 438 and the f-stop timing generator 440 are associated with a shutter timing data buffer 442 and a f-stop timing data buffer 444 , respectively.
- the shutter timing data buffer 442 and the f-stop timing data buffer 444 are each capable of storing any data appropriate to the generation of the respective timing signals.
- a clock circuit 452 connected to the system bus 404 is used by the shutter timing generator 438 and the f-stop timing generator 444 , respectively, to generate the required control signals.
- the digital image processor 400 provides an integrated automatic approach to the operation of the digital camera system 300 .
- the programmable universal controller 428 includes a universal state machine controller 446 capable of providing both symmetric and non-symmetric periodic signals.
- periodic signals may include clock signals such as those pixel clock signals used to synchronize the operation of, for example, an exemplary CCD array included in the image sensor 306 .
- pixel clock signals include integration clocks, reset clocks, shift clocks, and any other periodic signals deemed appropriate by, for example, an exemplary CCD array manufacturer.
- the programmable universal controller 428 also includes a universal analog reference signal generator 448 capable of generating any required analog reference signals. These analog reference signals may be used in, for example, the operation of the A/D converter 308 . Both the universal analog reference signal generator 448 and the universal state machine controller 446 have associated input data registers operatively connected to the system bus 404 .
- the universal analog reference signal generator 448 and the universal state machine controller 446 each have a set of data registers 447 and 449 , respectively, for storing data appropriate to the operational mode of the digital camera 300 .
- the cineview mode a stream of digital images are processed at a rate sufficient to simulate motion (typically in the range of approximately 10 fps to approximately 20 fps).
- data suitable for operating the digital camera 300 in cineview mode are stored in associated ones of the data registers 447 and the data registers 449 .
- the system CPU interface 450 connects the system bus 404 to the microprocessor 312 and provides access to all internal registers and data buffers included in the digital image processor 400 .
- the microprocessor 312 may set all internal registers and/or data buffers as may be required for proper operation.
- FIG. 5 is a functional block diagram of a color interpolation circuit 500 in accordance with an embodiment of the invention.
- the color interpolation circuit 500 is but one possible embodiment of the color interpolator 422 used in the digital image processor 400 shown in FIG. 4.
- the color interpolation circuit 500 is capable of receiving a variety of color interpolation input data and determining the weights that are to be used in processing raw input pixel signals into re-sampled pixel signals that have full color at each location.
- the color interpolation input data may include the number of photosites (or pixels) on the active surface of the image sensor array, the associated color filter array (CFA), as well as any desired filtering of the re-sampled resulting image.
- CFA color filter array
- the color interpolation circuit 500 includes a pixel color weight generator 502 capable of generating the pixel color weights that, taken together, form pixel color weight matrices used to generate the re-sampled image.
- the pixel color weight generator 502 receives the color interpolation input data, such as the number of pixels in the image sensor array, the associated CFA of the particular image sensor array, as well as any desired filtering.
- the pixel color weight generator 502 uses the received color interpolation input data to form a multiplexed array of pixel color weights.
- the multiplexed array of pixel color weights are then stored in a pixel color weight matrix buffer 504 which forms an input to a configurable convolver 506 .
- the configurable convolver 506 receives the raw image data and operates to form the re-sampled resulting image having full color at every pixel.
- FIG. 6 is a flowchart detailing the color interpolation 600 of a digital image by the color interpolation circuit 500 in accordance with an embodiment of the invention. It should be noted that the flowchart is but one possible embodiment of the color interpolation circuit 500 used in the digital image processor 400 shown in FIG. 5.
- the color interpolation of the digital image begins with the pixel weight generator receiving appropriate image sensor data 610 .
- the image sensor data may include the number of pixels in the image sensor array as well as the particular color filter array associated with the image sensor array.
- the input data may also include optional digital image filtering selected by the user. Once received, a determination is made if new pixel color weight factors are required 620 .
- new pixel color weight factors are generated 630 , in one embodiment of the invention, by firmware included in the microprocessor 312 using the image sensor input data.
- These pixel color weight factors may be generated by any number of techniques well known to those skilled in the art.
- One such technique referred to as bi-linear interpolation uses known pixel colors to derive the unknown pixel colors.
- Another well known technique referred to as bi-cubic interpolation may be used when higher color fidelity is required.
- the pixel color weight factors Once the pixel color weight factors have been derived using any suitable technique, they are stored 640 in a pixel color weight buffer where they are stored until needed.
- a configurable convolver then uses the stored pixel color weight factors to process 650 received digital images to full color resulting images.
- FIG. 7 is a block diagram of a universal state machine controller 700 in accordance with an embodiment of the invention.
- the universal state machine controller 700 is but one possible embodiment of the universal state machine controller 446 used in the digital image processor 400 shown in FIG. 4.
- the universal state machine controller 700 is capable of providing both symmetric and non-symmetric clock signals as well as pulse signals.
- symmetric clock signals it is meant those clock signals having symmetric waveforms whereas non-symmetric clock signals have non-symmetric waveforms.
- Such clock signals may include those pixel clocks used to synchronize the operation of the CCD array included in the image sensor 306 .
- the universal state machine controller 700 includes a fast clock 702 capable of generating precise symmetric waveforms.
- the fast clock period is approximately 10 ns but may range as low as approximately 1 ns, or as may be required by the particular CCD array for which the clock signals are being generated.
- the fast clock 702 forms an input to a logic unit 704 having input lines 706 through 712 capable of carrying input signals derived from data stored in the data registers 447 . Such input signals are used by the logic unit 702 to form the desired symmetric or non-symmetric clock signal.
- one implementation of the universal state machine controller 700 provides for the input line 706 to supply an initial state signal indicative of a high going clock signal or a low going clock signal.
- the input line 508 supplies a period signal indicative of the number of ticks (each tick being equivalent to a single period of the fast clock 702 ) for which the desired clock signal generated by the universal state machine controller 700 extends.
- the input line 710 supplies a first change signal indicative of the tick at which the polarity of the clock signal generated by the universal state machine controller 700 changes (the half cycle of the clock signal).
- the universal state machine controller 700 provides for the input line 512 to carry a second change signal indicative of the tick at which the clock signal changes polarity in reference to the first change signal.
- logic unit 704 may take the form of any programmable circuit.
- the programmable nature of the logic block 704 provides the universal state machine controller 700 with a wide range of operable modes.
- FIG. 8A is a block diagram of a universal state machine controller 800 in accordance with another embodiment of the invention.
- the universal state machine controller 800 includes a counter buffer 802 connected to a fast clock 804 capable of acting as a counter.
- the counter buffer 802 is also operably connected to a memory unit 806 capable of storing a representations of a desired clock signal waveform.
- a representation of the desired clock signal is stored in the memory unit 806 .
- One such representation shown in FIG. 8A provides the universal state machine controller 800 with data sufficient to form the non-symmetric clock signal shown in FIG. 8B.
- the universal state machine controller 800 forms the non-symmetric clock signal by applying the stored representation to the counter buffer 802 .
- the counter buffer 802 acts in conjunction with the fast clock 804 to form the associated non-symmetric clock signal.
- a logical “1” stored in the memory 806 corresponds to logical CLOCK HIGH while a logical “0” corresponds to a logical CLOCK LOW.
- the counter buffer 802 and the memory 806 can be any form of memory capable of storing data consistent with the operation of the universal state machine controller 800 .
- Such memories can include but are not limited to static random access memories, dynamic random access memories, and any other suitable volatile or non-volatile memory device.
- FIG. 9 is a block diagram of a programmable analog reference signal generator 900 in accordance with an embodiment of the invention.
- the programmable analog reference signal generator 900 is but one possible embodiment of the programmable analog reference signal generator 448 used in the digital image processor 400 shown in FIG. 4.
- the programmable universal controller 900 includes a universal analog reference signal generator 902 coupled to a programmable data buffer 904 capable of generating analog reference signals. It should be noted that the programmable data buffer 904 is but one possible embodiment of the register set 449 shown in FIG. 4.
- the universal analog reference signal generator 902 takes the form of a pulse width modulation (PWM) block represented as PWM 906 .
- PWM 906 uses data stored in the programmable data buffer 904 in conjunction with a fast clock 908 to generate any desired analog reference signal.
- the analog reference signals generated can be selectively formed to meet the requirements of the particular operating mode of the digital camera 300 .
- the programmable data buffer 904 can supply data appropriate to that mode of operation.
- the programmable data buffer 904 can supply appropriate data accordingly.
- FIG. 10A is a flowchart detailing authentication stamping of a digital image in accordance with an embodiment of the invention. It should be noted that the flowchart is but one possible embodiment of the authentication stamper 418 used in the digital image processor 400 shown in FIG. 4. Therefore, the authentication stamping shall be described in context of the digital image processor 400 and all references included therein.
- a digital image to be authentication stamped along with associated useful authenticating information (sometimes referred to as private camera information) are obtained 1005 .
- the digital image to be authentication stamped and the authenticating information are then processed 1010 using for example, a one way HASH algorithm.
- the resulting image digest 1015 is encrypted 1020 using a secure key to form an digital authentication stamp 1025 which is appended to the digital image 1030 .
- FIG. 10B is a flowchart detailing verification of an authentication stamped digital image in accordance with an embodiment of the invention.
- a digital image having an associated authenticity stamp is received 1050 .
- a first image digest is formed by decrypting the associated authenticity stamp using a public key 1055 .
- a second image digest is also formed by processing the digital image to be verified, using for example a one-way HASH algorithm 1060 .
- the first image digest and the second image digest are compared 1065 .
- verification of the digital image based upon the comparing of the image digests is performed 1070 . In one implementation of the invention, if the image digests are equal, then the digital image is verified. Alternatively, if the image digests are not equal then the digital image is not verified.
- the digital authentication stamp is useful for many purposes including, for example, authenticating the source camera, image author, and image date of any digital image so stamped.
- the secure key is associated with only the digital camera system 300 into which the digital image processor 400 is installed. Any other digital camera system into which the digital image processor 400 is installed with have a different secure key. In this way, any digital image produced by a particular digital camera system may be uniquely ascribed to only that particular digital camera system.
- the authentication stamper 418 may include user specific information such as, for example, user name, user address, camera serial number, manufacturing date and/or code that may be used to further identify the source of the digital image of interest.
- FIG. 11 is a flowchart detailing the image processing 1100 of raw digital image data by a digital image processor 400 in a digital camera system 300 in accordance with an embodiment of the invention.
- the image processing of raw digital image data begins with an image sensor within the digital camera generating a raw analog digital data which is then converted to raw digital image data by a converter.
- a preprocessor receives the raw digital image data 1105 .
- the first processing stage then corrects 1110 any non-uniformities in the digital image. Such non-uniformities correction may be accomplished using PRNU and white balance techniques where PRNU coefficients are stored in memory.
- the corrected digital image is stored in memory 1120 .
- the digital camera is not operating in capture mode 1115 , then it is determined if the corrected digital image is to be authentication stamped 1125 . If the corrected digital image is to be authentication stamped, then the corrected digital image is forwarded to the authentication stamper 1130 . If it is determined that the image is not to be authentication stamped 1125 , then the corrected digital image is fully pre-processed by the preprocessor 1135 . Next, it is determined if the digital image is to be post processed on-chip 1140 . By on-chip it is meant that post processing is performed by the digital image processor. If it is determined that the post processing is performed off-chip, the digital images are sent to an off chip processor 1145 .
- the post processing is to be done on-chip 1140 . If it is determined that the post processing is to be done on-chip 1140 , it is then determined if new pixel color weight factors are required 1150 . If it is determined that new pixel color weight factors are required, then appropriate image sensor data is received 1155 and used to derive new pixel weight factors 1160 associated with the image sensor. In either case, the digital image is then color corrected 1165 and the color corrected digital image is output to the system bus 1170 .
- FIG. 12 is a block diagram of a digital camera system 1200 in accordance with another embodiment of the invention.
- the digital camera system 1200 is formed of the digital camera system 300 shown in FIG. 3 wherein the microprocessor 312 has been replaced by specialized processors.
- Such specialized processors include a video processor 1202 capable of processing viewable images as well as a system processor 1204 capable of directing the operations of the digital camera system 1200 .
- the digital camera system 1200 is well suited for use in more specialized applications where particular processing needs are important. An application requiring high speed video processing unavailable with more general application processors would be well served by the digital camera system 1200 .
- FIG. 13 is a block diagram of a digital camera system 1300 in accordance with yet another embodiment of the invention.
- the digital camera system 1300 is formed of the digital camera system 300 wherein the microprocessor 312 and the digital image processor 310 have been combined into a microprocessor 1302 .
- the digital camera system 1300 has a higher degree of integration providing for fewer components in the manufacture of the digital camera system 1300 .
- the digital image processor is capable of supporting any suitable number imaging arrays included in an associated image sensor.
- the digital image processor is capable of supporting any suitable number imaging arrays included in an associated image sensor.
- FIG. 14 is a block diagram of a digital image processor 1400 in accordance with an embodiment of the invention.
- the digital image processor 1400 is capable of processing raw digital images from an image sensor that includes 3 imaging arrays where each imaging array is arranged to respond to, for example, a single primary color.
- the digital image processor 1400 is a straightforward modification of the digital image processor 400 shown in FIG. 4 and the digital camera 300 shown in FIG. 3.
- the digital image processor 1400 provides for that the raw digital images from three image sensors are received and processed simultaneously.
- Three separate pre-processors 402 - 1 , 402 - 2 , and 402 - 3 each receive separate raw digital images from an associated image sensor and process each accordingly.
- the processed image is then combined using, for example, firmware included in the microprocessor 312 before being stored in the local memory 311 and/or the system memory 314 .
- firmware included in the microprocessor 312 is capable of producing a digital camera capable of producing very precise color photography without resorting to expensive and time consuming fitting procedures.
- the authenticity stamper 418 has been omitted for sake of clarity only and it may in fact be used to authenticate stamp any image processed by the digital image processor 1400 .
- FIG. 15 is a block diagram of a digital image processor 1500 capable of processing digital images from three image sensors in accordance with another embodiment of the invention.
- the digital image processor 1500 is capable of processing the raw digital images from three image processors using a multiplexer 1502 connected to three data buffers 1504 - 1 through 1504 - 3 capable of staging raw digital images from the three image sensors included in the digital camera.
- the three raw digital images staged in the data buffers 1504 - 1 , 1504 - 2 , and 1504 - 3 are received at the multiplexer 1502 based upon a selection signal generated by a selector 1506 . Once selected, the raw digital image is passed to the pre-processor 402 for suitable processing.
- the invention has numerous advantages.
- One advantage of the invention is that the digital image processor can be used by any digital camera manufacturer, regardless of their specific image sensor, color interpolation scheme, etc., in a digital camera.
- the digital image processor will also significantly reduce development time and costs, as well as component costs since specific ASICs no longer must be provided.
- system bus architecture provides for flexible operation of the digital camera.
- the system bus architecture also provides the digital camera manufacturer the capability of economically configuring the digital camera as desired. In this way, the camera manufacturer is able to offer a wide variety of digital camera configurations without the need to resort to expensive and time consuming fitting procedures.
- Yet another advantage of the invention is that it provides the digital camera user with on demand specialized imaging modes such as the capture mode and the cineview mode. Providing these specialized imaging modes makes the taking of quality photos using the digital camera much easier. In addition, these and other specialized imaging modes, makes the use of the digital camera more cost and time effective since the user is less likely to waste time and effort on photos which will not be used.
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Human Computer Interaction (AREA)
- Physics & Mathematics (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Software Systems (AREA)
- Studio Devices (AREA)
- Color Television Image Signal Generators (AREA)
- Image Processing (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention generally relates to digital cameras. More particularly, improved digital camera architectures and components are described.
- 2. Description of the Related Art
- Recently, digital cameras have become very popular. The digital camera converts an optical image to electronic image data and digitally records the image data on a storage medium. When the image is reproduced, the recorded digital data is retrieved from the storage medium and displayed on a display device or printed out as a hard copy image.
- Referring initially to FIG. 1, conventional
digital camera systems 100 typically include adigital camera 102 having anoptical lens 104 for focusing light rays onto aimaging capture unit 106. Theimaging capture unit 106 typically relies upon an array of light sensitive photooptic cells 108, capable of converting the light rays received from theoptical lens 104 into representative analog signals. Most commonly, the photo optic cells take the form of charge coupled devices (CCDs), although other devices such as CMOS receptors may be used as well. As is well known in the art, eachCCD array 108 must have associated with it a specific color filter array (CFA). In most applications, the CFA is an empirically derived pattern of individual color filters each associated with a specific CCD cell in the CCD array. Acolor converter circuit 110 then uses a particular interpolation algorithm associated with the specific CFA to generate the analog signals representing the CCD manufacturer's predetermined concept of the proper color scheme of the image. Manual input controls 103 (i.e., push-buttons, for example) provide manual inputs to astep controller 105 suitably disposed to provide control signals to theimaging capture unit 106. Such control signals are used to control such imaging parameters as f-stop, exposure, zoom, focus, and flash attachments, if appropriate. - The analog signals representing the image are sent by the
imaging capture unit 106 first to an analog to digital (A/D)converter unit 112. The A/D converter unit 112 converts the representative analog signals into digital signals representative of the image. The digital signals are then passed to a digital signal processor (DSP) 114 where they are converted to appropriate digital formats. Animage compression circuit 116 as well as amemory 118 both receive the appropriately formatted digital signals. Theimage compression circuit 116 operates to digitally compress the received digital images in order to reduce the amount of resources required to further process the digital signals. One such formatting scheme referred to as JPEG is commonly used, although there are a wide variety of suitable picture formats. Once the image has been digitally compressed, it is sent by way of amemory interface 120 to amemory slot 122 capable of receiving amemory card 124 suitable for storing the compressed digital signals.Such memory cards 124 include “floppy” disks, flash EPROM cards, R/W compact disc (CD), SmartMedia and the like. - Unfortunately, conventional digital cameras have several important limitations. One such limitation is the fact that the conventional digital camera may only use the color filter array (CFA) and its associated color interpolation algorithms. Any subsequent improvements in CCD array technology can not easily be incorporated into the conventional digital camera system.
- Lack of integration also provides for expensive and cumbersome digital cameras. As can be readily seen, the conventional
digital camera system 100 has many discrete functional blocks encompassing many different circuits. It is therefore relatively expensive for conventional digital cameras to provide image correction, color correction, image compression, as well as provide all appropriate control and timing signals in one unit. - In addition, each CCD or CMOS imager has different clocking requirements, resolution, etc. That requires dedicated ASICs, or other dedicated logic, to properly drive them. This results in higher manufacturing cost and an inflexible camera architecture.
- It would be advantageous and therefore desirable to have available components that can be used by a variety of digital camera manufacturers, regardless of their specific image sensor, color interpolation scheme, etc.
- A digital image processor for use in a digital camera and methods of using a digital camera are disclosed. In one aspect of the invention, a digital image processor for use in a digital camera is disclosed. The digital camera has an image capture unit arranged to output analog signals that represent a captured image, a converter unit for converting analog representations of the captured image to digital representations of the image, a memory for storing digital representations of the image, and a processing unit capable of directing components included in the digital camera. The digital image processor includes an input data stream processor for pre-processing images received from the converter unit and storing the pre-processed images in the memory. The digital image processor also includes an output data stream processor arranged to receive pre-processed images and post-process the retrieved images into a viewable form.
- In another aspect of the invention, a method of forming a viewable representation of an image using a digital camera is disclosed. The method includes the following operations. First, an image is received at the image capture unit to form a captured image followed by outputting analog signals representative of the captured image from the image capture unit. Next, the analog signals are converted to digital image signals representative of the captured image. Next, the digital image signals are pre-processed to form a digital image, such that the preprocessing includes correcting non-uniformities in the captured image. Next, the pre-processed digital image is stored in a generally accessible memory that is part of the digital camera. Finally, the pre-processed digital image is retrieved from the memory and post-processed into a viewable form.
- Other aspects and advantages of the invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the principles of the invention.
- The present invention is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings where like reference numerals refer to analogous or similar elements to facilitate ease of understanding and which;
- FIG. 1 is a block diagram of a conventional digital camera system;
- FIG. 2A is a block diagram of a digital camera system in accordance one embodiment of the invention;
- FIG. 2B is a block diagram of an implementation of the digital image processor shown in FIG. 2A;
- FIG. 3 is a block diagram of a digital camera system in accordance with another embodiment of the invention;
- FIG. 4 is block diagram of a digital image processor formed in accordance with an embodiment of the invention;
- FIG. 5 is a functional block diagram of a color interpolator in accordance with an embodiment of the invention;
- FIG. 6 is a flowchart detailing the color interpolation of a digital image by the color interpolation circuit in accordance with an embodiment of the invention;
- FIG. 7 is a block diagram of a universal state machine controller in accordance with an embodiment of the invention;
- FIG. 8A is a block diagram of a universal state machine controller in accordance with another embodiment of the invention;
- FIG. 8B is a representative non-symmetric clock signal in accordance with an embodiment of the invention;
- FIG. 9 is a block diagram of a programmable analog reference signal generator in accordance with an embodiment of the invention;
- FIG. 10A is a flowchart detailing authentication stamping of a digital image in accordance with an embodiment of the invention;
- FIG. 10B is a flowchart detailing verification of an authentication stamped digital image in accordance with an embodiment of the invention;
- FIG. 11 is a flowchart detailing the image processing of raw digital image data by a digital image processor in a digital camera system in accordance with an embodiment of the invention;
- FIG. 12 is a block diagram of a digital camera system in accordance with another embodiment of the invention;
- FIG. 13 is a block diagram of a digital camera system in accordance with yet another embodiment of the invention;
- FIG. 14 is a block diagram of a digital camera system in accordance with another embodiment of the invention; and
- FIG. 15 is a block diagram of a digital camera system in accordance with another embodiment of the invention.
- The present inventions relate generally to digital cameras. In various aspects of the invention, the digital camera includes a programmable processor capable of processing digital images. The processing may include, digital image correction and/or digital image authentication stamping, a programmable source of control and timing signals as well as the capability of providing an adaptive pixel color interpolator. In another aspect of the invention, the processor has a system bus architecture that provides the digital camera with enhanced flexibility.
- In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one skilled in the art, that the present invention may be practiced without some or all of these specific details. In other instances, well known structures or operations have not been described in detail in order to not unnecessarily obscure the present invention.
- Referring initially to FIG. 2A a digital camera system200 in accordance with one embodiment of the invention will be described. The digital camera system 200 includes an
imaging unit 202 connected to adigital image processor 204 capable of producing digital signals representative of a captured image. Thedigital image processor 204 is connected to alocal memory 206 and is capable of performing digital image processing operations upon received digital images. Such processing operations include, but are not limited to, image correction, color correction, color interpolation, as well image compression and/or image file formatting. Thelocal memory 206 is capable of fast storage and retrieval of selected digital image files. - In one embodiment, the
digital image processor 204 is also capable of authentication stamping a particular digital image as well as deriving color weight factors useful in the operation of theimaging unit 202. Amicroprocessor 208 connected to thedigital image processor 204 provides direction for the components included the digital camera system 200. Asystem memory 210 connected to thedigital image processor 204 is capable of storing files that have passed through the image processor. - The digital images upon which the
digital image processor 204 operates may be received from any appropriate source. Typically, raw digital images (i.e., those digital images that have not yet had any image processing) are provided by theimaging unit 202. Since thesystem memory 210 and the local memory are each capable of storing digital images, they too can be a source of digital images for thedigital image processor 204. In this way, the digital camera system 200 is capable of providing the user with digital images in any desired stage of processing. - The
digital image processor 204 is also capable of generating a wide variety of control signals and/or timing signals. Such control signals and/or timing signals are useful in the operation of, for example, theimaging unit 202. By providing image processing as well as acting as a source of control signals and/or timing signals, thedigital image processor 204 reduces the number of components required in the digital camera system 200 thereby, for example, commensurably reducing overall costs of manufacture. - The digital camera system200 also includes optics (not shown) such as, for example a lens, capable of directing light from any object to the
imaging unit 202. The optics may include such optical systems as fiber optic transducers and fiber optic cables, refractive mirror assemblies, or any system or device capable of being optically coupled to theimaging unit 202. - FIG. 2B is a block diagram of a
digital image processor 250 in accordance with an embodiment of the invention. It should be noted that thedigital image processor 250 is but one possible embodiment of thedigital image processor 204 used in the digital camera system 200 shown in FIG. 2A. Therefore, thedigital image processor 250 shall be described in the context of the digital camera system 200 and all references included therein. - The
digital image processor 250 includes asystem bus 252 capable of carrying various signals. Such signals include but are not limited to data signals, control signals, and digital image signals. In the described embodiment, thesystem bus 252 receives raw digital images from theimage capture unit 202. Thesystem bus 252 also carries control signals generated by a programmablecontrol signal generator 254. In one embodiment, the control signals so generated are supplied to theimaging unit 202, as needed, to control stepper motors included therein, for example. A programmabletiming signal generator 256 provides timing signals as needed. Such timing signals are useful in the operation of, for example, image sensors included in theimaging unit 202. In addition, a programmablereference signal generator 258 provides reference signals. Such reference signals include those used in the operation of, for example, any analog components included in the digital camera 200. - The
digital image processor 250 also includes first andsecond image processors system bus 252. The image processors are structured such that they may provide processing in addition to or independently of one another. It should be noted that in alternative embodiments, thedigital image processors - A
local memory interface 264 connecting thesystem bus 252 to thelocal memory 206 provides the user of the digital camera system 200 with the capability of quickly storing a particular digital image or series of images. Such digital images include those processed by thefirst image processor 260 and/or thesecond image processor 262. In one implementation, such digital images include those raw digital images received from theimaging unit 202. Once stored in thelocal memory 206, the digital images are selectively available for any purpose, such as for example, further digital image processing by any component connected either directly or indirectly to thesystem bus 252. - In one embodiment of the invention, the
digital image processor 250 includes anauthentication stamper 266 used to generate an authenticity stamp. Typically, the authenticity stamp is useful in providing photographers and/or other end-users with the capability of determining the authenticity of any digital image so stamped. Acolor interpolator 268 is included to provide appropriate color interpolation when full color interpolation of a digital image by thedigital image processor 250 is desired. Alternatively, when the color interpolation performed by thecolor interpolator 268 is performed by external mechanisms connected with the digital image processor 250 (such as the microprocessor), thecolor interpolator 268 may be bypassed. Amicroprocessor interface 270 provides an interface between themicroprocessor 208 and thesystem bus 252. - Referring next to FIG. 3, a
digital camera system 300 in accordance with another embodiment of the invention will be described. It should be noted that thedigital camera system 300 is but one possible embodiment of the digital camera system 200 shown in FIG. 2A. Thedigital camera system 300 includes animage capture unit 302, an A/D converter 308 that converts captured images to representative digital signals and a configurable digitalimage process controller 310 arranged to perform some processing of the digital images and to provide various clocking and control signals to theimage capture unit 302 and/or A/D converter 308. Thedigital camera system 300 further includes alocal memory 311 for quickly storing digital images, amicroprocessor 312, asystem memory 314, avideo DRAM 316 for storing video images, avideo display controller 317, adisplay 318 having atouch screen 319, and an I/O block 320. - The
image capture unit 302 includes animage conditioner 304 for conditioning the light received from the optical system before it is received at animage sensor 306. Such conditioning can include image focusing, image enlargement (referred to as zooming), image exposure, and any other suitable conditioning found useful in the formation of digital images. Theimage sensor 306 typically includes a grid, or array, of photosites. The photosites can be any device capable of converting incident light (in the form of photons) into useable electrical signals. Typically, these photosites are formed of a semiconductor material and include charge coupled devices (CCD) as well as complementary metal oxide semiconductor (CMOS) devices. Generally, each of the photosites is associated with what is referred to in the art as a pixel (short for picture element). The resolution of theimage sensor 306 is then determined by how many photosites are placed upon its surface. This resolution is specified in one of two ways-by its dimensions in pixels or by the total number of pixels in its images. For example, the same digital camera may claim to be 1200×800 pixels, or 960-thousand pixels. - Each of the photosites in the
image sensor 306 convert light into an associated electrical signal. Typically, the associated electrical signal so produced is related to the intensity (i.e., number of photons) of the light and not necessarily the color (i.e., frequency) of the light which falls upon the surface of the photosite. Therefore, in order to simulate the primary colors of red, blue, and green, for example, an associated color filter array (CFA) (also referred to as a color mask) must be placed in proximity to the photosite array. One such CFA is shown in Table 1 for a representative 4×4 CCD array.TABLE 1 RGRG GBGB RGRG GBGB - The color filter array shown in Table 1 (known in the art as a “Beyer” pattern) illustrates one particular approach to forming a CFA where each photosite (and its associated pixel) has an associated single color filter. After exposure, the electrical signal generated by each photosite is converted to a digital signal taking the form of, for example, an 8-, 10-, or 12-bit binary number, other wise referred to as pixel color value. To create a 24-bit image, for example, interpolation is used whereby neighboring pixel color values are used to calculate the values of the other two colors for each pixel. By combining these two interpolated colors with the color measured by the photosite directly, the original color of every pixel is calculated.
- During operation of the
image sensor 306, each of the photosites included in theimage sensor 306 generates an associated analog (electrical) signal representative of a portion of the image rendered by theimage controller 306. The analog signals are then fed to an analog-to-digital (A/D)converter 308. The A/D converter 308 converts the received analog signals representative of the captured image into corresponding digital signals. The corresponding raw digital signals are then carried by an interface bus to thedigital image processor 310. At some point in the processing of a raw captured image, the image is typically color interpolated by the digital image processor. As will be described in more detail below, one feature of the digital image processor illustrated in FIG. 3 is that it includes a programmable color interpolator that may be programmed to implement a wide variety of different desired color interpolation schemes. - In the embodiment shown, the
digital image processor 310 is connected to themicroprocessor 312. It should be noted that a wide variety of microprocessors may be used and in some implementations, it may be desirable to combine the functionalities of thedigital image processor 310 andmicroprocessor 312. One useful function provided by themicroprocessor 312 referred to as data packetizing provides for efficient transmission and storage of the digital image data. In one implementation, themicroprocessor 312 arranges the digital image data into discrete units such as data words formed of n data bits. In another implementation, themicroprocessor 312 may packetize the digital image data into data packets having associated header portions and data portions. - The
microprocessor 312 is capable of directing the retrieval of digital images stored in either thesystem memory 314 or thelocal memory 311. Once retrieved, themicroprocessor 312 is capable of directing the sending of the digital images to any number and type of output devices that may be provided on the camera. In one implementation, the digital images may be sent by way of an I/O bus to the I/O block 320. In the described embodiment, the I/O block 320 includes I/O ports such as a parallel port, a serial port, a USB port, a TV signal output port, a PCMCIA port, as well as a modem port. Themicroprocessor 312 is also capable of directing thevideo controller 317 to store digital video images in thevideo DRAM 316 which are then sent way of a display bus to thedisplay 318 for viewing. Thetouch screen 319 overlaying thedisplay 318 is typically used to input display coordinate data to themicroprocessor 312. Such coordinate display data is useful in coordinating user inputs resulting in improved ease of use of thedigital camera 300. It should be noted that themicroprocessor 312 is capable of parallel execution of these and any other instructions suitable for the operation of thedigital image processor 310. - The
digital image processor 310 also provides image sensor control signals to theimage sensor 306 by way of an optics control bus. Such image sensor control signals include but are not limited to those suitable for synchronizing the array of photosites included in theimage sensor 306. When the array of photosites in theimage sensor 306 is a CCD array, the CCD array requires clock signals that synchronize, for example, the reading of charge data in of each the rows in the CCD array and its associated data register. These clock signals, otherwise referred to as pixel clock signals, may include other pixel clock signals used to synchronize the CCD array. In addition to providing a programmable source of image sensor control signals, thedigital image processor 310 provides a programmable source of reference signals carried by the interface bus useful in the operation of, for example, the A/D converter 308. - Referring next to FIG. 4, one embodiment of a
digital image processor 310 will be described. It should be noted that thedigital image processor 400 is but one possible implementation of thedigital image processors 310 shown in FIG. 3. Typically, the integrated circuit in which thedigital image processor 400 is formed is an application specific integrated circuit (ASIC) having various functional blocks and memory blocks included therein. However, in alternative embodiments it may be implemented in any suitable form including software and programmable logic and combinations of forms. - The
configurable image controller 400 includes a pre-processor 402, a post-processor 404, alocal memory interface 416, a programmableuniversal controller 428 and asystem CPU interface 450, all of which communicate over system bus 404. Raw image data that is received by theimage controller 400 is first passed to thepre-processing stage 402, which typically does at least some preprocessing of the image data before it is stored in memory, displayed or otherwise handled. - In the illustrated embodiment, the
pre-processing stage 402 includes auniformity corrector 408, asampling filter 410, amodulation transformer 412 and aditherer 414. Theuniformity corrector 408 performs digital image uniformity correction using, for example, Photo Response Non-Uniformity (PRNU) correction and white balancing. Theuniformity corrector 408 is arranged to correct non-uniformities in the image sensor and typically uses a PRNU coefficient stored in thesystem memory 314 to correct any sensor based non-uniformities in the received digital image. In the described embodiment, theuniformity corrector 408 is placed first since it corrects sensor errors and it is expected that almost any digital camera incorporating the digital image processor will want to incorporate uniformity correction. In the (believed to be unlikely) event that no uniformity correction is desired, then the scaling coefficients can be set appropriately, or, alternatively, theuniformity corrector 408 can be bypassed. - After the uniformity correction has been applied, the received image data may be handled in a variety of ways under the direction of the microprocessor depending upon the desires of a particular camera manufacturer. One operational mode that may be desired is referred to herein as a “capture mode” which is arranged to rapidly store digital images in the
local memory 311. One appropriate capture mode may contemplate directly outputting images that have been processed by theuniformity corrector 408 to thelocal memory 311. This may be particularly useful when the camera it attempting to take a fast sequence of pictures. Alternatively, the stored digital image may be made available for immediate viewing on thedisplay 318. - Another operational mode that may be desired is referred to herein as a “cineview” mode. As will be appreciated by those familiar with digital cameras, many digital cameras do not use traditional optical viewfinders. Rather, images from the image sensor are presented at a relatively fast rate on a small display on the camera. Typically the images are color images that are presented at rates on the order of approximately 16 frames per second. The sampling (decimation)
filter 410 provided to permit quick image size reductions which may be desired to facilitate faster and more efficient viewing on smaller displays such as those found in viewfinders. By way of example if a captured image has dimensions of 1200 by 800 pixels, but the on-camera display is only 300 by 200 pixels, the amount of pixel data that needs to efficiently be transferred to the on-camera display to facilitate viewing is the smaller amount of data. Therefore, the sampling unit may be utilized to reduce the image file to appropriate size, which speeds the processing of the image file, as well as its delivery to the display. Thesampling filter 410 is arranged to receive its inputs from theuniformity corrector 408. Thesampling filter 410 is programmable so that the amount of decimation may be either set by the manufacturer or programmed by the microprocessor. This permits the same sampling filter to be used with a wide variety of digital cameras which may have very different image sensing pixel arrays and very different on camera displays. The sampling filter may also be used to permit pictures having different image resolutions taken by a camera to be displayed on a single display. - While still in the cineview mode, the output of the
sampling filter 410 is output to themodulation transformer 412. Themodulation transformer 412 connected to aditherer 414 is capable of correcting image degradation caused by thesampling filter 410. Themodulation transformer 412 outputs the corrected digital image to theditherer 414 which is arranged to perform anti-aliasing suitable to provide for better viewing on, for example, an LCD display. Theditherer 414 outputs the resulting image to the system bus 404 where it is available to display or even potentially, thelocal memory interface 416 for storing in thelocal memory 311. The pipelined architecture of the pre-processor permits the lower resolution images to be quickly processed, which is particularly desirable in the cineview mode so that the displayed images better simulate what a user might see through a conventional viewfinder. - The post-processor406 includes a number of processing blocks that implement specific transformations and other processing of an image that a camera manufacturer may desire to provide with the camera. In the embodiment shown, the post-processor 406 includes a
color interpolator 422, anRGB reconstruction block 424, adigital compressor 426 and a colorpattern data buffer 427. The post-processor is particularly useful in processing the digital images for printing or display - The
color interpolator 422 provides color correction to the captured image. Specifically, as described above with reference to Table 1, each pixel of the raw captured images typically indicates the intensity of the incoming light at one specific primary color as determined by the color filter array chosen by the manufacture. Theinterpolator 422 is then used to estimate the values of the other two colors for each pixel. To do this, color correction factors suitable for estimating the values of the other colors for each pixel are determined. The actual values of the color correction factors chosen are typically based on a variety of factors including the color filter array used, the type of interpolation desired, and the designers sense of optimal color balance. In one aspect of the invention, thecolor interpolator 422 is capable of using color correction factors derived by, for example firmware in themicroprocessor 312, associated with a CFA included in theimage sensor 306. This feature and the structure of one embodiment of thecolor interpolator 406 will be described in more detail below with reference to FIG. 5. By providing the capability of deriving color correction factors for any CFA, the configurableimage process controller 310 may be used by any digital camera manufacturer, regardless of their specific image sensor, color interpolation scheme, etc., in a digital camera system. In this way, the configurableimage process controller 310 will significantly reduce development time and costs, as well as component costs since specific ASICs no longer must be provided. - When not RGB based, the color corrected digital images are first output to an
RGB reconstruction block 424 and then passed to adigital compressor 426. Otherwise, the color corrected digital images are sent directly to thedigital compressor 426. Such digital compression techniques include those techniques based upon color space conversion, such as for example JPEG. Once digitally compressed, the compressed image files are then passed to the system bus 404 where, in one implementation, they may be stored in thesystem memory 314 and/or thelocal memory 311. A color pattern data buffer 427 connected to the system bus 404 capable of storing appropriate color interpolation input data is operatively connected to thecolor interpolator 422. Such color interpolation input data may include the number of pixels in the image sensor array, the particular CFA used with the image sensor array, as well as any particular image filtering and other appropriate digital image filtering values. - The described architectures provides camera manufactures with a great deal of flexibility in directing the data flow within the camera, as well as in defining the camera's functionalities and designs. For example, a raw digital image processed by the
uniformity corrector 408 may be directly stored directly in thelocal memory 311 and later retrieved for further processing. Alternatively the image may be passed through thesampling filter 410 and on through the pre-processor 402 prior to either storage in thelocal memory 311 or being passed for direct viewing on a viewfinder, for example. In this case, it may be desirable to provide a data buffer (not shown) to hold the image before thesampling filter 410. - Images that are stored in either memory may be retrieved and processed as desired. In some cases the processing may be direct while in others, it may be staged. For example, a PRNU and white balance processed image stored in memory may be retrieved and processed by the remainder of the pre-processor402, including the
sampling filter 410, the modulationtransfer function block 412 as well as thedithering block 414. In other situations, a stored image may be retrieved and passed to the post-processor 406,authentication stamper 418 or any of the other processing blocks that has direct or indirect access to the system bus. - In still another operational mode, the post-processor406 may receive digital image files directly from the pre-processor 402 by way of the system bus 404. It should be noted that the
pre-processor 402 and the post-processor 406 may concurrently process digital image files associated with different captured images. - In the described embodiment, the
system memory 314 includes a system dynamic random access memory (DRAM), a system read only memory (ROM), random access memory (RAM), as well as any other appropriate volatile or non-volatile storage media. Such storage media includes but is not limited to memory cards such as, for example, “floppy” disks, flash EPROM cards, R/W compact disc (CD),SmartMedia™ and the like. - It should be noted that due to the efficient architecture of the
digital image processor 300, all operations are parallel in nature in that all may be performed substantially simultaneously. - As pointed out above, the primary purpose of the post-processor406 is to prepare the digital images for printing or display on an external device. In many circumstances, the camera's user may not have ready access to high quality printers suitable for printing photographs. Thus, it may be desirable for the user to send an electronic copy of a particular captured image to a commercial entity that prints the photograph. The post-processing necessary for such third party printing can be done by
post-processor 406. However, it may be more efficiently, and perfectly done by the third party which may have more sophisticated processing abilities, such as the use of a more sophisticated color interpolator. Thus, the described camera also supports another operational mode referred to herein as an off-line processing mode. In this mode, digital images stored in thelocal memory 311 or thesystem memory 314 can be output to any appropriate I/O port included in the I/O block 320. In this way, additional digital image processing available by external devices may be used to complete the digital image processing. Such digital image processing may include color correction, RGB reconstruction (if necessary), MTF, dithering, etc. In this way, the user is able to take advantage of digital image processing capabilities beyond those available using thedigital camera 300 In addition, by digitally compressing the digital image(s) before being transmitted over, for example, the Internet, valuable time and resources are conserved. - Still referring to FIG. 4, the programmable
universal controller 428 connected to the system bus 404 is capable of selectively generating control and reference signals. Such control signals include but are not limited to those used to in the operation of stepper motors, for example, included in theimage conditioner 304. Other signals include periodic signals (such as clock signals, both symmetric and non-symmetric) used in the operation of theimage sensor 306. When theimage sensor 306 includes a CCD array, these periodic signals include clock signals referred to as pixel clock signals useful in the operation of the CCD array. It should be noted that due to the programmable nature of the programmableuniversal controller 428, a wide variety of image sensors can be accommodated by thedigital image processor 310 without the need to resort to expensive and time consuming fitting procedures. - The programmable
universal controller 428 is also capable of generating reference signals useful in the operation of analog components included in thedigital camera 300. Such analog components for which the analog reference signals may be used include the A/D converter 308. By way of example, in one embodiment, theimage capture unit 302 includes an automatic range finder useful in determining the distance to the object being photographed. Typically, the range finder generates signals related to the measured distance which are sent to an evaluator which determines whether or not the object is within the proper range. If not, microstepper controller signals are fed back to appropriate motors that control image conditioners, such as focus and zoom. More particularly, in one example, based upon the evaluation, afocus signal generator 430 and azoom signal generator 434 generate appropriate micro-stepper control signals. These micro-stepper control signals are then fed to theimage conditioner 304 by way of the optics control bus. In this way, the programmableuniversal controller 428 provides for rapid and automatic focus and zoom control without substantially increasing the number of components within thedigital camera 300. Additionally, thedigital image processor 310 is capable of reading the digital image from theimage sensor 306 and analyze a central portion of the array of photosites for proper focus. - In one embodiment of the invention, a
data buffer 432 associated with thefocus signal generator 430 takes the form of a look up table (LUT) having stored micro-stepper signal values corresponding to the received distance signals. Adata buffer 436 associated with thezoom signal generator 434 is also be a LUT having stored micro-stepper signal values associating the received distance signals to the proper zoom value. In addition to generating required micro-stepper controller signals, the programmableuniversal controller 428 supplies periodic signals, such as for example, timing signals. Such timing signals may be generated in response signals received from, for example, an f-stop controller, a light meter, a shutter controller as well as an associated flash controller included in, for example, theimage conditioner 304. - By way of example, the
image capture unit 302 may include a photometer responsive to the level of ambient light. The photometer may have an ambient light level threshold below which signals are sent to the programmableuniversal controller 428 indicating that the light level is insufficient to produce an image of desired quality. At this point, ashutter timing generator 438 and an f-stop timing generator 440, for example, generate appropriate timing signals using a clock and associated timing data. - In one embodiment of the invention, the
shutter timing generator 438 and the f-stop timing generator 440 are associated with a shutter timingdata buffer 442 and a f-stoptiming data buffer 444, respectively. The shutter timingdata buffer 442 and the f-stoptiming data buffer 444 are each capable of storing any data appropriate to the generation of the respective timing signals. Aclock circuit 452 connected to the system bus 404 is used by theshutter timing generator 438 and the f-stop timing generator 444, respectively, to generate the required control signals. In this way, thedigital image processor 400 provides an integrated automatic approach to the operation of thedigital camera system 300. - In addition to providing timing and micro-stepper control signals, the programmable
universal controller 428 includes a universalstate machine controller 446 capable of providing both symmetric and non-symmetric periodic signals. Such periodic signals may include clock signals such as those pixel clock signals used to synchronize the operation of, for example, an exemplary CCD array included in theimage sensor 306. Such pixel clock signals include integration clocks, reset clocks, shift clocks, and any other periodic signals deemed appropriate by, for example, an exemplary CCD array manufacturer. - The programmable
universal controller 428 also includes a universal analogreference signal generator 448 capable of generating any required analog reference signals. These analog reference signals may be used in, for example, the operation of the A/D converter 308. Both the universal analogreference signal generator 448 and the universalstate machine controller 446 have associated input data registers operatively connected to the system bus 404. - In one embodiment of the invention, the universal analog
reference signal generator 448 and the universalstate machine controller 446 each have a set ofdata registers digital camera 300. By way of example, in what is referred to herein as the cineview mode, a stream of digital images are processed at a rate sufficient to simulate motion (typically in the range of approximately 10 fps to approximately 20 fps). In order to provide proper control and timing signals, data suitable for operating thedigital camera 300 in cineview mode are stored in associated ones of the data registers 447 and the data registers 449. - The
system CPU interface 450 connects the system bus 404 to themicroprocessor 312 and provides access to all internal registers and data buffers included in thedigital image processor 400. In this way, themicroprocessor 312 may set all internal registers and/or data buffers as may be required for proper operation. - FIG. 5 is a functional block diagram of a color interpolation circuit500 in accordance with an embodiment of the invention. It should be noted that the color interpolation circuit 500 is but one possible embodiment of the
color interpolator 422 used in thedigital image processor 400 shown in FIG. 4. In the described embodiment, the color interpolation circuit 500 is capable of receiving a variety of color interpolation input data and determining the weights that are to be used in processing raw input pixel signals into re-sampled pixel signals that have full color at each location. The color interpolation input data may include the number of photosites (or pixels) on the active surface of the image sensor array, the associated color filter array (CFA), as well as any desired filtering of the re-sampled resulting image. - The color interpolation circuit500 includes a pixel
color weight generator 502 capable of generating the pixel color weights that, taken together, form pixel color weight matrices used to generate the re-sampled image. The pixelcolor weight generator 502 receives the color interpolation input data, such as the number of pixels in the image sensor array, the associated CFA of the particular image sensor array, as well as any desired filtering. The pixelcolor weight generator 502 then uses the received color interpolation input data to form a multiplexed array of pixel color weights. The multiplexed array of pixel color weights are then stored in a pixel colorweight matrix buffer 504 which forms an input to aconfigurable convolver 506. Theconfigurable convolver 506 in turn receives the raw image data and operates to form the re-sampled resulting image having full color at every pixel. - FIG. 6 is a flowchart detailing the color interpolation600 of a digital image by the color interpolation circuit 500 in accordance with an embodiment of the invention. It should be noted that the flowchart is but one possible embodiment of the color interpolation circuit 500 used in the
digital image processor 400 shown in FIG. 5. The color interpolation of the digital image begins with the pixel weight generator receiving appropriateimage sensor data 610. The image sensor data may include the number of pixels in the image sensor array as well as the particular color filter array associated with the image sensor array. The input data may also include optional digital image filtering selected by the user. Once received, a determination is made if new pixel color weight factors are required 620. If it is determined that new pixel color weight factors are required, they are generated 630, in one embodiment of the invention, by firmware included in themicroprocessor 312 using the image sensor input data. These pixel color weight factors may be generated by any number of techniques well known to those skilled in the art. One such technique referred to as bi-linear interpolation uses known pixel colors to derive the unknown pixel colors. Another well known technique referred to as bi-cubic interpolation may be used when higher color fidelity is required. Once the pixel color weight factors have been derived using any suitable technique, they are stored 640 in a pixel color weight buffer where they are stored until needed. A configurable convolver then uses the stored pixel color weight factors to process 650 received digital images to full color resulting images. - FIG. 7 is a block diagram of a universal state machine controller700 in accordance with an embodiment of the invention. It should be noted that the universal state machine controller 700 is but one possible embodiment of the universal
state machine controller 446 used in thedigital image processor 400 shown in FIG. 4. The universal state machine controller 700 is capable of providing both symmetric and non-symmetric clock signals as well as pulse signals. By symmetric clock signals it is meant those clock signals having symmetric waveforms whereas non-symmetric clock signals have non-symmetric waveforms. Such clock signals may include those pixel clocks used to synchronize the operation of the CCD array included in theimage sensor 306. - The universal state machine controller700 includes a
fast clock 702 capable of generating precise symmetric waveforms. Typically, the fast clock period is approximately 10 ns but may range as low as approximately 1 ns, or as may be required by the particular CCD array for which the clock signals are being generated. In the embodiment shown in FIG. 7, thefast clock 702 forms an input to alogic unit 704 havinginput lines 706 through 712 capable of carrying input signals derived from data stored in the data registers 447. Such input signals are used by thelogic unit 702 to form the desired symmetric or non-symmetric clock signal. - To form a symmetric clock signal, one implementation of the universal state machine controller700 provides for the
input line 706 to supply an initial state signal indicative of a high going clock signal or a low going clock signal. The input line 508 supplies a period signal indicative of the number of ticks (each tick being equivalent to a single period of the fast clock 702) for which the desired clock signal generated by the universal state machine controller 700 extends. Theinput line 710 supplies a first change signal indicative of the tick at which the polarity of the clock signal generated by the universal state machine controller 700 changes (the half cycle of the clock signal). - If, however, a non-symmetric clock signal is desired, the universal state machine controller700 provides for the input line 512 to carry a second change signal indicative of the tick at which the clock signal changes polarity in reference to the first change signal.
- It should be noted that the
logic unit 704 may take the form of any programmable circuit. The programmable nature of thelogic block 704 provides the universal state machine controller 700 with a wide range of operable modes. - FIG. 8A is a block diagram of a universal state machine controller800 in accordance with another embodiment of the invention. The universal state machine controller 800 includes a
counter buffer 802 connected to afast clock 804 capable of acting as a counter. Thecounter buffer 802 is also operably connected to amemory unit 806 capable of storing a representations of a desired clock signal waveform. - In operation, a representation of the desired clock signal is stored in the
memory unit 806. One such representation shown in FIG. 8A provides the universal state machine controller 800 with data sufficient to form the non-symmetric clock signal shown in FIG. 8B. The universal state machine controller 800 forms the non-symmetric clock signal by applying the stored representation to thecounter buffer 802. Thecounter buffer 802 in turn acts in conjunction with thefast clock 804 to form the associated non-symmetric clock signal. It should be noted that in this particular example, a logical “1” stored in thememory 806 corresponds to logical CLOCK HIGH while a logical “0” corresponds to a logical CLOCK LOW. - It should also be noted that the
counter buffer 802 and thememory 806 can be any form of memory capable of storing data consistent with the operation of the universal state machine controller 800. Such memories can include but are not limited to static random access memories, dynamic random access memories, and any other suitable volatile or non-volatile memory device. - FIG. 9 is a block diagram of a programmable analog reference signal generator900 in accordance with an embodiment of the invention. It should be noted that the programmable analog reference signal generator 900 is but one possible embodiment of the programmable analog
reference signal generator 448 used in thedigital image processor 400 shown in FIG. 4. The programmable universal controller 900 includes a universal analogreference signal generator 902 coupled to aprogrammable data buffer 904 capable of generating analog reference signals. It should be noted that theprogrammable data buffer 904 is but one possible embodiment of the register set 449 shown in FIG. 4. - In one embodiment of the invention, the universal analog
reference signal generator 902 takes the form of a pulse width modulation (PWM) block represented asPWM 906. ThePWM 906 uses data stored in theprogrammable data buffer 904 in conjunction with afast clock 908 to generate any desired analog reference signal. The analog reference signals generated can be selectively formed to meet the requirements of the particular operating mode of thedigital camera 300. In the case where thedigital camera 300 is operating in the capture mode, theprogrammable data buffer 904 can supply data appropriate to that mode of operation. In another case where thedigital camera 300 is operating in, for example, the cineview mode, theprogrammable data buffer 904 can supply appropriate data accordingly. - FIG. 10A is a flowchart detailing authentication stamping of a digital image in accordance with an embodiment of the invention. It should be noted that the flowchart is but one possible embodiment of the
authentication stamper 418 used in thedigital image processor 400 shown in FIG. 4. Therefore, the authentication stamping shall be described in context of thedigital image processor 400 and all references included therein. First, a digital image to be authentication stamped along with associated useful authenticating information (sometimes referred to as private camera information) are obtained 1005. The digital image to be authentication stamped and the authenticating information are then processed 1010 using for example, a one way HASH algorithm. The resulting image digest 1015 is encrypted 1020 using a secure key to form andigital authentication stamp 1025 which is appended to thedigital image 1030. - FIG. 10B is a flowchart detailing verification of an authentication stamped digital image in accordance with an embodiment of the invention. First, a digital image having an associated authenticity stamp is received1050. Next, a first image digest is formed by decrypting the associated authenticity stamp using a
public key 1055. A second image digest is also formed by processing the digital image to be verified, using for example a one-way HASH algorithm 1060. Next, the first image digest and the second image digest are compared 1065. Finally, verification of the digital image based upon the comparing of the image digests is performed 1070. In one implementation of the invention, if the image digests are equal, then the digital image is verified. Alternatively, if the image digests are not equal then the digital image is not verified. - The digital authentication stamp is useful for many purposes including, for example, authenticating the source camera, image author, and image date of any digital image so stamped. It should be noted that the secure key is associated with only the
digital camera system 300 into which thedigital image processor 400 is installed. Any other digital camera system into which thedigital image processor 400 is installed with have a different secure key. In this way, any digital image produced by a particular digital camera system may be uniquely ascribed to only that particular digital camera system. In other implementations, theauthentication stamper 418 may include user specific information such as, for example, user name, user address, camera serial number, manufacturing date and/or code that may be used to further identify the source of the digital image of interest. - FIG. 11 is a flowchart detailing the image processing1100 of raw digital image data by a
digital image processor 400 in adigital camera system 300 in accordance with an embodiment of the invention. The image processing of raw digital image data begins with an image sensor within the digital camera generating a raw analog digital data which is then converted to raw digital image data by a converter. A preprocessor receives the rawdigital image data 1105. The first processing stage then corrects 1110 any non-uniformities in the digital image. Such non-uniformities correction may be accomplished using PRNU and white balance techniques where PRNU coefficients are stored in memory. Next, if the digital camera is operating incapture mode 1115, the corrected digital image is stored inmemory 1120. If, however, the digital camera is not operating incapture mode 1115, then it is determined if the corrected digital image is to be authentication stamped 1125. If the corrected digital image is to be authentication stamped, then the corrected digital image is forwarded to theauthentication stamper 1130. If it is determined that the image is not to be authentication stamped 1125, then the corrected digital image is fully pre-processed by thepreprocessor 1135. Next, it is determined if the digital image is to be post processed on-chip 1140. By on-chip it is meant that post processing is performed by the digital image processor. If it is determined that the post processing is performed off-chip, the digital images are sent to anoff chip processor 1145. If it is determined that the post processing is to be done on-chip 1140, it is then determined if new pixel color weight factors are required 1150. If it is determined that new pixel color weight factors are required, then appropriate image sensor data is received 1155 and used to derive newpixel weight factors 1160 associated with the image sensor. In either case, the digital image is then color corrected 1165 and the color corrected digital image is output to thesystem bus 1170. - FIG. 12 is a block diagram of a
digital camera system 1200 in accordance with another embodiment of the invention. Thedigital camera system 1200 is formed of thedigital camera system 300 shown in FIG. 3 wherein themicroprocessor 312 has been replaced by specialized processors. Such specialized processors include avideo processor 1202 capable of processing viewable images as well as asystem processor 1204 capable of directing the operations of thedigital camera system 1200. By providing specialized processors, thedigital camera system 1200 is well suited for use in more specialized applications where particular processing needs are important. An application requiring high speed video processing unavailable with more general application processors would be well served by thedigital camera system 1200. - FIG. 13 is a block diagram of a
digital camera system 1300 in accordance with yet another embodiment of the invention. Thedigital camera system 1300 is formed of thedigital camera system 300 wherein themicroprocessor 312 and thedigital image processor 310 have been combined into amicroprocessor 1302. In this arrangement, thedigital camera system 1300 has a higher degree of integration providing for fewer components in the manufacture of thedigital camera system 1300. - It should also be noted that the digital image processor is capable of supporting any suitable number imaging arrays included in an associated image sensor. As an example, in one embodiment of the invention,
- FIG. 14 is a block diagram of a
digital image processor 1400 in accordance with an embodiment of the invention. Thedigital image processor 1400 is capable of processing raw digital images from an image sensor that includes 3 imaging arrays where each imaging array is arranged to respond to, for example, a single primary color. As shown in FIG. 14, thedigital image processor 1400 is a straightforward modification of thedigital image processor 400 shown in FIG. 4 and thedigital camera 300 shown in FIG. 3. Thedigital image processor 1400 provides for that the raw digital images from three image sensors are received and processed simultaneously. Three separate pre-processors 402-1, 402-2, and 402-3 each receive separate raw digital images from an associated image sensor and process each accordingly. The processed image is then combined using, for example, firmware included in themicroprocessor 312 before being stored in thelocal memory 311 and/or thesystem memory 314. In this way, a camera manufacturer is capable of producing a digital camera capable of producing very precise color photography without resorting to expensive and time consuming fitting procedures. It should be noted that theauthenticity stamper 418 has been omitted for sake of clarity only and it may in fact be used to authenticate stamp any image processed by thedigital image processor 1400. - FIG. 15 is a block diagram of a
digital image processor 1500 capable of processing digital images from three image sensors in accordance with another embodiment of the invention. Thedigital image processor 1500 is capable of processing the raw digital images from three image processors using amultiplexer 1502 connected to three data buffers 1504-1 through 1504-3 capable of staging raw digital images from the three image sensors included in the digital camera. The three raw digital images staged in the data buffers 1504-1, 1504-2, and 1504-3 are received at themultiplexer 1502 based upon a selection signal generated by a selector 1506. Once selected, the raw digital image is passed to thepre-processor 402 for suitable processing. - The invention has numerous advantages. One advantage of the invention is that the digital image processor can be used by any digital camera manufacturer, regardless of their specific image sensor, color interpolation scheme, etc., in a digital camera. The digital image processor will also significantly reduce development time and costs, as well as component costs since specific ASICs no longer must be provided.
- Another advantage of the invention is that the system bus architecture provides for flexible operation of the digital camera. The system bus architecture also provides the digital camera manufacturer the capability of economically configuring the digital camera as desired. In this way, the camera manufacturer is able to offer a wide variety of digital camera configurations without the need to resort to expensive and time consuming fitting procedures.
- Yet another advantage of the invention is that it provides the digital camera user with on demand specialized imaging modes such as the capture mode and the cineview mode. Providing these specialized imaging modes makes the taking of quality photos using the digital camera much easier. In addition, these and other specialized imaging modes, makes the use of the digital camera more cost and time effective since the user is less likely to waste time and effort on photos which will not be used.
- Although the foregoing invention has been described in some detail for purposes of clarity of understanding, it will be apparent that certain changes and modifications may be practiced within the scope of the appended claims. It should be noted that there are may alternative ways of implementing the present invention. For example, the system bus has been described as carrying data signals, control signals, and digital image signals. In alternative embodiments, a separate control or other bus could be provided to carry some of these signals. It is therefore intended that the following appended claims be interpreted as including all such alterations, permutations, and equivalents as fall within the spirit and scope of the present invention.
Claims (33)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/175,709 US20030048361A1 (en) | 1998-05-29 | 2002-06-19 | Digital camera |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/087,253 US6642956B1 (en) | 1998-05-29 | 1998-05-29 | Digital image processor for a digital camera |
US10/175,709 US20030048361A1 (en) | 1998-05-29 | 2002-06-19 | Digital camera |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/087,253 Division US6642956B1 (en) | 1998-05-29 | 1998-05-29 | Digital image processor for a digital camera |
Publications (1)
Publication Number | Publication Date |
---|---|
US20030048361A1 true US20030048361A1 (en) | 2003-03-13 |
Family
ID=22204054
Family Applications (10)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/087,253 Expired - Lifetime US6642956B1 (en) | 1998-05-29 | 1998-05-29 | Digital image processor for a digital camera |
US10/175,709 Abandoned US20030048361A1 (en) | 1998-05-29 | 2002-06-19 | Digital camera |
US10/603,395 Expired - Lifetime US7321388B2 (en) | 1998-05-29 | 2003-06-24 | Digital image processor for a digital camera |
US11/505,712 Abandoned US20060274167A1 (en) | 1998-05-29 | 2006-08-16 | Digital image processor for a digital camera |
US11/505,539 Abandoned US20060274185A1 (en) | 1998-05-29 | 2006-08-16 | Digital image processor for a digital camera |
US11/982,383 Abandoned US20080252739A1 (en) | 1998-05-29 | 2007-10-31 | Digital camera |
US11/932,478 Expired - Fee Related US7903149B2 (en) | 1998-05-29 | 2007-10-31 | Digital image processor for a digital camera |
US12/851,028 Expired - Fee Related US8466978B2 (en) | 1998-05-29 | 2010-08-05 | Digital image processor for a digital camera |
US13/899,256 Expired - Fee Related US8760533B2 (en) | 1998-05-29 | 2013-05-21 | Digital image processor for a digital camera |
US13/899,274 Expired - Fee Related US9025045B2 (en) | 1998-05-29 | 2013-05-21 | Digital image processor for a digital camera |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/087,253 Expired - Lifetime US6642956B1 (en) | 1998-05-29 | 1998-05-29 | Digital image processor for a digital camera |
Family Applications After (8)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/603,395 Expired - Lifetime US7321388B2 (en) | 1998-05-29 | 2003-06-24 | Digital image processor for a digital camera |
US11/505,712 Abandoned US20060274167A1 (en) | 1998-05-29 | 2006-08-16 | Digital image processor for a digital camera |
US11/505,539 Abandoned US20060274185A1 (en) | 1998-05-29 | 2006-08-16 | Digital image processor for a digital camera |
US11/982,383 Abandoned US20080252739A1 (en) | 1998-05-29 | 2007-10-31 | Digital camera |
US11/932,478 Expired - Fee Related US7903149B2 (en) | 1998-05-29 | 2007-10-31 | Digital image processor for a digital camera |
US12/851,028 Expired - Fee Related US8466978B2 (en) | 1998-05-29 | 2010-08-05 | Digital image processor for a digital camera |
US13/899,256 Expired - Fee Related US8760533B2 (en) | 1998-05-29 | 2013-05-21 | Digital image processor for a digital camera |
US13/899,274 Expired - Fee Related US9025045B2 (en) | 1998-05-29 | 2013-05-21 | Digital image processor for a digital camera |
Country Status (1)
Country | Link |
---|---|
US (10) | US6642956B1 (en) |
Cited By (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020054224A1 (en) * | 1999-06-02 | 2002-05-09 | Eastman Kodak Company | Customizing digital image transfer |
US20040041926A1 (en) * | 2002-08-30 | 2004-03-04 | Konica Corporation | Image-capturing apparatus, imager processing apparatus and image recording apparatus |
US20040246825A1 (en) * | 2003-06-06 | 2004-12-09 | Yu-Nung Shen | Optical compact disk and portable optical compact disk drive adopted for the optical compact disk |
US20040247029A1 (en) * | 2003-06-09 | 2004-12-09 | Lefan Zhong | MPEG motion estimation based on dual start points |
US20050114691A1 (en) * | 2003-11-21 | 2005-05-26 | Gilg Thomas J. | Micro electronic device with plurality of encryption/decryption logic |
US20050151854A1 (en) * | 2004-01-14 | 2005-07-14 | Takashi Maki | Image recording apparatus adding meta-information to image data |
US20050163371A1 (en) * | 2004-01-22 | 2005-07-28 | Nystrom Brant D. | Controlled moving window adaptive histogram equalization |
US20060012686A1 (en) * | 2002-12-11 | 2006-01-19 | Sanyo Electric Co., Ltd. | Image data processing apparatus |
US20080050036A1 (en) * | 2006-08-25 | 2008-02-28 | Portalplayer, Inc. | Method and system for performing two-dimensional transform on data value array with reduced power consumption |
US20080173793A1 (en) * | 2007-01-23 | 2008-07-24 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
US20080291209A1 (en) * | 2007-05-25 | 2008-11-27 | Nvidia Corporation | Encoding Multi-media Signals |
US20080294962A1 (en) * | 2007-05-25 | 2008-11-27 | Nvidia Corporation | Efficient Encoding/Decoding of a Sequence of Data Frames |
US20080310509A1 (en) * | 2007-06-13 | 2008-12-18 | Nvidia Corporation | Sub-pixel Interpolation and its Application in Motion Compensated Encoding of a Video Signal |
US20090022219A1 (en) * | 2007-07-18 | 2009-01-22 | Nvidia Corporation | Enhanced Compression In Representing Non-Frame-Edge Blocks Of Image Frames |
WO2009133245A1 (en) * | 2008-05-02 | 2009-11-05 | Nokia Corporation | Methods, computer program products and apparatus providing improved image capturing |
US20100142761A1 (en) * | 2008-12-10 | 2010-06-10 | Nvidia Corporation | Adaptive multiple engine image motion detection system and method |
US20120026282A1 (en) * | 2010-07-27 | 2012-02-02 | Hon Hai Precision Industry Co., Ltd. | Camera |
US20120105680A1 (en) * | 2010-11-02 | 2012-05-03 | Hynix Semiconductor Inc. | Soc structure of video codec-embedded image sensor and method of driving image sensor using the same |
US8724702B1 (en) | 2006-03-29 | 2014-05-13 | Nvidia Corporation | Methods and systems for motion estimation used in video coding |
US8731071B1 (en) | 2005-12-15 | 2014-05-20 | Nvidia Corporation | System for performing finite input response (FIR) filtering in motion estimation |
US9058148B2 (en) | 2011-12-27 | 2015-06-16 | Canon Kabushiki Kaisha | Communication apparatus, control method therefor, and storage medium |
US9330060B1 (en) | 2003-04-15 | 2016-05-03 | Nvidia Corporation | Method and device for encoding and decoding video image data |
WO2020207200A1 (en) * | 2019-04-10 | 2020-10-15 | Oppo广东移动通信有限公司 | Image processing method, image processor, photography device, and electronic apparatus |
Families Citing this family (76)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6786420B1 (en) | 1997-07-15 | 2004-09-07 | Silverbrook Research Pty. Ltd. | Data distribution mechanism in the form of ink dots on cards |
US5973734A (en) | 1997-07-09 | 1999-10-26 | Flashpoint Technology, Inc. | Method and apparatus for correcting aspect ratio in a camera graphical user interface |
US6618117B2 (en) | 1997-07-12 | 2003-09-09 | Silverbrook Research Pty Ltd | Image sensing apparatus including a microcontroller |
US6879341B1 (en) | 1997-07-15 | 2005-04-12 | Silverbrook Research Pty Ltd | Digital camera system containing a VLIW vector processor |
US7110024B1 (en) | 1997-07-15 | 2006-09-19 | Silverbrook Research Pty Ltd | Digital camera system having motion deblurring means |
US6948794B2 (en) | 1997-07-15 | 2005-09-27 | Silverbrook Reserach Pty Ltd | Printhead re-capping assembly for a print and demand digital camera system |
US6624848B1 (en) | 1997-07-15 | 2003-09-23 | Silverbrook Research Pty Ltd | Cascading image modification using multiple digital cameras incorporating image processing |
US6690419B1 (en) | 1997-07-15 | 2004-02-10 | Silverbrook Research Pty Ltd | Utilising eye detection methods for image processing in a digital image camera |
US7096192B1 (en) | 1997-07-28 | 2006-08-22 | Cybersource Corporation | Method and system for detecting fraud in a credit card transaction over a computer network |
US7403922B1 (en) | 1997-07-28 | 2008-07-22 | Cybersource Corporation | Method and apparatus for evaluating fraud risk in an electronic commerce transaction |
US6642956B1 (en) * | 1998-05-29 | 2003-11-04 | Agilent Technologies, Inc. | Digital image processor for a digital camera |
US7397506B2 (en) * | 1998-08-06 | 2008-07-08 | Intel Corporation | Reducing the effect of noise in an imaging system |
AUPP702098A0 (en) | 1998-11-09 | 1998-12-03 | Silverbrook Research Pty Ltd | Image creation method and apparatus (ART73) |
US6317141B1 (en) | 1998-12-31 | 2001-11-13 | Flashpoint Technology, Inc. | Method and apparatus for editing heterogeneous media objects in a digital imaging device |
JP3532781B2 (en) * | 1999-02-12 | 2004-05-31 | 株式会社メガチップス | Image processing circuit of image input device |
US10973397B2 (en) | 1999-03-01 | 2021-04-13 | West View Research, Llc | Computerized information collection and processing apparatus |
US8068897B1 (en) | 1999-03-01 | 2011-11-29 | Gazdzinski Robert F | Endoscopic smart probe and method |
US7914442B1 (en) | 1999-03-01 | 2011-03-29 | Gazdzinski Robert F | Endoscopic smart probe and method |
US8636648B2 (en) * | 1999-03-01 | 2014-01-28 | West View Research, Llc | Endoscopic smart probe |
AUPQ056099A0 (en) * | 1999-05-25 | 1999-06-17 | Silverbrook Research Pty Ltd | A method and apparatus (pprint01) |
US8065155B1 (en) | 1999-06-10 | 2011-11-22 | Gazdzinski Robert F | Adaptive advertising apparatus and methods |
AUPQ289099A0 (en) * | 1999-09-16 | 1999-10-07 | Silverbrook Research Pty Ltd | Method and apparatus for manipulating a bayer image |
JP2001042442A (en) * | 1999-07-30 | 2001-02-16 | Sony Corp | System and method for print order and delivery, digital camera, registration device, terminal device for print order, and print system |
JP2001054013A (en) * | 1999-08-13 | 2001-02-23 | Fuji Photo Film Co Ltd | Image pickup signal processor and its processing method |
CA2329287A1 (en) * | 2000-01-21 | 2001-07-21 | Symagery Microsystems Inc. | Host interface for imaging arrays |
US7236596B2 (en) * | 2000-02-07 | 2007-06-26 | Mikos, Ltd. | Digital imaging system for evidentiary use |
JP3750462B2 (en) * | 2000-02-22 | 2006-03-01 | コニカミノルタフォトイメージング株式会社 | Digital camera and recording medium |
JP4187425B2 (en) * | 2000-09-11 | 2008-11-26 | 富士フイルム株式会社 | Image control apparatus and digital camera |
JP4280439B2 (en) * | 2000-11-17 | 2009-06-17 | キヤノン株式会社 | Image verification system, verification data conversion apparatus, program, and recording medium |
US20020067425A1 (en) * | 2000-12-06 | 2002-06-06 | Intel Corporation | Sealed digital camera system |
US7663670B1 (en) * | 2001-02-09 | 2010-02-16 | Digital Imaging Systems Gmbh | Methods and systems for embedding camera information in images |
JP4486762B2 (en) * | 2001-03-08 | 2010-06-23 | 富士フイルム株式会社 | Image photographing method and apparatus |
US7269303B2 (en) * | 2001-06-04 | 2007-09-11 | Hewlett-Packard Development Company, L.P. | Remote digital image enhancement system and method |
US20030070073A1 (en) * | 2001-10-09 | 2003-04-10 | Alps Electric Co., Ltd. | Card authenticating apparatus |
JP3884955B2 (en) * | 2001-12-28 | 2007-02-21 | キヤノン株式会社 | Image verification system and image verification apparatus |
JP2004289631A (en) * | 2003-03-24 | 2004-10-14 | Fuji Photo Film Co Ltd | Digital camera |
JP2005143094A (en) * | 2003-10-14 | 2005-06-02 | Canon Inc | Image verification system, management method, and storage medium readable by computer |
US20050119549A1 (en) * | 2003-12-01 | 2005-06-02 | Anastassios Markas | Embedded metal-programmable image processing array for digital still camera and camrecorder products |
US7427024B1 (en) | 2003-12-17 | 2008-09-23 | Gazdzinski Mark J | Chattel management apparatus and methods |
US7463289B2 (en) * | 2004-05-07 | 2008-12-09 | Aptina Imaging Corporation | Digital camera producing image embedded with diagnostic characteristic |
WO2005115015A1 (en) * | 2004-05-20 | 2005-12-01 | Matsushita Electric Industrial Co., Ltd. | Image processing apparatus and data processing method |
US20050289631A1 (en) * | 2004-06-23 | 2005-12-29 | Shoemake Matthew B | Wireless display |
US7598996B2 (en) * | 2004-11-16 | 2009-10-06 | Aptina Imaging Corporation | System and method for focusing a digital camera |
US7342607B2 (en) * | 2004-12-07 | 2008-03-11 | Service & Quality Technology Co., Ltd. | Mathematical calculation method for an image capturing device |
JP5073172B2 (en) * | 2005-03-17 | 2012-11-14 | 株式会社リコー | Digital camera and portable information terminal device |
US7705883B2 (en) * | 2005-10-28 | 2010-04-27 | Hewlett-Packard Development Company, L.P. | Systems and methods of anti-aliasing with image stabilizing subsystems for cameras |
US20070236574A1 (en) * | 2006-03-31 | 2007-10-11 | D-Blur Technologies Ltd. | Digital filtering with noise gain limit |
US9224145B1 (en) | 2006-08-30 | 2015-12-29 | Qurio Holdings, Inc. | Venue based digital rights using capture device with digital watermarking capability |
US20080163195A1 (en) * | 2006-12-27 | 2008-07-03 | Samsung Electronics Co., Ltd. | Display apparatus and driving method of display apparatus |
US7683962B2 (en) * | 2007-03-09 | 2010-03-23 | Eastman Kodak Company | Camera using multiple lenses and image sensors in a rangefinder configuration to provide a range map |
US7676146B2 (en) * | 2007-03-09 | 2010-03-09 | Eastman Kodak Company | Camera using multiple lenses and image sensors to provide improved focusing capability |
JP2009077051A (en) * | 2007-09-19 | 2009-04-09 | Toshiba Corp | Imaging apparatus and imaging method thereof |
JP5157753B2 (en) * | 2008-08-27 | 2013-03-06 | カシオ計算機株式会社 | Image processing apparatus, image processing method, and image processing program |
US20100117931A1 (en) * | 2008-11-10 | 2010-05-13 | Microsoft Corporation | Functional image representation |
US8320634B2 (en) * | 2009-07-11 | 2012-11-27 | Richard Deutsch | System and method for monitoring protective garments |
US20110032368A1 (en) * | 2009-08-07 | 2011-02-10 | Nicholas John Pelling | System for Emulating Continuous Pan/Tilt Cameras |
EP2302845B1 (en) | 2009-09-23 | 2012-06-20 | Google, Inc. | Method and device for determining a jitter buffer level |
KR101111946B1 (en) * | 2009-12-17 | 2012-02-14 | 엠텍비젼 주식회사 | Image sharing device, image signal processor chip and memory sharing method between chips |
US8477050B1 (en) | 2010-09-16 | 2013-07-02 | Google Inc. | Apparatus and method for encoding using signal fragments for redundant transmission of data |
US8751565B1 (en) | 2011-02-08 | 2014-06-10 | Google Inc. | Components for web-based configurable pipeline media processing |
US8866925B2 (en) | 2011-02-16 | 2014-10-21 | Canon Kabushiki Kaisha | Image sensor compensation |
US8547447B2 (en) | 2011-02-16 | 2013-10-01 | Canon Kabushiki Kaisha | Image sensor compensation |
US20130083238A1 (en) * | 2011-10-04 | 2013-04-04 | Glynntech, Inc. | Solar powered camera |
US8928680B1 (en) | 2012-07-10 | 2015-01-06 | Google Inc. | Method and system for sharing a buffer between a graphics processing unit and a media encoder |
JP2015053644A (en) * | 2013-09-09 | 2015-03-19 | オリンパス株式会社 | Imaging device |
WO2015143451A1 (en) * | 2014-03-21 | 2015-09-24 | Eldec Corporation | Tire pressure cold check system |
US20150302609A1 (en) * | 2014-04-16 | 2015-10-22 | GE Lighting Solutions, LLC | Method and apparatus for spectral enhancement using machine vision for color/object recognition |
JP6562197B2 (en) * | 2014-06-20 | 2019-08-21 | パナソニックIpマネジメント株式会社 | Image processing method and image processing system |
US9852330B1 (en) | 2015-07-27 | 2017-12-26 | United Launch Alliance, L.L.C. | System and method to enable the application of optical tracking techniques for generating dynamic quantities of interest with alias protection |
US11354881B2 (en) | 2015-07-27 | 2022-06-07 | United Launch Alliance, L.L.C. | System and method to enable the application of optical tracking techniques for generating dynamic quantities of interest with alias protection |
CN108141504B (en) | 2015-10-02 | 2019-11-26 | 惠普发展公司,有限责任合伙企业 | Photoresponsive nonuniformity suppression |
US10148871B2 (en) | 2016-12-07 | 2018-12-04 | Microsoft Technology Licensing, Llc | Advanced raw conversion to produce high dynamic range, wide color gamut output |
US10489878B2 (en) | 2017-05-15 | 2019-11-26 | Google Llc | Configurable and programmable image processor unit |
US11276159B1 (en) | 2018-05-15 | 2022-03-15 | United Launch Alliance, L.L.C. | System and method for rocket engine health monitoring using digital image correlation (DIC) |
CN109587557B (en) * | 2019-01-11 | 2022-03-08 | 京东方科技集团股份有限公司 | Data transmission method and device and display device |
US11694046B2 (en) | 2019-07-24 | 2023-07-04 | Datalogic Usa Inc. | Microcontroller-based code reader and related method and device |
Citations (63)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3744390A (en) * | 1971-03-29 | 1973-07-10 | C Clark | Automatic coin-operated photographic apparatus utilizing self-developing film units |
US3820133A (en) * | 1972-07-24 | 1974-06-25 | C Adorney | Teaching device |
US3852602A (en) * | 1972-12-04 | 1974-12-03 | Nuclear Chicago Corp | Scintillation camera with rapid sequence imaging device |
US3864708A (en) * | 1973-12-04 | 1975-02-04 | Brian S Allen | Automatic photographic apparatus and postcard vending machine |
US3974329A (en) * | 1971-08-09 | 1976-08-10 | Zenzefilis George E | Transmission of video pictures at audio frequencies |
US4005261A (en) * | 1974-11-26 | 1977-01-25 | Sony Corporation | Method and apparatus for producing a composite still picture of a moving object in successive positions |
US4013876A (en) * | 1975-06-16 | 1977-03-22 | Anstin Wayne D | Document scanning and printing system and method |
US4092654A (en) * | 1976-09-13 | 1978-05-30 | Alasia Alfred Victor | Encoding system |
US4097893A (en) * | 1966-04-25 | 1978-06-27 | Iit Research Institute | Portable video recording system employing camera and recording stations connected by wireless links |
US4423934A (en) * | 1982-04-02 | 1984-01-03 | Eastman Kodak Company | Photographic camera with digital controller and method of manufacture |
US4544960A (en) * | 1981-08-14 | 1985-10-01 | Fuji Photo Film Co., Ltd. | Electronic still camera |
US4546380A (en) * | 1983-08-24 | 1985-10-08 | Rca Corporation | Solid-state color-encoding television camera |
US4587633A (en) * | 1982-11-10 | 1986-05-06 | Wang Laboratories, Inc. | Management communication terminal system |
US4591900A (en) * | 1983-03-14 | 1986-05-27 | Rca Corporation | Encoding pattern for single chip CCD camera processing scheme |
US4713686A (en) * | 1985-07-02 | 1987-12-15 | Bridgestone Corporation | High speed instantaneous multi-image recorder |
US4811043A (en) * | 1986-03-11 | 1989-03-07 | Minolta Camera Kabushiki Kaisha | Data transmission system for use in a camera system |
US4819059A (en) * | 1987-11-13 | 1989-04-04 | Polaroid Corporation | System and method for formatting a composite still and moving image defining electronic information signal |
US4833533A (en) * | 1985-05-03 | 1989-05-23 | Ing. C. Olivetti & C., S.P.A. | Color image reacting apparatus having a non-uniformity correction ROM with sections corresponding to red, green, and blue color separation filters |
US4985911A (en) * | 1985-11-07 | 1991-01-15 | Mitsubishi Electronics America, Inc. | Conversational video phone |
US5021811A (en) * | 1990-06-21 | 1991-06-04 | Eastman Kodak Company | Recycleable element recycle counter and method |
US5047861A (en) * | 1990-07-31 | 1991-09-10 | Eastman Kodak Company | Method and apparatus for pixel non-uniformity correction |
US5062136A (en) * | 1990-09-12 | 1991-10-29 | The United States Of America As Represented By The Secretary Of The Navy | Telecommunications system and method |
US5164982A (en) * | 1990-09-27 | 1992-11-17 | Radish Communications Systems, Inc. | Telecommunication display system |
US5164831A (en) * | 1990-03-15 | 1992-11-17 | Eastman Kodak Company | Electronic still camera providing multi-format storage of full and reduced resolution images |
US5185671A (en) * | 1991-06-21 | 1993-02-09 | Westinghouse Electric Corp. | Adaptive control of an electronic imaging camera |
US5202767A (en) * | 1990-12-26 | 1993-04-13 | Pathology Imaging Corporation | Multimode computerized multicolor camera and method therefor |
US5264935A (en) * | 1991-06-18 | 1993-11-23 | Sony Corporation | System for wireless transmission and reception of a video signal and corresponding audio signal |
US5264944A (en) * | 1990-03-30 | 1993-11-23 | Kabushiki Kaisha Toshiba | Multi-function digital CCD camera |
US5282025A (en) * | 1991-01-11 | 1994-01-25 | Sony Corporation | Chroma signal matrix circuit for a color CCD camera |
US5402170A (en) * | 1991-12-11 | 1995-03-28 | Eastman Kodak Company | Hand-manipulated electronic camera tethered to a personal computer |
US5438359A (en) * | 1992-09-16 | 1995-08-01 | Asahi Kogaku Kogyo Kabushiki Kaisha | Electronic camera system using IC memory card |
US5440699A (en) * | 1991-06-24 | 1995-08-08 | Compaq Computer Corporation | System by which a remote computer receives screen images from and transmits commands to a host computer |
US5466560A (en) * | 1993-10-13 | 1995-11-14 | Eastman Kodak Company | Limited use cameras and films |
US5471383A (en) * | 1992-01-22 | 1995-11-28 | Acushnet Company | Monitoring systems to measure and display flight characteristics of moving sports object |
US5477264A (en) * | 1994-03-29 | 1995-12-19 | Eastman Kodak Company | Electronic imaging system using a removable software-enhanced storage device |
US5485370A (en) * | 1988-05-05 | 1996-01-16 | Transaction Technology, Inc. | Home services delivery system with intelligent terminal emulator |
US5499294A (en) * | 1993-11-24 | 1996-03-12 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration | Digital camera with apparatus for authentication of images produced from an image file |
US5500700A (en) * | 1993-11-16 | 1996-03-19 | Foto Fantasy, Inc. | Method of creating a composite print including the user's image |
US5517265A (en) * | 1995-01-09 | 1996-05-14 | Eastman Kodak Company | Method and apparatus for preventing unauthorized recycling of single-use camera and permitting authorized reuse of the camera |
US5525957A (en) * | 1993-09-20 | 1996-06-11 | Sony Corporation | Dual mode electronic camera having a large recording capacity |
US5526046A (en) * | 1992-06-12 | 1996-06-11 | Sony Corporation | Combination moving image and still image video camera with response speed control |
US5534921A (en) * | 1993-09-24 | 1996-07-09 | Asahi Kogaku Kogyo Kabushiki Kaisha | CCD digital camera system with selectable memories |
US5541656A (en) * | 1994-07-29 | 1996-07-30 | Logitech, Inc. | Digital camera with separate function and option icons and control switches |
US5541653A (en) * | 1993-07-27 | 1996-07-30 | Sri International | Method and appartus for increasing resolution of digital color images using correlated decoding |
US5546194A (en) * | 1994-03-23 | 1996-08-13 | Videofaxx, Inc. | Method and apparatus for converting a video image format to a group III fax format |
US5555464A (en) * | 1995-07-28 | 1996-09-10 | Lockheed Martin Corporation | Red/near-infrared filtering for CCD cameras |
US5576757A (en) * | 1990-11-20 | 1996-11-19 | St. Clair Intellectual Property Consultants, Inc. | Electronic still video camera with direct personal computer (PC) compatible digital format output |
US5581299A (en) * | 1995-08-01 | 1996-12-03 | Raney; Robert B. | Multi-functional camera with graphics editor and form stand |
US5587928A (en) * | 1994-05-13 | 1996-12-24 | Vivo Software, Inc. | Computer teleconferencing method and apparatus |
US5606365A (en) * | 1995-03-28 | 1997-02-25 | Eastman Kodak Company | Interactive camera for network processing of captured images |
US5659323A (en) * | 1994-12-21 | 1997-08-19 | Digital Air, Inc. | System for producing time-independent virtual camera movement in motion pictures and other media |
US5666159A (en) * | 1995-04-24 | 1997-09-09 | Eastman Kodak Company | Electronic camera system with programmable transmission capability |
US5682441A (en) * | 1995-11-08 | 1997-10-28 | Storm Technology, Inc. | Method and format for storing and selectively retrieving image data |
US5696560A (en) * | 1994-07-25 | 1997-12-09 | Magma, Inc. | Motion picture distribution system |
US5696850A (en) * | 1995-12-21 | 1997-12-09 | Eastman Kodak Company | Automatic image sharpening in an electronic imaging system |
US5706457A (en) * | 1995-06-07 | 1998-01-06 | Hughes Electronics | Image display and archiving system and method |
US5708856A (en) * | 1997-02-04 | 1998-01-13 | Eastman Kodak Company | Rental camera with locking device to deter customer reuse after completed exposure |
US5710834A (en) * | 1995-05-08 | 1998-01-20 | Digimarc Corporation | Method and apparatus responsive to a code signal conveyed through a graphic image |
US5719987A (en) * | 1992-12-08 | 1998-02-17 | Nikon Corporation | Photographing-mode-dependent image data recording method in a digital camera using hierarchical storage to record still images at a different level than sequential images |
US5790193A (en) * | 1995-11-22 | 1998-08-04 | Eastman Kodak Company | Accessory module for an electronic camera |
US5887085A (en) * | 1994-09-07 | 1999-03-23 | Rohm Co., Ltd. | Image processing device |
US6226034B1 (en) * | 1997-05-06 | 2001-05-01 | Roper Scientificomasd, Inc. | Spatial non-uniformity correction of a color sensor |
US6535243B1 (en) * | 1998-01-06 | 2003-03-18 | Hewlett- Packard Company | Wireless hand-held digital camera |
Family Cites Families (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4819077A (en) * | 1986-05-14 | 1989-04-04 | Kabushiki Kaisha Toshiba | Color image processing system |
US5003399A (en) * | 1988-11-17 | 1991-03-26 | Sony Corporation | Camera with exchangeable lens device |
JP2959773B2 (en) * | 1989-04-20 | 1999-10-06 | オリンパス光学工業株式会社 | Electronic still camera |
JP3226271B2 (en) * | 1989-07-27 | 2001-11-05 | オリンパス光学工業株式会社 | Digital electronic still camera |
US5172227A (en) * | 1990-12-10 | 1992-12-15 | Eastman Kodak Company | Image compression with color interpolation for a single sensor image system |
JPH05137041A (en) * | 1991-08-30 | 1993-06-01 | Fuji Photo Film Co Ltd | Digital electronic still camera |
US5642458A (en) * | 1992-11-18 | 1997-06-24 | Canon Kabushiki Kaisha | Video signal processing apparatus |
US5396290A (en) * | 1993-03-19 | 1995-03-07 | Eastman Kodak Company | Apparatus and method for controlling a high resolution charge coupled device image sensor to provide alternative modes of picture imaging |
JP3097014B2 (en) * | 1993-07-08 | 2000-10-10 | 株式会社リコー | Electronic still camera |
US5739850A (en) * | 1993-11-30 | 1998-04-14 | Canon Kabushiki Kaisha | Apparatus for improving the image and sound processing capabilities of a camera |
US5418565A (en) * | 1994-02-15 | 1995-05-23 | Eastman Kodak Company | CFA compatible resolution reduction in a single sensor electronic camera |
US5493332A (en) * | 1994-02-28 | 1996-02-20 | Photometrics, Ltd. | Modular electronic imaging system which accepts replacement solid state images |
JP3203290B2 (en) * | 1994-03-31 | 2001-08-27 | 富士写真フイルム株式会社 | Digital electronic still camera and recording method on memory card |
JPH0823473A (en) | 1994-07-05 | 1996-01-23 | Canon Inc | Image pickup device |
JP3494479B2 (en) | 1994-09-01 | 2004-02-09 | 株式会社リコー | Focus control device |
KR960030252A (en) * | 1995-01-24 | 1996-08-17 | 구자홍 | Semiconductor memory device and data writing method |
US5517136A (en) * | 1995-03-03 | 1996-05-14 | Intel Corporation | Opportunistic time-borrowing domino logic |
JPH08275590A (en) * | 1995-03-27 | 1996-10-18 | Sony Corp | Portable video camera |
US6292272B1 (en) * | 1995-08-03 | 2001-09-18 | Canon Kabushiki Kaisha | Image sensor |
US6195125B1 (en) * | 1995-08-11 | 2001-02-27 | Canon Kabushiki Kaisha | Pixel shifting image sensor with a different number of images sensed in each mode |
US5844612A (en) | 1995-11-09 | 1998-12-01 | Utah State University Foundation | Motion vector quantizing selection system |
US5648832A (en) * | 1995-12-05 | 1997-07-15 | Oakley, Inc. | Decentered noncorrective lens for eyewear |
US5818973A (en) | 1996-01-11 | 1998-10-06 | Umax Data Systems Inc. | Apparatus for digital correction in an image system |
JPH1013779A (en) * | 1996-06-25 | 1998-01-16 | Nikon Corp | Information processing unit |
JP3707187B2 (en) * | 1996-09-18 | 2005-10-19 | コニカミノルタホールディングス株式会社 | Electronic camera |
US5985911A (en) * | 1997-01-07 | 1999-11-16 | Abbott Laboratories | C-terminal ketone inhibitors of matrix metalloproteinases and TNFα secretion |
CN1276644C (en) * | 1997-01-27 | 2006-09-20 | 富士写真胶片株式会社 | Camera which records positional data of GPS unit |
JPH10233995A (en) * | 1997-02-20 | 1998-09-02 | Eastman Kodak Japan Kk | Electronic still camera and its reproduction display method |
US5898779A (en) * | 1997-04-14 | 1999-04-27 | Eastman Kodak Company | Photograhic system with selected area image authentication |
US6137534A (en) * | 1997-07-10 | 2000-10-24 | Flashpoint Technology, Inc. | Method and apparatus for providing live view and instant review in an image capture device |
US6297851B1 (en) * | 1997-07-17 | 2001-10-02 | Hewlett-Packard Co | Analog video frame capture and preview |
US6151069A (en) * | 1997-11-03 | 2000-11-21 | Intel Corporation | Dual mode digital camera for video and still operation |
US6091851A (en) * | 1997-11-03 | 2000-07-18 | Intel Corporation | Efficient algorithm for color recovery from 8-bit to 24-bit color pixels |
US7508444B1 (en) * | 1998-01-22 | 2009-03-24 | Eastman Kodak Company | Electronic camera with quick view and quick erase features |
US6222538B1 (en) * | 1998-02-27 | 2001-04-24 | Flashpoint Technology, Inc. | Directing image capture sequences in a digital imaging device using scripts |
US6392699B1 (en) * | 1998-03-04 | 2002-05-21 | Intel Corporation | Integrated color interpolation and color space conversion algorithm from 8-bit bayer pattern RGB color space to 12-bit YCrCb color space |
US6154493A (en) * | 1998-05-21 | 2000-11-28 | Intel Corporation | Compression of color images based on a 2-dimensional discrete wavelet transform yielding a perceptually lossless image |
US6594036B1 (en) * | 1998-05-28 | 2003-07-15 | Sandisk Corporation | Analog/multi-level memory for digital imaging |
US6642956B1 (en) * | 1998-05-29 | 2003-11-04 | Agilent Technologies, Inc. | Digital image processor for a digital camera |
JP3728385B2 (en) * | 1998-12-11 | 2005-12-21 | 加藤電機株式会社 | Document crimping plate opening and closing device |
DE20005737U1 (en) * | 2000-03-28 | 2000-06-21 | Otto Bock Orthopädische Industrie Besitz- und Verwaltungs-Kommanditgesellschaft, 37115 Duderstadt | Ankle brace |
-
1998
- 1998-05-29 US US09/087,253 patent/US6642956B1/en not_active Expired - Lifetime
-
2002
- 2002-06-19 US US10/175,709 patent/US20030048361A1/en not_active Abandoned
-
2003
- 2003-06-24 US US10/603,395 patent/US7321388B2/en not_active Expired - Lifetime
-
2006
- 2006-08-16 US US11/505,712 patent/US20060274167A1/en not_active Abandoned
- 2006-08-16 US US11/505,539 patent/US20060274185A1/en not_active Abandoned
-
2007
- 2007-10-31 US US11/982,383 patent/US20080252739A1/en not_active Abandoned
- 2007-10-31 US US11/932,478 patent/US7903149B2/en not_active Expired - Fee Related
-
2010
- 2010-08-05 US US12/851,028 patent/US8466978B2/en not_active Expired - Fee Related
-
2013
- 2013-05-21 US US13/899,256 patent/US8760533B2/en not_active Expired - Fee Related
- 2013-05-21 US US13/899,274 patent/US9025045B2/en not_active Expired - Fee Related
Patent Citations (63)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4097893A (en) * | 1966-04-25 | 1978-06-27 | Iit Research Institute | Portable video recording system employing camera and recording stations connected by wireless links |
US3744390A (en) * | 1971-03-29 | 1973-07-10 | C Clark | Automatic coin-operated photographic apparatus utilizing self-developing film units |
US3974329A (en) * | 1971-08-09 | 1976-08-10 | Zenzefilis George E | Transmission of video pictures at audio frequencies |
US3820133A (en) * | 1972-07-24 | 1974-06-25 | C Adorney | Teaching device |
US3852602A (en) * | 1972-12-04 | 1974-12-03 | Nuclear Chicago Corp | Scintillation camera with rapid sequence imaging device |
US3864708A (en) * | 1973-12-04 | 1975-02-04 | Brian S Allen | Automatic photographic apparatus and postcard vending machine |
US4005261A (en) * | 1974-11-26 | 1977-01-25 | Sony Corporation | Method and apparatus for producing a composite still picture of a moving object in successive positions |
US4013876A (en) * | 1975-06-16 | 1977-03-22 | Anstin Wayne D | Document scanning and printing system and method |
US4092654A (en) * | 1976-09-13 | 1978-05-30 | Alasia Alfred Victor | Encoding system |
US4544960A (en) * | 1981-08-14 | 1985-10-01 | Fuji Photo Film Co., Ltd. | Electronic still camera |
US4423934A (en) * | 1982-04-02 | 1984-01-03 | Eastman Kodak Company | Photographic camera with digital controller and method of manufacture |
US4587633A (en) * | 1982-11-10 | 1986-05-06 | Wang Laboratories, Inc. | Management communication terminal system |
US4591900A (en) * | 1983-03-14 | 1986-05-27 | Rca Corporation | Encoding pattern for single chip CCD camera processing scheme |
US4546380A (en) * | 1983-08-24 | 1985-10-08 | Rca Corporation | Solid-state color-encoding television camera |
US4833533A (en) * | 1985-05-03 | 1989-05-23 | Ing. C. Olivetti & C., S.P.A. | Color image reacting apparatus having a non-uniformity correction ROM with sections corresponding to red, green, and blue color separation filters |
US4713686A (en) * | 1985-07-02 | 1987-12-15 | Bridgestone Corporation | High speed instantaneous multi-image recorder |
US4985911A (en) * | 1985-11-07 | 1991-01-15 | Mitsubishi Electronics America, Inc. | Conversational video phone |
US4811043A (en) * | 1986-03-11 | 1989-03-07 | Minolta Camera Kabushiki Kaisha | Data transmission system for use in a camera system |
US4819059A (en) * | 1987-11-13 | 1989-04-04 | Polaroid Corporation | System and method for formatting a composite still and moving image defining electronic information signal |
US5485370A (en) * | 1988-05-05 | 1996-01-16 | Transaction Technology, Inc. | Home services delivery system with intelligent terminal emulator |
US5164831A (en) * | 1990-03-15 | 1992-11-17 | Eastman Kodak Company | Electronic still camera providing multi-format storage of full and reduced resolution images |
US5264944A (en) * | 1990-03-30 | 1993-11-23 | Kabushiki Kaisha Toshiba | Multi-function digital CCD camera |
US5021811A (en) * | 1990-06-21 | 1991-06-04 | Eastman Kodak Company | Recycleable element recycle counter and method |
US5047861A (en) * | 1990-07-31 | 1991-09-10 | Eastman Kodak Company | Method and apparatus for pixel non-uniformity correction |
US5062136A (en) * | 1990-09-12 | 1991-10-29 | The United States Of America As Represented By The Secretary Of The Navy | Telecommunications system and method |
US5164982A (en) * | 1990-09-27 | 1992-11-17 | Radish Communications Systems, Inc. | Telecommunication display system |
US5576757A (en) * | 1990-11-20 | 1996-11-19 | St. Clair Intellectual Property Consultants, Inc. | Electronic still video camera with direct personal computer (PC) compatible digital format output |
US5202767A (en) * | 1990-12-26 | 1993-04-13 | Pathology Imaging Corporation | Multimode computerized multicolor camera and method therefor |
US5282025A (en) * | 1991-01-11 | 1994-01-25 | Sony Corporation | Chroma signal matrix circuit for a color CCD camera |
US5264935A (en) * | 1991-06-18 | 1993-11-23 | Sony Corporation | System for wireless transmission and reception of a video signal and corresponding audio signal |
US5185671A (en) * | 1991-06-21 | 1993-02-09 | Westinghouse Electric Corp. | Adaptive control of an electronic imaging camera |
US5440699A (en) * | 1991-06-24 | 1995-08-08 | Compaq Computer Corporation | System by which a remote computer receives screen images from and transmits commands to a host computer |
US5402170A (en) * | 1991-12-11 | 1995-03-28 | Eastman Kodak Company | Hand-manipulated electronic camera tethered to a personal computer |
US5471383A (en) * | 1992-01-22 | 1995-11-28 | Acushnet Company | Monitoring systems to measure and display flight characteristics of moving sports object |
US5526046A (en) * | 1992-06-12 | 1996-06-11 | Sony Corporation | Combination moving image and still image video camera with response speed control |
US5438359A (en) * | 1992-09-16 | 1995-08-01 | Asahi Kogaku Kogyo Kabushiki Kaisha | Electronic camera system using IC memory card |
US5719987A (en) * | 1992-12-08 | 1998-02-17 | Nikon Corporation | Photographing-mode-dependent image data recording method in a digital camera using hierarchical storage to record still images at a different level than sequential images |
US5541653A (en) * | 1993-07-27 | 1996-07-30 | Sri International | Method and appartus for increasing resolution of digital color images using correlated decoding |
US5525957A (en) * | 1993-09-20 | 1996-06-11 | Sony Corporation | Dual mode electronic camera having a large recording capacity |
US5534921A (en) * | 1993-09-24 | 1996-07-09 | Asahi Kogaku Kogyo Kabushiki Kaisha | CCD digital camera system with selectable memories |
US5466560A (en) * | 1993-10-13 | 1995-11-14 | Eastman Kodak Company | Limited use cameras and films |
US5500700A (en) * | 1993-11-16 | 1996-03-19 | Foto Fantasy, Inc. | Method of creating a composite print including the user's image |
US5499294A (en) * | 1993-11-24 | 1996-03-12 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration | Digital camera with apparatus for authentication of images produced from an image file |
US5546194A (en) * | 1994-03-23 | 1996-08-13 | Videofaxx, Inc. | Method and apparatus for converting a video image format to a group III fax format |
US5477264A (en) * | 1994-03-29 | 1995-12-19 | Eastman Kodak Company | Electronic imaging system using a removable software-enhanced storage device |
US5587928A (en) * | 1994-05-13 | 1996-12-24 | Vivo Software, Inc. | Computer teleconferencing method and apparatus |
US5696560A (en) * | 1994-07-25 | 1997-12-09 | Magma, Inc. | Motion picture distribution system |
US5541656A (en) * | 1994-07-29 | 1996-07-30 | Logitech, Inc. | Digital camera with separate function and option icons and control switches |
US5887085A (en) * | 1994-09-07 | 1999-03-23 | Rohm Co., Ltd. | Image processing device |
US5659323A (en) * | 1994-12-21 | 1997-08-19 | Digital Air, Inc. | System for producing time-independent virtual camera movement in motion pictures and other media |
US5517265A (en) * | 1995-01-09 | 1996-05-14 | Eastman Kodak Company | Method and apparatus for preventing unauthorized recycling of single-use camera and permitting authorized reuse of the camera |
US5606365A (en) * | 1995-03-28 | 1997-02-25 | Eastman Kodak Company | Interactive camera for network processing of captured images |
US5666159A (en) * | 1995-04-24 | 1997-09-09 | Eastman Kodak Company | Electronic camera system with programmable transmission capability |
US5710834A (en) * | 1995-05-08 | 1998-01-20 | Digimarc Corporation | Method and apparatus responsive to a code signal conveyed through a graphic image |
US5706457A (en) * | 1995-06-07 | 1998-01-06 | Hughes Electronics | Image display and archiving system and method |
US5555464A (en) * | 1995-07-28 | 1996-09-10 | Lockheed Martin Corporation | Red/near-infrared filtering for CCD cameras |
US5581299A (en) * | 1995-08-01 | 1996-12-03 | Raney; Robert B. | Multi-functional camera with graphics editor and form stand |
US5682441A (en) * | 1995-11-08 | 1997-10-28 | Storm Technology, Inc. | Method and format for storing and selectively retrieving image data |
US5790193A (en) * | 1995-11-22 | 1998-08-04 | Eastman Kodak Company | Accessory module for an electronic camera |
US5696850A (en) * | 1995-12-21 | 1997-12-09 | Eastman Kodak Company | Automatic image sharpening in an electronic imaging system |
US5708856A (en) * | 1997-02-04 | 1998-01-13 | Eastman Kodak Company | Rental camera with locking device to deter customer reuse after completed exposure |
US6226034B1 (en) * | 1997-05-06 | 2001-05-01 | Roper Scientificomasd, Inc. | Spatial non-uniformity correction of a color sensor |
US6535243B1 (en) * | 1998-01-06 | 2003-03-18 | Hewlett- Packard Company | Wireless hand-held digital camera |
Cited By (46)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8698903B2 (en) | 1999-06-02 | 2014-04-15 | Intellectual Ventures Fund 83 Llc | Customizing digital image transfer |
US8754948B2 (en) * | 1999-06-02 | 2014-06-17 | Intellectual Ventures Fund 83 Llc | Customizing digital image transfer |
US20110205373A1 (en) * | 1999-06-02 | 2011-08-25 | Wasula John L | Customizing digital image transfer |
US20020054224A1 (en) * | 1999-06-02 | 2002-05-09 | Eastman Kodak Company | Customizing digital image transfer |
US20040041926A1 (en) * | 2002-08-30 | 2004-03-04 | Konica Corporation | Image-capturing apparatus, imager processing apparatus and image recording apparatus |
US20060012686A1 (en) * | 2002-12-11 | 2006-01-19 | Sanyo Electric Co., Ltd. | Image data processing apparatus |
US7463286B2 (en) * | 2002-12-11 | 2008-12-09 | Sanyo Electric Co., Ltd. | Image data processing apparatus |
US9330060B1 (en) | 2003-04-15 | 2016-05-03 | Nvidia Corporation | Method and device for encoding and decoding video image data |
US20040246825A1 (en) * | 2003-06-06 | 2004-12-09 | Yu-Nung Shen | Optical compact disk and portable optical compact disk drive adopted for the optical compact disk |
US8660182B2 (en) | 2003-06-09 | 2014-02-25 | Nvidia Corporation | MPEG motion estimation based on dual start points |
US20040247029A1 (en) * | 2003-06-09 | 2004-12-09 | Lefan Zhong | MPEG motion estimation based on dual start points |
US20050114691A1 (en) * | 2003-11-21 | 2005-05-26 | Gilg Thomas J. | Micro electronic device with plurality of encryption/decryption logic |
US20050151854A1 (en) * | 2004-01-14 | 2005-07-14 | Takashi Maki | Image recording apparatus adding meta-information to image data |
US20050163371A1 (en) * | 2004-01-22 | 2005-07-28 | Nystrom Brant D. | Controlled moving window adaptive histogram equalization |
US7515748B2 (en) * | 2004-01-22 | 2009-04-07 | Lexmark International, Inc. | Controlled moving window adaptive histogram equalization |
US8731071B1 (en) | 2005-12-15 | 2014-05-20 | Nvidia Corporation | System for performing finite input response (FIR) filtering in motion estimation |
US8724702B1 (en) | 2006-03-29 | 2014-05-13 | Nvidia Corporation | Methods and systems for motion estimation used in video coding |
US8660380B2 (en) | 2006-08-25 | 2014-02-25 | Nvidia Corporation | Method and system for performing two-dimensional transform on data value array with reduced power consumption |
US8666166B2 (en) | 2006-08-25 | 2014-03-04 | Nvidia Corporation | Method and system for performing two-dimensional transform on data value array with reduced power consumption |
US20100104008A1 (en) * | 2006-08-25 | 2010-04-29 | Nvidia Corporation | Method and system for performing two-dimensional transform on data value array with reduced power consumption |
US20080050036A1 (en) * | 2006-08-25 | 2008-02-28 | Portalplayer, Inc. | Method and system for performing two-dimensional transform on data value array with reduced power consumption |
US12181837B2 (en) | 2007-01-23 | 2024-12-31 | Lodestar Licensing Group Llc | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
US8101903B2 (en) | 2007-01-23 | 2012-01-24 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
US9678474B2 (en) | 2007-01-23 | 2017-06-13 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
US10303119B2 (en) | 2007-01-23 | 2019-05-28 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
US8476575B2 (en) | 2007-01-23 | 2013-07-02 | Micron Technology, Inc. | Method of forming an imaging device |
US10935930B2 (en) | 2007-01-23 | 2021-03-02 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
US11720059B2 (en) | 2007-01-23 | 2023-08-08 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
WO2008091534A1 (en) * | 2007-01-23 | 2008-07-31 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
US20080173793A1 (en) * | 2007-01-23 | 2008-07-24 | Micron Technology, Inc. | Method, apparatus and system providing holographic layer as micro-lens and color filter array in an imager |
US20080291209A1 (en) * | 2007-05-25 | 2008-11-27 | Nvidia Corporation | Encoding Multi-media Signals |
US20080294962A1 (en) * | 2007-05-25 | 2008-11-27 | Nvidia Corporation | Efficient Encoding/Decoding of a Sequence of Data Frames |
US8756482B2 (en) | 2007-05-25 | 2014-06-17 | Nvidia Corporation | Efficient encoding/decoding of a sequence of data frames |
US9118927B2 (en) | 2007-06-13 | 2015-08-25 | Nvidia Corporation | Sub-pixel interpolation and its application in motion compensated encoding of a video signal |
US20080310509A1 (en) * | 2007-06-13 | 2008-12-18 | Nvidia Corporation | Sub-pixel Interpolation and its Application in Motion Compensated Encoding of a Video Signal |
US8873625B2 (en) | 2007-07-18 | 2014-10-28 | Nvidia Corporation | Enhanced compression in representing non-frame-edge blocks of image frames |
US20090022219A1 (en) * | 2007-07-18 | 2009-01-22 | Nvidia Corporation | Enhanced Compression In Representing Non-Frame-Edge Blocks Of Image Frames |
US20090273686A1 (en) * | 2008-05-02 | 2009-11-05 | Nokia Corporation | Methods, computer program products and apparatus providing improved image capturing |
WO2009133245A1 (en) * | 2008-05-02 | 2009-11-05 | Nokia Corporation | Methods, computer program products and apparatus providing improved image capturing |
US20100142761A1 (en) * | 2008-12-10 | 2010-06-10 | Nvidia Corporation | Adaptive multiple engine image motion detection system and method |
US8666181B2 (en) | 2008-12-10 | 2014-03-04 | Nvidia Corporation | Adaptive multiple engine image motion detection system and method |
US20120026282A1 (en) * | 2010-07-27 | 2012-02-02 | Hon Hai Precision Industry Co., Ltd. | Camera |
US20120105680A1 (en) * | 2010-11-02 | 2012-05-03 | Hynix Semiconductor Inc. | Soc structure of video codec-embedded image sensor and method of driving image sensor using the same |
EP2611104B1 (en) * | 2011-12-27 | 2017-04-05 | Canon Kabushiki Kaisha | Communication apparatus, control method therefor, and program |
US9058148B2 (en) | 2011-12-27 | 2015-06-16 | Canon Kabushiki Kaisha | Communication apparatus, control method therefor, and storage medium |
WO2020207200A1 (en) * | 2019-04-10 | 2020-10-15 | Oppo广东移动通信有限公司 | Image processing method, image processor, photography device, and electronic apparatus |
Also Published As
Publication number | Publication date |
---|---|
US8466978B2 (en) | 2013-06-18 |
US20060274185A1 (en) | 2006-12-07 |
US20060274167A1 (en) | 2006-12-07 |
US20130250143A1 (en) | 2013-09-26 |
US20040004664A1 (en) | 2004-01-08 |
US9025045B2 (en) | 2015-05-05 |
US20100295964A1 (en) | 2010-11-25 |
US20080252739A1 (en) | 2008-10-16 |
US7903149B2 (en) | 2011-03-08 |
US8760533B2 (en) | 2014-06-24 |
US6642956B1 (en) | 2003-11-04 |
US20130250138A1 (en) | 2013-09-26 |
US7321388B2 (en) | 2008-01-22 |
US20080055428A1 (en) | 2008-03-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6642956B1 (en) | Digital image processor for a digital camera | |
US6577336B2 (en) | Authentication stamping in a digital camera | |
US6593963B1 (en) | Programmable control of operational signals in a digital camera | |
US6982756B2 (en) | Digital camera, image signal processing method and recording medium for the same | |
TWI504257B (en) | Exposing pixel groups in producing digital images | |
EP1227669A2 (en) | Image sensing apparatus, shading correction method, program, and storage medium | |
EP1246453A2 (en) | Signal processing apparatus and method, and image sensing apparatus | |
JP2004515981A (en) | Optimized camera sensor structure for mobile phones | |
JP2006333477A (en) | System and method for processing an image using integrated image correction data | |
JP4019235B2 (en) | Imaging device driving method and electronic camera | |
JP4402230B2 (en) | Image processing device | |
JP2001275028A (en) | Digital camera | |
JP2005143032A (en) | Photographing apparatus | |
JP2003018445A (en) | Imaging apparatus | |
JP4024057B2 (en) | Digital camera | |
JP2004007133A (en) | Image pickup device | |
JP2011223146A (en) | Electronic camera | |
JP4087631B2 (en) | Imaging apparatus, image processing apparatus, imaging method, image processing method, image processing system, and program | |
JP4307862B2 (en) | Signal processing method, signal processing circuit, and imaging apparatus | |
JP4794726B2 (en) | Electronic camera and printer | |
JP2006253970A (en) | Imaging apparatus, shading correction data generating method, and program | |
JPH09275527A (en) | Digital still camera | |
JP2003069903A (en) | Imaging apparatus | |
JP4322448B2 (en) | Digital camera and digital camera control method | |
JP2004304256A (en) | Wide dynamic range image pickup device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AGILENT TECHNOLOGIES, INC.;REEL/FRAME:018367/0245 Effective date: 20051201 |
|
AS | Assignment |
Owner name: NOKIA CORPORATION, FINLAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD;REEL/FRAME:020099/0331 Effective date: 20061208 |