US20030048660A1 - Integrated circuit for concurrent flash memory with uneven array architecture - Google Patents
Integrated circuit for concurrent flash memory with uneven array architecture Download PDFInfo
- Publication number
- US20030048660A1 US20030048660A1 US09/954,387 US95438701A US2003048660A1 US 20030048660 A1 US20030048660 A1 US 20030048660A1 US 95438701 A US95438701 A US 95438701A US 2003048660 A1 US2003048660 A1 US 2003048660A1
- Authority
- US
- United States
- Prior art keywords
- arrays
- size
- array
- bank
- circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000003491 array Methods 0.000 claims abstract description 150
- 238000000034 method Methods 0.000 claims description 9
- 238000010586 diagram Methods 0.000 description 5
- 230000001186 cumulative effect Effects 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 4
- 230000006870 function Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 230000004075 alteration Effects 0.000 description 1
- 239000000872 buffer Substances 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000006386 memory function Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/08—Address circuits; Decoders; Word-line control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/12—Group selection circuits, e.g. for memory block selection, chip selection, array selection
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2216/00—Indexing scheme relating to G11C16/00 and subgroups, for features not directly covered by these groups
- G11C2216/12—Reading and writing aspects of erasable programmable read-only memories
- G11C2216/22—Nonvolatile memory in which reading can be carried out from one memory bank or array whilst a word or sector in another bank or array is being erased or programmed simultaneously
Definitions
- the present invention generally relates to an integrated circuit for concurrent flash memory and more particularly, to an integrated circuit for concurrent flash memory having an uneven array architecture which provides improved flexibility relative to prior circuits.
- Semiconductor memory devices such as flash memory devices, typically employ integrated circuits having arrays of memory cells to store and access electronic data.
- One type of integrated circuit commonly referred to as a concurrent flash memory circuit, utilizes multiple arrays of memory cells to allow reading and programming/erasing functions to be performed simultaneously.
- a first bank of memory cells comprising one or more arrays can be read while a second bank of memory cells comprising different arrays is concomitantly programmed or erased.
- Circuit 10 includes four memory cell arrays 12 , 14 , 16 , and 18 of equal size (e.g., 1X). Each array 12 - 18 includes a plurality of non-volatile memory cells (not shown) which are connected together in a two-dimensional configuration of rows and columns. Circuit 10 further includes four X-decoder blocks 20 , 22 , 24 , and 26 which are respectively and communicatively coupled to arrays 12 , 14 , 16 and 18 , and four Y-decoder blocks 28 , 30 , 32 , and 34 which are respectively and communicatively coupled to arrays 12 , 14 , 16 and 18 .
- X-decoder blocks 20 , 22 , 24 , and 26 which are respectively and communicatively coupled to arrays 12 , 14 , 16 and 18
- Y-decoder blocks 28 , 30 , 32 , and 34 which are respectively and communicatively coupled to arrays 12 , 14 , 16 and 18 .
- Each X-decoder block 20 - 26 is coupled to address buses 36 , 38 through logic circuitry 44 , 46 , respectively, and includes a plurality of conventional X-decoders which are effective to select certain rows of the memory arrays 12 - 18 , based upon signals received from address buses 36 , 38 .
- Each Y-decoder block 28 - 34 is coupled to address buses 36 , 38 through logic circuitry 44 , 46 , respectively, and includes a plurality of conventional Y-decoders which are effective to select certain columns of the memory arrays 12 - 18 , based upon signals received from address buses 36 , 38 .
- Circuit 10 further includes four sense amplifier blocks 48 , 50 , 52 and 54 which are communicatively coupled to arrays 12 , 14 , 16 and 18 , respectively.
- Sense amplifier blocks 48 , 50 , 52 and 54 are coupled to data buses 40 , 42 through logic circuitry 56 , 58 , respectively, and include a plurality of sense amplifiers that facilitate the reading and programming/erasing of data from and into arrays 12 - 18 .
- Circuit 10 further includes a register 60 which determines which arrays 12 - 18 will be cooperatively linked to form each memory bank (i.e., to form memory banks 1 and 2 ). In alternate embodiments, concurrent memory operation may be facilitated by use of a metal option layer.
- Address bus 36 and data bus 40 may be used to access a first bank of arrays (i.e., bank 1 ), which may include one or more cooperatively linked arrays 12 - 18 , and address bus 38 and data bus 42 may be used to access a second bank of arrays (i.e., bank 2 ), which includes the remaining arrays.
- circuit 10 allows a first memory operation, such as reading, to be performed on the first bank of arrays (i.e., bank 1 ), while a second memory operation, such as programming or erasing, is simultaneously performed on the second bank of arrays (i.e., bank 2 ).
- the possible size combinations for the first bank (e.g., the read bank) and the second bank (e.g., the program/erase bank) are limited to 1X/3X (e.g., one array for reading and three arrays for programming/erasing), 2X/2X (e.g., two arrays for reading and two arrays for programming/erasing), and 3X/1X (e.g., three arrays for reading and one array for programming/erasing).
- the possible size combinations for the first bank (e.g., the read bank) and the second bank (e.g., the program/erase bank) are limited to 1X/3X (e.g., one array for reading and two arrays for programming/erasing), 2X/2X (e.g., two arrays for reading and one array for programming/erasing), and 3X/1X (e.g., two arrays for reading and one array for programming/erasing).
- a first non-limiting advantage of the invention is that it provides an integrated circuit for concurrent flash memory having improved flexibility.
- a second non-limiting advantage of the invention is that it provides an integrated circuit for concurrent flash memory having an uneven array architecture which provides for many different bank size combinations for concurrent read and program/erase operation.
- an integrated memory circuit includes a first array having a first amount of non-volatile memory cells; a second array having a second amount of non-volatile memory cells; a third array having a third amount of non-volatile memory cells; and a fourth array having a fourth amount of non-volatile memory cells; wherein the third amount is different from the first amount.
- the first, second, third and fourth arrays are cooperatively linked in a manner which allows a first bank of memory cells including at least one of the first, second, third and fourth arrays to be read, while a second bank of memory cells including the remaining of the first, second, third and fourth arrays is simultaneously programmed or erased.
- an integrated circuit for concurrent flash memory includes a first array of flash memory cells; a second array of flash memory cells; a third array of flash memory cells; and a fourth array of flash memory cells; wherein the first and second arrays are of a first size and the third and fourth arrays are of a second size different from the first size.
- the first, second, third and fourth arrays are coupled together in a manner which allows a first bank of arrays to be selected for a first operation, while a second bank of arrays is simultaneously selected for a second operation.
- a method of performing simultaneous operations within a concurrent flash memory circuit includes the steps of: providing first and second memory cell arrays, each having a first size; providing third and fourth memory cell arrays, each having a second size different from the first size; selecting a first bank of arrays including at least one of the first, second, third and fourth memory cell arrays; selecting a second bank of arrays the including the remaining of the first, second, third and fourth memory cell arrays; and performing a first operation on the first bank of arrays, while simultaneously performing a second operation on the second bank of arrays.
- FIG. 1 is a schematic diagram illustrating a prior art concurrent flash memory circuit.
- FIG. 2 is a schematic diagram illustrating an integrated circuit for concurrent flash memory in accordance with a preferred embodiment of the invention.
- FIG. 3 is a schematic diagram illustrating an integrated circuit for concurrent flash memory in accordance with a second embodiment of the present invention.
- FIG. 4 is a schematic diagram illustrating an integrated circuit for concurrent flash memory in accordance with a third embodiment of the present invention.
- FIG. 5 is a schematic diagram illustrating an integrated circuit for concurrent flash memory in accordance with a fourth embodiment of the present invention.
- FIG. 2 there is shown an integrated circuit 110 for concurrent flash memory which is made in accordance with a preferred embodiment of the present invention and which is adapted for use within a conventional semiconductor integrated circuit device. It should be appreciated by one of ordinary skill in the art that a semiconductor integrated circuit device may employ a plurality of substantially identical circuits 110 in a cooperative manner to perform various conventional memory functions.
- circuit 110 includes four memory cell arrays 112 , 114 , 116 , and 118 .
- Each array includes a plurality of non-volatile memory cells (not shown) which are connected together in a two-dimensional configuration of rows and columns.
- the memory cells are flash type memory cells, which may be stacked-gate, split-gate or any other type of flash memory cells.
- Circuit 110 further includes four X-decoder blocks 120 , 122 , 124 , and 126 which are respectively and communicatively coupled to arrays 112 , 114 , 116 and 118 , and four Y-decoder blocks 128 , 130 , 132 , and 134 which are respectively and communicatively coupled to arrays 112 , 114 , 116 and 118 .
- Each X-decoder block 120 - 126 is coupled to address bus 136 and includes a plurality of conventional X-decoders which are effective to select certain rows of the memory arrays 112 - 118 , based upon signals received from address bus 136 .
- Each Y-decoder block 128 - 134 is coupled to address bus 136 and includes a plurality of conventional Y-decoders which are effective to select certain columns of the memory arrays 112 - 118 , based upon signals received from address bus 136 .
- Arrays 112 , 114 , 116 and 118 are cooperatively linked in a known manner which allows memory cells in certain selected arrays to be read, while memory cells in the remaining arrays are concurrently programmed or erased.
- the circuit 110 illustrated in FIG. 2 has been simplified for illustrative purposes and that a memory device employing the present invention may further include additional and/or different circuit components which assist in concurrent reading, programming and erasing of data stored within in arrays 112 - 118 such as additional buses, sense amplifiers, multiplexers, buffers, counters, shift registers, logic and control circuits and other circuit components necessary and/or desirable to concurrently read, program and erase data.
- additional buses, sense amplifiers, multiplexers, buffers, counters, shift registers, logic and control circuits and other circuit components necessary and/or desirable to concurrently read, program and erase data may be utilized without departing from the spirit and scope of the invention.
- arrays 112 , 114 , 116 and 118 contain different amounts of memory cells.
- the array architecture is uneven, but symmetrical about a first (e.g., longitudinal) axis 138 . That is, arrays 112 , 114 are each substantially the same size (i.e., 1X), and arrays 116 , 118 are each three times the size of array 112 or 114 (i.e., 3X).
- circuit 110 may comprise a sixty-four megabit (“64 M”) memory circuit, with arrays 112 , 114 each having a size of approximately 8 M arrays 116 , 118 each having a size of approximately 24 M.
- This uneven array architecture provides additional bank size combinations for performing concurrent operations, such as reading and programming/erasing.
- concurrent operations such as reading and programming/erasing.
- each array is of the same size (e.g., 1X)
- the present invention provides improved flexibility by allowing different bank size combinations for reading and programming/erasing.
- 1 can employ the following combinations for reading and programming/erasing banks: 1X/7X (e.g., array 112 may be selected for reading, while arrays 114 , 116 and 118 are cooperatively linked for programming/erasing, or array 114 may be selected for reading, while arrays 112 , 116 and 118 are cooperatively linked for programming/erasing); 2X/6X (e.g., arrays 112 and 114 may be cooperatively linked for reading while arrays 116 and 118 are cooperatively linked for programming/erasing); 3X/5X (e.g., array 116 may be selected for reading, while arrays 112 , 114 and 118 are cooperatively linked for programming/erasing, or array 118 may be selected for reading, while arrays 112 , 114 , and 116 are cooperatively linked for programming/erasing); 4X/4X (e.g., arrays 112 , 116 may be cooperatively linked for reading while arrays 114 , 118 are cooperatively linked for programming/eras
- any of the memory cells in the bank of arrays selected for reading may be read while the memory cells in the remaining arrays (i.e., in the bank of arrays selected for programming/erasing) are simultaneously programmed or erased.
- any of the memory cells in the bank of arrays selected for programming/erasing may be programmed or erased, while the memory cells in the remaining arrays (i.e., in the bank of arrays selected for reading) are simultaneously read.
- the bank size combinations provided by the present invention can be changed dynamically (e.g., by use of registers) or statically (e.g., set at the factory by use of metal strapping). In either event, the present invention allows the inventory for memory chips with different bank sizes to be significantly reduced, thereby desirably reducing production costs.
- circuit 150 is substantially identical to circuit 110 with the exception that an additional array 140 of size 8X, an X-decoder block 142 , and a Y-decoder block 144 have been added.
- circuit 150 comprises a one-hundred and twenty-eight megabit circuit (“128 M”), with arrays 112 , 114 each having a size of approximately 8 M, arrays 116 , 118 each having a size of approximately 24 M, and array 140 having a size of approximately 64 M.
- X-decoder block 142 and Y-decoder block 144 are communicatively coupled to array 140 .
- X-decoder block 142 is further coupled to address bus 136 and includes a plurality of conventional X-decoders which are effective to select certain rows of the memory array 140 , based upon signals received from address bus 136 .
- Y-decoder block 144 is also coupled to address bus 136 and includes a plurality of conventional Y-decoders which are effective to select certain columns of the memory array 140 , based upon signals received from address bus 136 .
- Circuit 150 provides an even greater number of bank size combinations for reading and programming/erasing.
- circuit 150 can employ the following combinations for reading and programming/erasing banks: 1X/15X, 2X/14X, 3X/13X, 4X/12X, 5X/11X, 6X/10X, 7X/9X, 8X/8X, 9X/7X, 10X/6X, 11X/5X, 12X/4X, 13X/3X, 14X/2X and 15X/1X.
- circuit 210 employs an uneven architecture which is symmetrical in cumulative size about a first (e.g., longitudinal) axis 238 , and which may be desirable in certain applications.
- circuit 210 includes four arrays 212 , 214 , 216 and 218 , each having a different size, but the cumulative size of the arrays 212 , 216 (e.g., 5X) on one side of axis 238 is equal to the cumulative size of the arrays 214 , 216 on the opposing side of axis 238 .
- array 212 has a size of 1X
- array 214 has a size of 2X
- array 216 has a size of 4X
- array 218 has a size of 3X.
- Each array 212 , 214 , 216 and 218 includes a respective X-decoder block 220 , 222 , 224 and 226 , and a respective Y-decoder block 228 , 230 , 232 and 234 .
- X-decoder blocks 220 - 226 are coupled to address bus 236 and include a plurality of conventional X-decoders which are effective to select certain rows of the memory arrays 212 - 218 , based upon signals received from address bus 236 .
- Y-decoder blocks 228 - 234 are coupled to address bus 336 and include a plurality of conventional Y-decoders which are effective to select certain columns of the memory arrays 212 - 218 , based upon signals received from address bus 236 .
- Circuit 210 provides the following available combinations for reading and programming/erasing banks: 1X/9X (e.g., array 212 may be selected for reading, while arrays 214 , 216 and 218 are cooperatively linked for programming/erasing), 2X/8X (e.g., array 214 may be selected for reading, while arrays 212 , 216 and 218 are cooperatively linked for programming/erasing), 3X/7X (e.g., arrays 212 , 214 may be cooperatively linked for reading, while arrays 216 , 218 are cooperatively linked for programming/erasing); 4X/6X (e.g., array 216 may be selected for reading, while arrays 212 , 214 and 218 are cooperatively linked for programming/erasing); 5X/5X (e.g., arrays 212 , 216 may be cooperatively linked for reading, while arrays 214 , 218 are cooperatively linked for programming/erasing), 6X/4X (e.g., arrays 212
- circuit 310 which is made in accordance with the teachings of a fourth embodiment of the present invention.
- circuit 310 employs an uneven architecture in a “binary” configuration which is symmetrical in cumulative size about a first (e.g., longitudinal) axis 338 , and which may be desirable in certain applications.
- array 312 has a size of 1X
- array 314 has a size of 1X
- array 316 has a size of 2X
- array 318 has a size of 4X.
- Each array 312 , 314 , 316 and 318 includes a respective X-decoder block 320 , 322 , 324 and 326 , and a respective Y-decoder block 328 , 330 , 332 and 334 .
- X-decoder blocks 320 - 326 are coupled to address bus 336 and include a plurality of conventional X-decoders which are effective to select certain rows of the memory arrays 312 - 318 , based upon signals received from address bus 336 .
- Y-decoder blocks 328 - 334 are coupled to address bus 336 and include a plurality of conventional Y-decoders which are effective to select certain columns of the memory arrays 312 - 318 , based upon signals received from address bus 336 .
- Circuit 310 provides the following available combinations for reading and programming/erasing banks: 1X/7X (e.g., array 312 may be selected for reading, while arrays 314 , 316 and 318 are cooperatively linked for programming/erasing), 2X/6X (e.g., arrays 312 , 314 may be cooperatively linked for reading, while arrays 316 , 318 are cooperatively linked for programming/erasing, or array 316 may be selected for reading, while arrays 312 , 314 and 318 are cooperatively linked for programming/erasing), 3X/5X (e.g., arrays 314 , 316 may be cooperatively linked for reading, while arrays 312 , 318 are cooperatively linked for programming/erasing); 4X/4X (e.g., array 318 may be selected for reading, while arrays 312 , 314 and 316 are cooperatively linked for programming/erasing, or arrays 312 , 314 and 316 may be cooperatively linked for reading, while array 318
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Read Only Memory (AREA)
Abstract
Description
- The present invention generally relates to an integrated circuit for concurrent flash memory and more particularly, to an integrated circuit for concurrent flash memory having an uneven array architecture which provides improved flexibility relative to prior circuits.
- Semiconductor memory devices, such as flash memory devices, typically employ integrated circuits having arrays of memory cells to store and access electronic data. One type of integrated circuit, commonly referred to as a concurrent flash memory circuit, utilizes multiple arrays of memory cells to allow reading and programming/erasing functions to be performed simultaneously. Particularly, in this type of circuit, a first bank of memory cells comprising one or more arrays can be read while a second bank of memory cells comprising different arrays is concomitantly programmed or erased.
- One example of a prior concurrent flash memory circuit is illustrated in FIG. 1.
Circuit 10 includes fourmemory cell arrays Circuit 10 further includes fourX-decoder blocks arrays decoder blocks arrays buses logic circuitry address buses buses logic circuitry address buses -
Circuit 10 further includes foursense amplifier blocks arrays Sense amplifier blocks data buses logic circuitry Circuit 10 further includes aregister 60 which determines which arrays 12-18 will be cooperatively linked to form each memory bank (i.e., to form memory banks 1 and 2). In alternate embodiments, concurrent memory operation may be facilitated by use of a metal option layer. -
Address bus 36 anddata bus 40 may be used to access a first bank of arrays (i.e., bank 1), which may include one or more cooperatively linked arrays 12-18, andaddress bus 38 anddata bus 42 may be used to access a second bank of arrays (i.e., bank 2), which includes the remaining arrays. In this manner,circuit 10 allows a first memory operation, such as reading, to be performed on the first bank of arrays (i.e., bank 1), while a second memory operation, such as programming or erasing, is simultaneously performed on the second bank of arrays (i.e., bank 2). - While prior concurrent flash memory circuits, such as
circuit 10, are effective to simultaneously perform reading and programming/erasing functions, they have limited flexibility. Particularly, the number of available bank size combinations (i.e., the available size combinations for the first bank and the second bank) is dependent upon the size of the various arrays which selectively form the memory banks. - Because the sizes of the arrays are identical in a conventional concurrent flash memory circuit, the number of possible bank size combinations for concurrent read and program/erase operation is limited. By way of example and without limitation, a conventional concurrent flash memory device including four arrays each having a size of 1X can provide only three unique bank size combinations for concurrent read and program/erase operation. That is, the possible size combinations for the first bank (e.g., the read bank) and the second bank (e.g., the program/erase bank) are limited to 1X/3X (e.g., one array for reading and three arrays for programming/erasing), 2X/2X (e.g., two arrays for reading and two arrays for programming/erasing), and 3X/1X (e.g., three arrays for reading and one array for programming/erasing).
- Some prior flash circuits have attempted to implement three arrays in an uneven architecture. Such an architecture is discussed in L. G. Fasoli et al., A 64 MbUser-Configurable Dual Bank Burst Mode FLASH memory, Digest of the Non-Volatile Semiconductor Memory Workshop Aug. 12th-16th, 2001, at p. 33. The above-referenced architecture implements three arrays in a 1X, 1X, 2X uneven configuration. While this architecture is user-configurable, it provides no additional bank size combinations than prior 1X, 1X, 1X, 1X configurations. That is, the possible size combinations for the first bank (e.g., the read bank) and the second bank (e.g., the program/erase bank) are limited to 1X/3X (e.g., one array for reading and two arrays for programming/erasing), 2X/2X (e.g., two arrays for reading and one array for programming/erasing), and 3X/1X (e.g., two arrays for reading and one array for programming/erasing).
- There is therefore a need for a new and improved integrated circuit for concurrent flash memory having an uneven array architecture which provides improved flexibility and additional bank size combinations.
- A first non-limiting advantage of the invention is that it provides an integrated circuit for concurrent flash memory having improved flexibility.
- A second non-limiting advantage of the invention is that it provides an integrated circuit for concurrent flash memory having an uneven array architecture which provides for many different bank size combinations for concurrent read and program/erase operation.
- According to a first aspect of the present invention, an integrated memory circuit is provided. The integrated memory circuit includes a first array having a first amount of non-volatile memory cells; a second array having a second amount of non-volatile memory cells; a third array having a third amount of non-volatile memory cells; and a fourth array having a fourth amount of non-volatile memory cells; wherein the third amount is different from the first amount. The first, second, third and fourth arrays are cooperatively linked in a manner which allows a first bank of memory cells including at least one of the first, second, third and fourth arrays to be read, while a second bank of memory cells including the remaining of the first, second, third and fourth arrays is simultaneously programmed or erased.
- According to a second aspect of the present invention, an integrated circuit for concurrent flash memory is provided. The integrated circuit includes a first array of flash memory cells; a second array of flash memory cells; a third array of flash memory cells; and a fourth array of flash memory cells; wherein the first and second arrays are of a first size and the third and fourth arrays are of a second size different from the first size. The first, second, third and fourth arrays are coupled together in a manner which allows a first bank of arrays to be selected for a first operation, while a second bank of arrays is simultaneously selected for a second operation.
- According to a third aspect of the present invention, a method of performing simultaneous operations within a concurrent flash memory circuit is provided. The method includes the steps of: providing first and second memory cell arrays, each having a first size; providing third and fourth memory cell arrays, each having a second size different from the first size; selecting a first bank of arrays including at least one of the first, second, third and fourth memory cell arrays; selecting a second bank of arrays the including the remaining of the first, second, third and fourth memory cell arrays; and performing a first operation on the first bank of arrays, while simultaneously performing a second operation on the second bank of arrays.
- These and other features, advantages, and objects of the invention will become apparent by reference to the following specification and by reference to the following drawings.
- FIG. 1 is a schematic diagram illustrating a prior art concurrent flash memory circuit.
- FIG. 2 is a schematic diagram illustrating an integrated circuit for concurrent flash memory in accordance with a preferred embodiment of the invention.
- FIG. 3 is a schematic diagram illustrating an integrated circuit for concurrent flash memory in accordance with a second embodiment of the present invention.
- FIG. 4 is a schematic diagram illustrating an integrated circuit for concurrent flash memory in accordance with a third embodiment of the present invention.
- FIG. 5 is a schematic diagram illustrating an integrated circuit for concurrent flash memory in accordance with a fourth embodiment of the present invention.
- Referring now to FIG. 2, there is shown an integrated
circuit 110 for concurrent flash memory which is made in accordance with a preferred embodiment of the present invention and which is adapted for use within a conventional semiconductor integrated circuit device. It should be appreciated by one of ordinary skill in the art that a semiconductor integrated circuit device may employ a plurality of substantiallyidentical circuits 110 in a cooperative manner to perform various conventional memory functions. - In the preferred embodiment,
circuit 110 includes fourmemory cell arrays Circuit 110 further includes fourX-decoder blocks arrays decoder blocks arrays bus 136 and includes a plurality of conventional X-decoders which are effective to select certain rows of the memory arrays 112-118, based upon signals received fromaddress bus 136. Each Y-decoder block 128-134 is coupled to addressbus 136 and includes a plurality of conventional Y-decoders which are effective to select certain columns of the memory arrays 112-118, based upon signals received fromaddress bus 136. -
Arrays circuit 110 illustrated in FIG. 2 has been simplified for illustrative purposes and that a memory device employing the present invention may further include additional and/or different circuit components which assist in concurrent reading, programming and erasing of data stored within in arrays 112-118 such as additional buses, sense amplifiers, multiplexers, buffers, counters, shift registers, logic and control circuits and other circuit components necessary and/or desirable to concurrently read, program and erase data. It should further be appreciated that while in the preferred embodiment, four memory arrays are illustrated, in alternate embodiments, different numbers of arrays may be utilized without departing from the spirit and scope of the invention. - Importantly,
arrays arrays arrays array 112 or 114 (i.e., 3X). In one non-limiting embodiment,circuit 110 may comprise a sixty-four megabit (“64 M”) memory circuit, witharrays M arrays - This uneven array architecture provides additional bank size combinations for performing concurrent operations, such as reading and programming/erasing. Particularly, unlike prior concurrent flash memory devices in which each array is of the same size (e.g., 1X), the present invention provides improved flexibility by allowing different bank size combinations for reading and programming/erasing. For example and without limitation, the non-limiting embodiment shown in FIG. 1 can employ the following combinations for reading and programming/erasing banks: 1X/7X (e.g., array112 may be selected for reading, while arrays 114, 116 and 118 are cooperatively linked for programming/erasing, or array 114 may be selected for reading, while arrays 112, 116 and 118 are cooperatively linked for programming/erasing); 2X/6X (e.g., arrays 112 and 114 may be cooperatively linked for reading while arrays 116 and 118 are cooperatively linked for programming/erasing); 3X/5X (e.g., array 116 may be selected for reading, while arrays 112, 114 and 118 are cooperatively linked for programming/erasing, or array 118 may be selected for reading, while arrays 112, 114, and 116 are cooperatively linked for programming/erasing); 4X/4X (e.g., arrays 112, 116 may be cooperatively linked for reading while arrays 114, 118 are cooperatively linked for programming/erasing, or arrays 114, 118 may be cooperatively linked for reading, while arrays 112, 116 are cooperatively linked for programming/erasing); 5X/3X (e.g., array 116 may be selected for programming/erasing, while arrays 112, 114 and 118 are cooperatively linked for reading, or array 118 may be selected for programming/erasing, while arrays 112, 114, and 116 are cooperatively linked for reading); 6X/2X (e.g., arrays 112 and 114 may be selected for programming/erasing while arrays 116 and 118 are cooperatively linked for reading); 7X/1X (e.g., array 112 may be selected for programming/erasing, while arrays 114, 116 and 118 are cooperatively linked for reading, or array 114 may be selected for programming/erasing, while arrays 112, 116 and 118 are cooperatively linked for reading). The cooperative linking of the various arrays for an operation such as reading or programming/erasing is well-known in the art, and is shown by the
register 60 andlogic circuits - In operation, any of the memory cells in the bank of arrays selected for reading may be read while the memory cells in the remaining arrays (i.e., in the bank of arrays selected for programming/erasing) are simultaneously programmed or erased. Likewise, any of the memory cells in the bank of arrays selected for programming/erasing may be programmed or erased, while the memory cells in the remaining arrays (i.e., in the bank of arrays selected for reading) are simultaneously read. It should be appreciated that while the uneven architecture of the preferred embodiment provides for a significantly improved flexibility in available bank size combinations, the symmetry of the circuit about axis138 also provides for relatively uncomplicated fabrication and routing of buses within the device. It should further be appreciated that the bank size combinations provided by the present invention can be changed dynamically (e.g., by use of registers) or statically (e.g., set at the factory by use of metal strapping). In either event, the present invention allows the inventory for memory chips with different bank sizes to be significantly reduced, thereby desirably reducing production costs.
- Referring now to FIG. 3, there is shown a
concurrent flash circuit 150 which is made in accordance with the teachings of a second embodiment of the present invention. As shown in FIG. 3,circuit 150 is substantially identical tocircuit 110 with the exception that anadditional array 140 ofsize 8X, anX-decoder block 142, and a Y-decoder block 144 have been added. In one non-limiting embodiment,circuit 150 comprises a one-hundred and twenty-eight megabit circuit (“128 M”), witharrays arrays array 140 having a size of approximately 64 M. -
X-decoder block 142 and Y-decoder block 144 are communicatively coupled toarray 140.X-decoder block 142 is further coupled to addressbus 136 and includes a plurality of conventional X-decoders which are effective to select certain rows of thememory array 140, based upon signals received fromaddress bus 136. Y-decoder block 144 is also coupled to addressbus 136 and includes a plurality of conventional Y-decoders which are effective to select certain columns of thememory array 140, based upon signals received fromaddress bus 136. -
Circuit 150 provides an even greater number of bank size combinations for reading and programming/erasing. For example and without limitation,circuit 150 can employ the following combinations for reading and programming/erasing banks: 1X/15X, 2X/14X, 3X/13X, 4X/12X, 5X/11X, 6X/10X, 7X/9X, 8X/8X, 9X/7X, 10X/6X, 11X/5X, 12X/4X, 13X/3X, 14X/2X and 15X/1X. - Referring now to FIG. 4, there is shown a
concurrent flash circuit 210 which is made in accordance with the teachings of a third embodiment of the present invention. As shown in FIG. 4,circuit 210 employs an uneven architecture which is symmetrical in cumulative size about a first (e.g., longitudinal) axis 238, and which may be desirable in certain applications. Particularly,circuit 210 includes fourarrays arrays 212, 216 (e.g., 5X) on one side of axis 238 is equal to the cumulative size of thearrays array 212 has a size of 1X,array 214 has a size of 2X,array 216 has a size of 4X, andarray 218 has a size of 3X. - Each
array X-decoder block decoder block bus 236 and include a plurality of conventional X-decoders which are effective to select certain rows of the memory arrays 212-218, based upon signals received fromaddress bus 236. Y-decoder blocks 228-234 are coupled to addressbus 336 and include a plurality of conventional Y-decoders which are effective to select certain columns of the memory arrays 212-218, based upon signals received fromaddress bus 236. - Circuit210 provides the following available combinations for reading and programming/erasing banks: 1X/9X (e.g., array 212 may be selected for reading, while arrays 214, 216 and 218 are cooperatively linked for programming/erasing), 2X/8X (e.g., array 214 may be selected for reading, while arrays 212, 216 and 218 are cooperatively linked for programming/erasing), 3X/7X (e.g., arrays 212, 214 may be cooperatively linked for reading, while arrays 216, 218 are cooperatively linked for programming/erasing); 4X/6X (e.g., array 216 may be selected for reading, while arrays 212, 214 and 218 are cooperatively linked for programming/erasing); 5X/5X (e.g., arrays 212, 216 may be cooperatively linked for reading, while arrays 214, 218 are cooperatively linked for programming/erasing), 6X/4X (e.g., arrays 212, 214 and 218 may be cooperatively linked for reading, while array 216 is selected for programming/erasing), 7X/3X (e.g., arrays 216, 218 may be cooperatively linked for reading, while arrays 212, 214 are cooperatively linked for programming/erasing), 8X/2X (e.g., arrays 212, 216 and 218 may be cooperatively linked for reading, while array 214 is selected for programming/erasing), and 9X/1X (e.g., arrays 214, 216 and 218 may be cooperatively linked for reading, while array 212 is selected for programming/erasing). It should be appreciated that additional arrays may be added to
circuit 210 to provide additional bank size combinations. - Referring now to FIG. 5, there is shown a
concurrent flash circuit 310 which is made in accordance with the teachings of a fourth embodiment of the present invention. As shown in FIG. 5,circuit 310 employs an uneven architecture in a “binary” configuration which is symmetrical in cumulative size about a first (e.g., longitudinal)axis 338, and which may be desirable in certain applications. Particularly,array 312 has a size of 1X,array 314 has a size of 1X,array 316 has a size of 2X, andarray 318 has a size of 4X. - Each
array X-decoder block decoder block bus 336 and include a plurality of conventional X-decoders which are effective to select certain rows of the memory arrays 312-318, based upon signals received fromaddress bus 336. Y-decoder blocks 328-334 are coupled to addressbus 336 and include a plurality of conventional Y-decoders which are effective to select certain columns of the memory arrays 312-318, based upon signals received fromaddress bus 336. - Circuit310 provides the following available combinations for reading and programming/erasing banks: 1X/7X (e.g., array 312 may be selected for reading, while arrays 314, 316 and 318 are cooperatively linked for programming/erasing), 2X/6X (e.g., arrays 312, 314 may be cooperatively linked for reading, while arrays 316, 318 are cooperatively linked for programming/erasing, or array 316 may be selected for reading, while arrays 312, 314 and 318 are cooperatively linked for programming/erasing), 3X/5X (e.g., arrays 314, 316 may be cooperatively linked for reading, while arrays 312, 318 are cooperatively linked for programming/erasing); 4X/4X (e.g., array 318 may be selected for reading, while arrays 312, 314 and 316 are cooperatively linked for programming/erasing, or arrays 312, 314 and 316 may be cooperatively linked for reading, while array 318 is selected for programming/erasing); 5X/3X (e.g., arrays 312, 318 may be cooperatively linked for reading, while arrays 314, 316 are cooperatively linked for programming/erasing), 6X/2X (e.g., arrays 312, 314 and 318 may be cooperatively linked for reading, while array 316 is cooperatively linked for programming/erasing, or arrays 316, 318 may be cooperatively linked for reading, while arrays 312, 314 are cooperatively linked for programming/erasing), and 7X/1X (e.g., arrays 314, 316, 218 may be cooperatively linked for reading, while array 312 is selected for programming/erasing). It should be appreciated that additional arrays may be added to
circuit 310 to provide additional bank size combinations. - It should be understood that the inventions described herein are provided by way of example only and that numerous changes, alterations, modifications, and substitutions may be made without departing from the spirit and scope of the inventions as delineated within the following claims.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/954,387 US6529409B1 (en) | 2001-09-10 | 2001-09-10 | Integrated circuit for concurrent flash memory with uneven array architecture |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/954,387 US6529409B1 (en) | 2001-09-10 | 2001-09-10 | Integrated circuit for concurrent flash memory with uneven array architecture |
Publications (2)
Publication Number | Publication Date |
---|---|
US6529409B1 US6529409B1 (en) | 2003-03-04 |
US20030048660A1 true US20030048660A1 (en) | 2003-03-13 |
Family
ID=25495356
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/954,387 Expired - Lifetime US6529409B1 (en) | 2001-09-10 | 2001-09-10 | Integrated circuit for concurrent flash memory with uneven array architecture |
Country Status (1)
Country | Link |
---|---|
US (1) | US6529409B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060018184A1 (en) * | 2003-06-20 | 2006-01-26 | Raul-Adrian Cernea | Source controlled operation of non-volatile memories |
US20060250846A1 (en) * | 2005-05-03 | 2006-11-09 | Hynix Semiconductor Inc. | Non-volatile memory device having uniform programming speed |
WO2017205088A1 (en) * | 2016-05-24 | 2017-11-30 | Silicon Storage Technology, Inc. | Asymmetrical sensing amplifier and related method for flash memory devices |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8233322B2 (en) * | 2003-10-10 | 2012-07-31 | Micron Technology, Inc. | Multi-partition memory with separated read and algorithm datalines |
US7082075B2 (en) * | 2004-03-18 | 2006-07-25 | Micron Technology, Inc. | Memory device and method having banks of different sizes |
US7307884B2 (en) * | 2004-06-15 | 2007-12-11 | Sandisk Corporation | Concurrent programming of non-volatile memory |
US8130528B2 (en) | 2008-08-25 | 2012-03-06 | Sandisk 3D Llc | Memory system with sectional data lines |
US8027209B2 (en) * | 2008-10-06 | 2011-09-27 | Sandisk 3D, Llc | Continuous programming of non-volatile memory |
US8279650B2 (en) | 2009-04-20 | 2012-10-02 | Sandisk 3D Llc | Memory system with data line switching scheme |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3773607B2 (en) * | 1996-11-28 | 2006-05-10 | Necエレクトロニクス株式会社 | Microcomputer with built-in flash EEPROM |
US6246626B1 (en) * | 2000-07-28 | 2001-06-12 | Micron Technology, Inc. | Protection after brown out in a synchronous memory |
-
2001
- 2001-09-10 US US09/954,387 patent/US6529409B1/en not_active Expired - Lifetime
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060018184A1 (en) * | 2003-06-20 | 2006-01-26 | Raul-Adrian Cernea | Source controlled operation of non-volatile memories |
US7173860B2 (en) * | 2003-06-20 | 2007-02-06 | Sandisk Corporation | Source controlled operation of non-volatile memories |
US20060250846A1 (en) * | 2005-05-03 | 2006-11-09 | Hynix Semiconductor Inc. | Non-volatile memory device having uniform programming speed |
US7359239B2 (en) * | 2005-05-03 | 2008-04-15 | Hynix Semiconductor Inc. | Non-volatile memory device having uniform programming speed |
WO2017205088A1 (en) * | 2016-05-24 | 2017-11-30 | Silicon Storage Technology, Inc. | Asymmetrical sensing amplifier and related method for flash memory devices |
CN109155138A (en) * | 2016-05-24 | 2019-01-04 | 硅存储技术公司 | Asymmetric sensing amplifier and correlation technique for flash memory devices |
KR20190009380A (en) * | 2016-05-24 | 2019-01-28 | 실리콘 스토리지 테크놀로지 인크 | Asymmetric sense amplifiers and related methods for flash memory devices |
KR102017447B1 (en) | 2016-05-24 | 2019-09-02 | 실리콘 스토리지 테크놀로지 인크 | Asymmetric Sense Amplifier and Related Methods for Flash Memory Devices |
Also Published As
Publication number | Publication date |
---|---|
US6529409B1 (en) | 2003-03-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5956268A (en) | Nonvolatile memory structure | |
US6392954B2 (en) | Dual port programmable logic device variable depth and width memory array | |
US6584034B1 (en) | Flash memory array structure suitable for multiple simultaneous operations | |
US5894437A (en) | Concurrent read/write architecture for a flash memory | |
US6480417B2 (en) | Global/local memory decode with independent program and read paths and shared local decode | |
EP1866927A4 (en) | Y-mux splitting scheme | |
US6529409B1 (en) | Integrated circuit for concurrent flash memory with uneven array architecture | |
US7515450B2 (en) | Nonvolatile semiconductor storage device | |
US6714451B2 (en) | Semiconductor memory device including bit select circuit | |
US20030053348A1 (en) | Flash memory array architecture | |
US6772273B1 (en) | Block-level read while write method and apparatus | |
US20100070676A1 (en) | Memory Data Bus Placement and Control | |
US6178132B1 (en) | Non-volatile integrated circuit having read while write capability using one address register | |
US6788600B2 (en) | Non-volatile semiconductor memory | |
JP3559415B2 (en) | Semiconductor storage device | |
US7200067B2 (en) | Pad arrangement in semiconductor memory device and method of driving semiconductor device | |
KR100280451B1 (en) | Flash memory in which operation of memory cells is performed sector by sector | |
JP3655956B2 (en) | Integrated circuit occasional write / read memory | |
US5982680A (en) | Semiconductor memory | |
US6377492B1 (en) | Memory architecture for read and write at the same time using a conventional cell | |
US6643211B2 (en) | Integrated memory having a plurality of memory cell arrays | |
US20030058688A1 (en) | Integrated circuit for concurent flash memory | |
US6781914B2 (en) | Flash memory having a flexible bank partition | |
US6967870B2 (en) | Combination NAND-NOR memory device | |
US6914832B2 (en) | Semiconductor memory device with memory cell array divided into blocks |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SILICON STORAGE TECHNOLOGY, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NGUYEN, TAM;BRINER, MICHAEL;REEL/FRAME:012498/0469 Effective date: 20010925 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:SILICON STORAGE TECHNOLOGY, INC.;REEL/FRAME:041675/0316 Effective date: 20170208 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNOR:SILICON STORAGE TECHNOLOGY, INC.;REEL/FRAME:041675/0316 Effective date: 20170208 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001 Effective date: 20180529 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001 Effective date: 20180529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206 Effective date: 20180914 Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES C Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206 Effective date: 20180914 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, DELAWARE Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053311/0305 Effective date: 20200327 |
|
AS | Assignment |
Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROCHIP TECHNOLOGY INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROSEMI CORPORATION, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011 Effective date: 20200529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053468/0705 Effective date: 20200529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:055671/0612 Effective date: 20201217 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, MINNESOTA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:057935/0474 Effective date: 20210528 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 |
|
AS | Assignment |
Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059687/0344 Effective date: 20220218 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001 Effective date: 20220228 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437 Effective date: 20220228 |