US20030008441A1 - Method of forming an integrated circuit on a low loss substrate - Google Patents
Method of forming an integrated circuit on a low loss substrate Download PDFInfo
- Publication number
- US20030008441A1 US20030008441A1 US09/900,848 US90084801A US2003008441A1 US 20030008441 A1 US20030008441 A1 US 20030008441A1 US 90084801 A US90084801 A US 90084801A US 2003008441 A1 US2003008441 A1 US 2003008441A1
- Authority
- US
- United States
- Prior art keywords
- layer
- forming
- high resistivity
- devices
- integrated circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 44
- 239000000758 substrate Substances 0.000 title claims abstract description 38
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims abstract description 31
- 229910021426 porous silicon Inorganic materials 0.000 claims abstract description 26
- 239000000377 silicon dioxide Substances 0.000 claims abstract description 12
- 238000004519 manufacturing process Methods 0.000 claims abstract description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 31
- 229910052710 silicon Inorganic materials 0.000 claims description 28
- 239000010703 silicon Substances 0.000 claims description 28
- 238000002955 isolation Methods 0.000 claims description 17
- 239000002184 metal Substances 0.000 claims description 15
- 238000000151 deposition Methods 0.000 claims description 9
- 239000000463 material Substances 0.000 claims description 7
- 239000007943 implant Substances 0.000 claims description 6
- 229910000679 solder Inorganic materials 0.000 claims description 5
- 230000004888 barrier function Effects 0.000 claims description 3
- 238000000407 epitaxy Methods 0.000 claims description 3
- 238000005530 etching Methods 0.000 claims description 3
- 229910001218 Gallium arsenide Inorganic materials 0.000 claims description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 2
- 229920006332 epoxy adhesive Polymers 0.000 claims description 2
- 239000007788 liquid Substances 0.000 claims description 2
- 230000000737 periodic effect Effects 0.000 claims description 2
- 230000008878 coupling Effects 0.000 claims 1
- 238000010168 coupling process Methods 0.000 claims 1
- 238000005859 coupling reaction Methods 0.000 claims 1
- 229910003465 moissanite Inorganic materials 0.000 claims 1
- 229910010271 silicon carbide Inorganic materials 0.000 claims 1
- 239000005350 fused silica glass Substances 0.000 description 6
- 239000004065 semiconductor Substances 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 5
- 238000001465 metallisation Methods 0.000 description 5
- 230000001939 inductive effect Effects 0.000 description 4
- 239000011148 porous material Substances 0.000 description 4
- 239000013078 crystal Substances 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 230000003647 oxidation Effects 0.000 description 3
- 238000007254 oxidation reaction Methods 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 230000009471 action Effects 0.000 description 1
- 238000007743 anodising Methods 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000001816 cooling Methods 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000002040 relaxant effect Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000004804 winding Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/96—Porous semiconductor
Definitions
- the present invention relates to an integrated circuit, and more particularly, to formation of such a circuit on a low loss substrate.
- High frequency telecommunications circuits typically involve the use of inductors to either tune a circuit to a particular desired frequency, to perform critical circuit functions such as maintaining a critical current flow, or to filter and eliminate undesired electrical noise from desired signals. Since the use of discrete inductors that are separate from the integrated circuit may give rise to implementation problems, the high frequency circuit design has been moving in the direction of integrating as many of these needed inductors as possible into the semiconductor device itself.
- the quality factor (Q) of an inductive circuit is a figure of merit that relates the energy stored to the energy dissipated or lost.
- High Q inductor circuits (a Q of 10 or greater) conserve sufficient energy to allow an appropriate inductive response.
- low Q inductor circuits a Q of 3 or less lose a sufficient portion of the energy applied causing them to perform poorly as inductive elements.
- An example of a typical integrated circuit, used in many current communications microchips, has a highly conductive substrate and a moderately resistive epitaxial (EPI) layer grown on the substrate.
- EPI epitaxial
- this design may not be conducive for supporting a high Q inductor.
- An integrated inductor formed over the EPI layer may induce eddy currents into the highly conductive substrate thereby incurring a large energy loss. To be energy efficient and therefore low loss, the integrated inductor would have to be formed over a highly resistive substrate.
- the present invention in one aspect, describes a method for manufacturing an integrated circuit structure.
- the method includes providing a layer of porous silicon, and epitaxially growing a high resistivity layer on the layer of porous silicon. Devices are then formed on the high resistivity layer to produce the integrated circuit structure.
- the integrated circuit structure is attached to a silica substrate, such that the silica substrate is coupled to the devices. Further, surface contacts are provided on the structure.
- the layer of porous silicon is then removed.
- the present invention describes an integrated structure.
- the structure includes a layer of porous silicon, a high resistivity layer, a plurality of circuit devices, a silica substrate, and surface contacts.
- the high resistivity layer is epitaxially grown on the layer of porous silicon.
- the plurality of circuit devices is formed on the high resistivity layer to produce the integrated circuit structure.
- the silica substrate is attached to the integrated circuit structure, such that the silica substrate is coupled to the circuit devices.
- Surface contacts provide connections to the circuit devices.
- FIG. 1 illustrates one embodiment of providing a low loss surface for forming an integrated circuit.
- FIG. 2 shows a photomask provided over selected regions of an epitaxial layer to form buried layers.
- FIG. 3 shows an embodiment of the formed buried layers.
- FIG. 4 shows deep and shallow trench isolations formed in the epitaxial silicon layer.
- FIG. 5 shows sinker and vertical interconnect implantation.
- FIG. 6 shows sinker and vertical interconnect drive.
- FIG. 7 illustrates formation of integrated devices on the sinker, the isolation trenches, and the epitaxial silicon layer.
- FIG. 8 shows formation of interlevel dielectric (ILD) layer.
- ILD interlevel dielectric
- FIG. 9 shows a structure formed by attaching a processed wafer to a fused silica or silica glass substrate according to an embodiment of the present invention.
- FIG. 10 illustrates low resistivity handle wafer removed or thinned from the epitaxial layer.
- FIG. 11 shows a remaining low resistivity porous silicon layer polished or etched away.
- FIG. 12 shows additional layers of dielectric and metallization.
- FIG. 13 illustrates selective removal of remaining epitaxial silicon prior to dielectric deposition and additional metallization layers.
- a low loss substrate is configured to provide a suitable platform on which to manufacture RF circuits with high Q integrated inductors.
- active devices are formed on a high resistivity epitaxial layer.
- the epitaxial layer is formed on a low resistivity wafer, which may include a layer of porous silicon.
- Other structures and layers, such as buried layers, deep and shallow trench isolation, heat pipes and interconnections, may be formed and deposited on the epitaxial layer. The structured wafer may then be glued to a fused silica or silica glass substrate.
- the low resistivity wafer substrate may be removed, and additional layers of interconnect, dielectric, and metal contact may be formed. Consequently for purposes of illustration and not for purposes of limitation, the exemplary embodiments of the invention are described in a manner consistent with such use, though clearly the invention is not so limited.
- FIG. 1 illustrates one embodiment of providing a low loss surface for forming an integrated circuit.
- a method similar to the one described in U.S. Pat. No. 6,143,629 may be utilized for providing a high resistivity epitaxial layer 100 on a silicon substrate 102 .
- a base substrate 102 having a porous silicon layer 104 may be prepared, e.g., by anodizing at least one-side surface of a silicon substrate 102 or the whole silicon substrate 102 .
- the porous silicon layer 104 may be treated to seal surface pores present at the surface.
- the porous silicon layer 104 whose surface pores have been sealed in this way may be subjected to heat treatment before the epitaxial growth described below.
- Porous silicon typically has, like a sponge, pores of a few nanometers to tens of nanometers in diameter inside the silicon crystal.
- the controlling of oxide film thickness relies on the thickness of a porous layer rather than the time of oxidation, and hence it is possible to form a silicon oxide film that is tens to hundreds of times as thick as that formed by oxidation of bulk silicon.
- a non-porous single-crystal layer 100 may then be formed on the surface of the porous silicon layer 102 .
- the material constituting this non-porous single-crystal layer 100 may be silicon deposited by epitaxial growth.
- the epitaxial layer 100 may include other material from Group IV (of the periodic chart) such as SiGe or SiC, or a compound semiconductor as typified by GaAs, GaAsAl, InP or GaN.
- the porous silicon acts as a stress-compliant material and may relax the stress caused by lattice mismatch. Moreover, it may lower the stacking fault density of the non-porous single-crystal silicon layer 102 , and hence may also lower the crystalline defect density of the epitaxially grown layer. So long as the porous layer 104 has been kept from structural changes and coarsening, pore division and so forth, the effect of relaxing stress may be preserved.
- the porous layer 104 may have a large amount of voids formed internally thereof. As a result, the density of the layer 104 may be educed to half or lower. Furthermore, the surface area per unit volume (specific surface area) may be substantially increased, and therefore its chemical etching rate is accelerated as compared to the etching rate of a conventional non-porous monocrystalline layer.
- FIG. 2 shows a mask 200 provided over the epitaxial layer 202 to form buried layers within selected regions of the epitaxial layer 202 .
- ion implant 204 is used to produce the buried layers.
- the buried layers may be formed by diffusion.
- FIG. 3 An embodiment of the formed buried layers 300 is shown in FIG. 3.
- the buried layers 300 are shown to have penetrated deeply into the epitaxial layer 302 such that the buried layers 300 terminate in the porous silicon layer 304 .
- the buried layers 300 may be formed by partially penetrating the high resistivity epitaxial layer 302 .
- Epitaxial silicon 306 may then be deposited over the buried layers 300 and unexposed areas of the high resistivity epitaxial layer 302 .
- the layer 306 formed by epitaxial silicon may include low resistivity silicon.
- the deep trench isolation regions 400 provide isolation among buried layers 406 and deep collector implants (not shown).
- the deep trench isolation regions 400 may be etched deep enough that the regions 400 terminate in the porous layer 408 .
- the isolated regions of the buried layers 406 and deep collector implants may be used later as part of the electrical interconnect and heat pipe.
- the epitaxial silicon layer 404 is substantially removed from the area 412 where high Q inductors may be formed prior to shallow trench fill.
- the trench 414 may be filled with a high resistivity material, such as an epitaxy layer. Accordingly, the resistivity between the metal windings of the inductor and the semiconductor substrate may be increased, and the substrate effects may be substantially reduced.
- the area of the trench 414 may be defined to be larger than that of the to-be-formed inductor.
- the dopant concentration of the silicon substrate or the epitaxy layer may be lower than that of the semiconductor substrate by several orders of magnitude, depending on various situations, so as to increase the resistivity thereof by the same magnitude to several K ⁇ -cm.
- FIGS. 5 and 6 show sinker 600 and vertical interconnect 602 implant and drive.
- a photomask 502 is provided to implant 500 only selected areas of the epitaxial silicon layer 504 to form the sinker 600 and/or interconnect 602 .
- the sinker 600 may form a transistor collector. In other embodiments, the sinker 600 may perform similar function as the vertical interconnect 602 .
- FIG. 7 illustrates formation of integrated devices 700 , 702 on the sinker, the isolation trenches, and the epitaxial silicon layer.
- the integrated devices 700 , 702 include a bipolar transistor 700 having collector 704 , emitter 706 , and base 708 terminals.
- the devices 700 , 702 also include an inductive element 702 .
- the integrated devices may include CMOS or other related elements.
- a pre-metal dielectric (PMD) layer 710 may then be deposited as shown.
- This PMD layer 710 is typically disposed between the polysilicon gate/interconnect level 712 and the lowest metal layer (e.g. metal- 1 layer). Openings 716 in the PMD layer 710 are referred to as contact holes. These holes 716 provide openings for heat pipes and vertical interconnects, which provide connections between the contacts 702 - 708 and the integrated devices 700 , 702 formed in the PMD layer.
- ILD layer 800 Formation of interlevel dielectric (ILD) layer 800 according to an embodiment of the present invention is shown in FIG. 8.
- the ILD layer 800 is disposed between metal levels, metal-l ( 802 ) and metal- 2 ( 804 ).
- Other ILD layers may be disposed between subsequent metal levels.
- Openings 806 in the ILD layer 800 are referred to as vias. These openings 806 allow contacts to be made between metal- 1 ( 802 ) and metal- 2 ( 804 ).
- an inductor 808 is shown formed above where the epitaxial silicon has been completely etched away in the shallow trench isolation region 810 .
- the ILD layer 800 may be passivated.
- a structure 900 may be formed by attaching the processed wafer 902 to a fused silica or silica glass substrate 906 .
- the attachment process may include bonding the processed wafer 902 to the substrate 906 using a wafer stacking technique described by K. W. Lee et al at the IEDM-2000 conference, and entitled “Three-Dimensional Shared Memory Fabricated Using Wafer Stacking Technology.”
- the wafer stacking technique involves temporarily bonding the wafer 902 and the substrate 906 in a face-to-face disposition using micro-bumps 908 .
- the liquid epoxy adhesive may be injected into the gap 910 between the wafer 902 and the substrate 906 in a vacuum chamber to enhance the bonding capability of the wafer 902 and the substrate 906 .
- the low resistivity handle wafer 1002 (e.g. the non-porous region) is removed or thinned from the epitaxial layer.
- the non-porous region 1002 of the structure 1000 may be removed by mechanical grinding, chemical mechanical polishing (CMP), and/or etching to have the porous region 1004 exposed.
- CMP chemical mechanical polishing
- the remaining low resistivity porous silicon layer may be polished or etched away. Moreover, a layer of glass 1100 may be optionally deposited to define additional levels of interconnect. The barrier metal may then be deposited to prepare the surface for solder ball deposition. The solder balls 1102 are deposited to provide direct contact to the collector 1104 . The solder balls 1102 may also provide connections to the underlying metal interconnect and heat pipe through vias 1106 .
- additional layers of dielectric 1200 and metallization 1202 may be optionally provided. Further, in FIG. 13, the remaining epitaxial silicon 1300 may be selectively removed prior to dielectric deposition 1200 and additional metallization layers 1202 . This may provide substantial increase in the inductor quality factor (Q).
- the solder bumps 1302 may be formed over the through-via structures (bond pads) 1304 and over selected collectors 1306 of NPN devices with relatively high power dissipation. This may allow for effective cooling of the device.
Landscapes
- Semiconductor Integrated Circuits (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A method for manufacturing an integrated circuit structure is disclosed. The method includes providing a layer of porous silicon, and epitaxially growing a high resistivity layer on the layer of porous silicon. Devices are then formed on the high resistivity layer to produce the integrated circuit structure. The integrated circuit structure is attached to a silica substrate, such that the silica substrate is coupled to the devices. Further, surface contacts are provided on the structure. The layer of porous silicon is then removed.
Description
- 1. Field of the Invention
- The present invention relates to an integrated circuit, and more particularly, to formation of such a circuit on a low loss substrate.
- 2. Prior Art
- Semiconductor devices in the form of integrated circuits are important in telecommunications systems involving a broad spectrum of different circuits. These circuits may have high frequency capabilities. High frequency telecommunications circuits typically involve the use of inductors to either tune a circuit to a particular desired frequency, to perform critical circuit functions such as maintaining a critical current flow, or to filter and eliminate undesired electrical noise from desired signals. Since the use of discrete inductors that are separate from the integrated circuit may give rise to implementation problems, the high frequency circuit design has been moving in the direction of integrating as many of these needed inductors as possible into the semiconductor device itself.
- The quality factor (Q) of an inductive circuit is a figure of merit that relates the energy stored to the energy dissipated or lost. High Q inductor circuits (a Q of 10 or greater) conserve sufficient energy to allow an appropriate inductive response. Alternately, low Q inductor circuits (a Q of 3 or less) lose a sufficient portion of the energy applied causing them to perform poorly as inductive elements.
- An example of a typical integrated circuit, used in many current communications microchips, has a highly conductive substrate and a moderately resistive epitaxial (EPI) layer grown on the substrate. However, this design may not be conducive for supporting a high Q inductor. An integrated inductor formed over the EPI layer may induce eddy currents into the highly conductive substrate thereby incurring a large energy loss. To be energy efficient and therefore low loss, the integrated inductor would have to be formed over a highly resistive substrate.
- The present invention, in one aspect, describes a method for manufacturing an integrated circuit structure. The method includes providing a layer of porous silicon, and epitaxially growing a high resistivity layer on the layer of porous silicon. Devices are then formed on the high resistivity layer to produce the integrated circuit structure. The integrated circuit structure is attached to a silica substrate, such that the silica substrate is coupled to the devices. Further, surface contacts are provided on the structure. The layer of porous silicon is then removed.
- In another aspect, the present invention describes an integrated structure. The structure includes a layer of porous silicon, a high resistivity layer, a plurality of circuit devices, a silica substrate, and surface contacts. The high resistivity layer is epitaxially grown on the layer of porous silicon. The plurality of circuit devices is formed on the high resistivity layer to produce the integrated circuit structure. The silica substrate is attached to the integrated circuit structure, such that the silica substrate is coupled to the circuit devices. Surface contacts provide connections to the circuit devices.
- FIG. 1 illustrates one embodiment of providing a low loss surface for forming an integrated circuit.
- FIG. 2 shows a photomask provided over selected regions of an epitaxial layer to form buried layers.
- FIG. 3 shows an embodiment of the formed buried layers.
- FIG. 4 shows deep and shallow trench isolations formed in the epitaxial silicon layer.
- FIG. 5 shows sinker and vertical interconnect implantation.
- FIG. 6 shows sinker and vertical interconnect drive.
- FIG. 7 illustrates formation of integrated devices on the sinker, the isolation trenches, and the epitaxial silicon layer.
- FIG. 8 shows formation of interlevel dielectric (ILD) layer.
- FIG. 9 shows a structure formed by attaching a processed wafer to a fused silica or silica glass substrate according to an embodiment of the present invention.
- FIG. 10 illustrates low resistivity handle wafer removed or thinned from the epitaxial layer.
- FIG. 11 shows a remaining low resistivity porous silicon layer polished or etched away.
- FIG. 12 shows additional layers of dielectric and metallization.
- FIG. 13 illustrates selective removal of remaining epitaxial silicon prior to dielectric deposition and additional metallization layers.
- In recognition of the above-stated problems with prior designs of integrated circuits, the present invention describes embodiments for forming an integrated circuit on a high resistivity/low loss substrate. In one embodiment, a low loss substrate is configured to provide a suitable platform on which to manufacture RF circuits with high Q integrated inductors. In another embodiment, active devices are formed on a high resistivity epitaxial layer. Moreover, the epitaxial layer is formed on a low resistivity wafer, which may include a layer of porous silicon. Other structures and layers, such as buried layers, deep and shallow trench isolation, heat pipes and interconnections, may be formed and deposited on the epitaxial layer. The structured wafer may then be glued to a fused silica or silica glass substrate. Further, the low resistivity wafer substrate may be removed, and additional layers of interconnect, dielectric, and metal contact may be formed. Consequently for purposes of illustration and not for purposes of limitation, the exemplary embodiments of the invention are described in a manner consistent with such use, though clearly the invention is not so limited.
- FIG. 1 illustrates one embodiment of providing a low loss surface for forming an integrated circuit. A method similar to the one described in U.S. Pat. No. 6,143,629 (e.g. epitaxial layer transfer process) may be utilized for providing a high resistivity
epitaxial layer 100 on asilicon substrate 102. In the illustrated embodiment, abase substrate 102 having aporous silicon layer 104 may be prepared, e.g., by anodizing at least one-side surface of asilicon substrate 102 or thewhole silicon substrate 102. In an alternative embodiment, theporous silicon layer 104 may be treated to seal surface pores present at the surface. Theporous silicon layer 104 whose surface pores have been sealed in this way may be subjected to heat treatment before the epitaxial growth described below. - Porous silicon typically has, like a sponge, pores of a few nanometers to tens of nanometers in diameter inside the silicon crystal. Thus, upon thermal oxidation in an atmosphere containing oxygen, the surface of porous silicon and its interior are simultaneously oxidized by the action of the oxygen. The controlling of oxide film thickness relies on the thickness of a porous layer rather than the time of oxidation, and hence it is possible to form a silicon oxide film that is tens to hundreds of times as thick as that formed by oxidation of bulk silicon.
- A non-porous single-
crystal layer 100 may then be formed on the surface of theporous silicon layer 102. In one embodiment, the material constituting this non-porous single-crystal layer 100 may be silicon deposited by epitaxial growth. Theepitaxial layer 100 may include other material from Group IV (of the periodic chart) such as SiGe or SiC, or a compound semiconductor as typified by GaAs, GaAsAl, InP or GaN. - In some embodiments, the porous silicon acts as a stress-compliant material and may relax the stress caused by lattice mismatch. Moreover, it may lower the stacking fault density of the non-porous single-
crystal silicon layer 102, and hence may also lower the crystalline defect density of the epitaxially grown layer. So long as theporous layer 104 has been kept from structural changes and coarsening, pore division and so forth, the effect of relaxing stress may be preserved. - In other embodiments, the
porous layer 104 may have a large amount of voids formed internally thereof. As a result, the density of thelayer 104 may be educed to half or lower. Furthermore, the surface area per unit volume (specific surface area) may be substantially increased, and therefore its chemical etching rate is accelerated as compared to the etching rate of a conventional non-porous monocrystalline layer. - FIG. 2 shows a
mask 200 provided over theepitaxial layer 202 to form buried layers within selected regions of theepitaxial layer 202. In the illustrated embodiment,ion implant 204 is used to produce the buried layers. In another embodiment, the buried layers may be formed by diffusion. - An embodiment of the formed buried
layers 300 is shown in FIG. 3. The buried layers 300 are shown to have penetrated deeply into theepitaxial layer 302 such that the buriedlayers 300 terminate in theporous silicon layer 304. However, in other embodiments, the buriedlayers 300 may be formed by partially penetrating the highresistivity epitaxial layer 302.Epitaxial silicon 306 may then be deposited over the buriedlayers 300 and unexposed areas of the highresistivity epitaxial layer 302. In one embodiment, thelayer 306 formed by epitaxial silicon may include low resistivity silicon. - Referring to FIG. 4, deep400 and
shallow trench 402 isolations are formed in theepitaxial silicon layer 404. Hence in the illustrated embodiment, the deeptrench isolation regions 400 provide isolation among buriedlayers 406 and deep collector implants (not shown). The deeptrench isolation regions 400 may be etched deep enough that theregions 400 terminate in theporous layer 408. The isolated regions of the buriedlayers 406 and deep collector implants may be used later as part of the electrical interconnect and heat pipe. In an alternative embodiment (shown in FIG. 4), theepitaxial silicon layer 404 is substantially removed from thearea 412 where high Q inductors may be formed prior to shallow trench fill. - In one embodiment, the
trench 414 may be filled with a high resistivity material, such as an epitaxy layer. Accordingly, the resistivity between the metal windings of the inductor and the semiconductor substrate may be increased, and the substrate effects may be substantially reduced. The area of thetrench 414 may be defined to be larger than that of the to-be-formed inductor. The dopant concentration of the silicon substrate or the epitaxy layer may be lower than that of the semiconductor substrate by several orders of magnitude, depending on various situations, so as to increase the resistivity thereof by the same magnitude to several KΩ-cm. - FIGS. 5 and 6
show sinker 600 andvertical interconnect 602 implant and drive. Aphotomask 502 is provided to implant 500 only selected areas of theepitaxial silicon layer 504 to form thesinker 600 and/orinterconnect 602. In some embodiments, thesinker 600 may form a transistor collector. In other embodiments, thesinker 600 may perform similar function as thevertical interconnect 602. - FIG. 7 illustrates formation of
integrated devices integrated devices bipolar transistor 700 havingcollector 704,emitter 706, andbase 708 terminals. Thedevices inductive element 702. In other embodiments, the integrated devices may include CMOS or other related elements. - A pre-metal dielectric (PMD)
layer 710 may then be deposited as shown. ThisPMD layer 710 is typically disposed between the polysilicon gate/interconnect level 712 and the lowest metal layer (e.g. metal-1 layer).Openings 716 in thePMD layer 710 are referred to as contact holes. Theseholes 716 provide openings for heat pipes and vertical interconnects, which provide connections between the contacts 702-708 and theintegrated devices - Formation of interlevel dielectric (ILD)
layer 800 according to an embodiment of the present invention is shown in FIG. 8. In the illustrated embodiment, theILD layer 800 is disposed between metal levels, metal-l (802) and metal-2 (804). Other ILD layers may be disposed between subsequent metal levels.Openings 806 in theILD layer 800 are referred to as vias. Theseopenings 806 allow contacts to be made between metal-1 (802) and metal-2 (804). Furthermore, aninductor 808 is shown formed above where the epitaxial silicon has been completely etched away in the shallow trench isolation region 810. In an alternative embodiment, theILD layer 800 may be passivated. - As described above, the
semiconductor wafer 902 has been partially processed with several layers of electrical interconnect, including theinductor metal 904. Thus, a structure 900 (see FIG. 9) may be formed by attaching the processedwafer 902 to a fused silica orsilica glass substrate 906. The attachment process may include bonding the processedwafer 902 to thesubstrate 906 using a wafer stacking technique described by K. W. Lee et al at the IEDM-2000 conference, and entitled “Three-Dimensional Shared Memory Fabricated Using Wafer Stacking Technology.” - The wafer stacking technique involves temporarily bonding the
wafer 902 and thesubstrate 906 in a face-to-facedisposition using micro-bumps 908. After the temporary bonding using the micro-bumps, the liquid epoxy adhesive may be injected into thegap 910 between thewafer 902 and thesubstrate 906 in a vacuum chamber to enhance the bonding capability of thewafer 902 and thesubstrate 906. - In the illustrated embodiment of FIG. 10, the low resistivity handle wafer1002 (e.g. the non-porous region) is removed or thinned from the epitaxial layer. The
non-porous region 1002 of thestructure 1000 may be removed by mechanical grinding, chemical mechanical polishing (CMP), and/or etching to have theporous region 1004 exposed. - Referring to FIG. 11, the remaining low resistivity porous silicon layer may be polished or etched away. Moreover, a layer of
glass 1100 may be optionally deposited to define additional levels of interconnect. The barrier metal may then be deposited to prepare the surface for solder ball deposition. Thesolder balls 1102 are deposited to provide direct contact to thecollector 1104. Thesolder balls 1102 may also provide connections to the underlying metal interconnect and heat pipe throughvias 1106. - As shown in FIG. 12, additional layers of dielectric1200 and
metallization 1202 may be optionally provided. Further, in FIG. 13, the remainingepitaxial silicon 1300 may be selectively removed prior todielectric deposition 1200 and additional metallization layers 1202. This may provide substantial increase in the inductor quality factor (Q). The solder bumps 1302 may be formed over the through-via structures (bond pads) 1304 and over selectedcollectors 1306 of NPN devices with relatively high power dissipation. This may allow for effective cooling of the device. - While specific embodiments of the invention have been illustrated and described, such descriptions have been for purposes of illustration only and not by way of limitation. Accordingly, throughout this detailed description, for the purposes of explanation, numerous specific details were set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one skilled in the art that the system and method may be practiced without some of these specific details. For example, forming additional layers of dielectric and metallization (FIGS. 12 and 13) may be omitted. In other instances, well-known structures and functions were not described in elaborate detail in order to avoid obscuring the subject matter of the present invention. Accordingly, the scope and spirit of the invention should be judged in terms of the claims which follow.
Claims (38)
1. A method of manufacturing an integrated circuit structure, comprising:
providing a layer of porous silicon;
epitaxially growing a high resistivity layer on said layer of porous silicon;
forming devices on said high resistivity layer to produce the integrated circuit structure;
attaching the integrated circuit structure to a silica substrate, such that the silica substrate is coupled to said devices;
providing surface contacts; and
removing said layer of porous silicon.
2. The method of claim 1 , wherein said layer of porous silicon includes low resitivity material.
3. The method of claim 1 , wherein said high resistivity layer includes silicon.
4. The method of claim 1 , wherein said high resistivity layer includes material from Group IV of the periodic chart.
5. The method of claim 4 , wherein said high resistivity layer includes any one of SiGe, SiC, GaAs, GaAsAl, InP or GaN.
6. The method of claim 1 , wherein said forming devices includes forming buried layers within selected regions of said high resistivity layer.
7. The method of claim 6 , wherein said forming buried layers includes ion-implanting layers into said selected regions of said high resitivity layer.
8. The method of claim 6 , wherein said forming devices includes depositing epitaxial silicon over said buried layers and said high resistivity layer.
9. The method of claim 6 , wherein said forming devices includes forming deep isolation trenches.
10. The method of claim 9 , wherein said deep isolation trenches provide isolation among said buried layers.
11. The method of claim 1 , wherein said forming devices includes depositing epitaxial silicon over said buried layers and said high resistivity layer, and forming shallow isolation trenches in said epitaxial silicon.
12. The method of claim 11 , wherein said forming shallow isolation trenches includes etching shallow trenches in said epitaxial silicon.
13. The method of claim 1 , wherein said forming devices includes configuring devices to form high quality factor (Q) inductor.
14. The method of claim 13 , wherein said forming devices includes depositing epitaxial silicon over said buried layers and said high resistivity layer, and forming shallow isolation trenches in said epitaxial silicon.
15. The method of claim 14 , wherein said forming high quality factor (Q) inductor includes substantially removing said epitaxial silicon from areas in said shallow isolation trenches where the inductor is to be formed.
16. The method of claim 14 , wherein said isolation trenches are filled with a high resistivity epitaxy layer.
17. The method of claim 1 , wherein said forming devices includes forming deep collector implants within selected regions of said high resistivity layer.
18. The method of claim 1 , wherein said forming devices includes forming electrical interconnects and heat pipes within selected regions of said high resistivity layer.
19. The method of claim 1 , wherein said forming devices includes implanting sinker and vertical interconnect.
20. The method of claim 19 , wherein said forming devices includes driving said sinker and vertical interconnect.
21. The method of claim 20 , wherein said sinker is configured to form a transistor collector.
22. The method of claim 1 , wherein said forming devices includes depositing a pre-metal dielectric (PMD) layer.
23. The method of claim 22 , further comprising:
forming openings in the pre-metal dielectric (PMD) layer.
24. The method of claim 23 , further comprising:
forming electrical interconnects and heat pipes within selected regions of said high resistivity layer to provide connection between said devices and said surface contacts.
25. The method of claim 24 , wherein said openings provide contact holes for said electrical interconnects and heat pipes.
26. The method of claim 22 , further comprising:
coupling an interlevel dielectric (ILD) layer to said pre-metal dielectric (PMD) layer.
27. The method of claim 26 , further comprising:
forming openings in the interlevel dielectric (ILD) layer to provide connection between said devices and said surface contacts.
28. The method of claim 26 , further comprising:
forming an inductor metal on said interlevel dielectric (ILD) layer.
29. The method of claim 1 , wherein said attaching includes bonding the structure to the silica substrate in a face-to-face disposition.
30. The method of claim 29 , wherein said bonding includes using micro-bumps to attach the structure to the substrate.
31. The method of claim 30 , further comprising:
injecting liquid epoxy adhesive in a gap between the structure and the substrate.
32. The method of claim 31 , wherein said injecting is performed in a vacuum chamber to enhance bonding capability.
33. The method of claim 1 , wherein said providing surface contacts includes depositing a barrier metal on the structure.
34. The method of claim 33 , further comprising:
depositing solder balls on the barrier metal.
35. An integrated circuit structure, comprising:
a layer of porous silicon;
a high resistivity layer epitaxially grown on said layer of porous silicon;
a plurality of circuit devices formed on said high resistivity layer to produce the integrated circuit structure;
a silica substrate attached to the integrated circuit structure, such that the silica substrate is coupled to said circuit devices; and
surface contacts to provide connections to said circuit devices.
36. The structure of claim 35 , wherein said layer of porous silicon includes low resitivity material.
37. The structure of claim 35 , wherein said high resistivity layer includes silicon.
38. The structure of claim 35 , wherein said circuit devices include at least one high quality factor (Q) inductor.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/900,848 US6489217B1 (en) | 2001-07-03 | 2001-07-03 | Method of forming an integrated circuit on a low loss substrate |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/900,848 US6489217B1 (en) | 2001-07-03 | 2001-07-03 | Method of forming an integrated circuit on a low loss substrate |
Publications (2)
Publication Number | Publication Date |
---|---|
US6489217B1 US6489217B1 (en) | 2002-12-03 |
US20030008441A1 true US20030008441A1 (en) | 2003-01-09 |
Family
ID=25413171
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/900,848 Expired - Fee Related US6489217B1 (en) | 2001-07-03 | 2001-07-03 | Method of forming an integrated circuit on a low loss substrate |
Country Status (1)
Country | Link |
---|---|
US (1) | US6489217B1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9289511B2 (en) | 2007-06-21 | 2016-03-22 | The Boeing Company | Bioconjugated nanoparticles |
US9397180B1 (en) * | 2015-04-24 | 2016-07-19 | Texas Instruments Incorporated | Low resistance sinker contact |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10131249A1 (en) * | 2001-06-28 | 2002-05-23 | Wacker Siltronic Halbleitermat | Production of a film or a layer of semiconductor material comprises producing structures of repeating recesses on the surface of a semiconductor material |
KR20040011016A (en) * | 2002-07-26 | 2004-02-05 | 동부전자 주식회사 | Method for fabricating RF semicoductor device |
EP1573799B1 (en) * | 2002-12-20 | 2010-01-27 | International Business Machines Corporation | Three-dimensional device fabrication method |
US7354798B2 (en) * | 2002-12-20 | 2008-04-08 | International Business Machines Corporation | Three-dimensional device fabrication method |
US6756681B1 (en) | 2002-12-23 | 2004-06-29 | Nokia Corporation | Radio frequency integrated circuit having increased substrate resistance enabling three dimensional interconnection with feedthroughs |
DE602004031444D1 (en) | 2003-10-21 | 2011-03-31 | Cargill Inc | PREPARATION OF MONATIN AND MONATIN PREPARATIONS |
US20050181572A1 (en) * | 2004-02-13 | 2005-08-18 | Verhoeven Tracy B. | Method for acoustically isolating an acoustic resonator from a substrate |
KR20140119522A (en) | 2013-04-01 | 2014-10-10 | 삼성전자주식회사 | Semiconductor package having package on package structure |
US10522532B2 (en) * | 2016-05-27 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Through via extending through a group III-V layer |
WO2018000357A1 (en) | 2016-06-30 | 2018-01-04 | Texas Instruments Incorporated | Power mosfet with metal filled deep sinker contact for csp |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6376285B1 (en) * | 1998-05-28 | 2002-04-23 | Texas Instruments Incorporated | Annealed porous silicon with epitaxial layer for SOI |
US6376859B1 (en) * | 1998-07-29 | 2002-04-23 | Texas Instruments Incorporated | Variable porosity porous silicon isolation |
CN1249531A (en) * | 1998-09-04 | 2000-04-05 | 佳能株式会社 | Process for mfg. semiconductor substrate |
DE19860048A1 (en) * | 1998-12-23 | 2000-06-29 | Basf Ag | Process for the production of guanidine derivatives |
-
2001
- 2001-07-03 US US09/900,848 patent/US6489217B1/en not_active Expired - Fee Related
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9289511B2 (en) | 2007-06-21 | 2016-03-22 | The Boeing Company | Bioconjugated nanoparticles |
US9397180B1 (en) * | 2015-04-24 | 2016-07-19 | Texas Instruments Incorporated | Low resistance sinker contact |
US9991350B2 (en) | 2015-04-24 | 2018-06-05 | Texas Instruments Incorporated | Low resistance sinker contact |
Also Published As
Publication number | Publication date |
---|---|
US6489217B1 (en) | 2002-12-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9722020B2 (en) | Super junction semiconductor device having columnar super junction regions extending into a drift layer | |
CA1249074A (en) | Submerged wall isolation of silicon islands | |
TWI596657B (en) | Well-rich layer for semiconductor devices | |
US6551944B1 (en) | Process for manufacturing a semiconductor material wafer comprising single-Crystal regions separated by insulating material regions | |
US20080280416A1 (en) | Techniques for Layer Transfer Processing | |
US6489217B1 (en) | Method of forming an integrated circuit on a low loss substrate | |
US6388290B1 (en) | Single crystal silicon on polycrystalline silicon integrated circuits | |
US6835629B2 (en) | Power integrated circuit with vertical current flow and related manufacturing process | |
KR100819222B1 (en) | Composite structure with high heat dissipation | |
US10553675B2 (en) | Isolation of semiconductor device with buried cavity | |
CN1836323A (en) | High-performance CMOS SOI device on hybrid crystal-oriented substrates | |
KR20020083107A (en) | Lateral transistor having graded base region, semiconductor integrated circuit and fabrication method thereof | |
JP7118069B2 (en) | Method and system for vertical power devices | |
US10679852B2 (en) | Multi-deposition process for high quality gallium nitride device manufacturing | |
CN112420817A (en) | Semiconductor devices and methods | |
EP0701286B1 (en) | Silicon on insulating substrate and manufacturing method for same | |
JPS62293761A (en) | Semiconductor device and manufacture of the same | |
US20220320277A1 (en) | Rfsoi semiconductor structures including a nitrogen-doped charge-trapping layer and methods of manufacturing the same | |
US20090173939A1 (en) | Hybrid Wafers | |
US6331470B1 (en) | Process for manufacturing a semiconductor material wafer having power regions dielectrically insulated from circuitry regions | |
US6844236B2 (en) | Method and structure for DC and RF shielding of integrated circuits | |
US7071530B1 (en) | Multiple layer structure for substrate noise isolation | |
JP4328708B2 (en) | Manufacturing method of CMOS device and structure including CMOS device | |
US6503838B1 (en) | Integrated circuit isolation of functionally distinct RF circuits | |
KR100581269B1 (en) | Integrated circuit comprising latch-up prevention inductor, and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MAXIM INTEGRATED PRODUCTS, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KALNITSKY, ALEXANDER;SCHEER, ROBERT F.;REEL/FRAME:011992/0913;SIGNING DATES FROM 20010614 TO 20010629 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20061203 |