US20020177321A1 - Plasma etching of silicon carbide - Google Patents
Plasma etching of silicon carbide Download PDFInfo
- Publication number
- US20020177321A1 US20020177321A1 US09/820,696 US82069601A US2002177321A1 US 20020177321 A1 US20020177321 A1 US 20020177321A1 US 82069601 A US82069601 A US 82069601A US 2002177321 A1 US2002177321 A1 US 2002177321A1
- Authority
- US
- United States
- Prior art keywords
- silicon carbide
- layer
- dielectric
- reactor
- gas
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32133—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
- H01L21/32135—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only
- H01L21/32136—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas
- H01L21/32137—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas of silicon-containing layers
Definitions
- the present invention relates to an improved process of plasma etching dielectric materials such as silicon carbide.
- the manufacture of multilayer structures typically involves patterned etching of areas of the semiconductor surface that are covered by a photoresist protective material.
- One etching technique is reactive ion etching (RIE). This process involves positioning a semiconductor wafer in a reaction chamber and feeding etchant gases into the chamber. The etchant gases are dissociated in a radio frequency (RF) field so that ions contained in the etchant gases are accelerated to the wafer surface. The accelerated ions combine chemically with unmasked material on the wafer surface. As a result, volatile etch product is produced and is incorporated into the plasma.
- RIE reactive ion etching
- the concentration of the volatile etch product can be tracked in order to determine the end-point of the RIE process, i.e., when the chemical reaction has removed the desired level of material from the wafer surface.
- RIE reactive ion etching
- a single layer or multiple layers of material or film may be removed.
- These materials may include, for example, silicon nitride (Si 3 N 4 ), PSG, silicon dioxide (SiO 2 ) and poly-silicon (PSi).
- U.S. Pat. No. 3,398,033, issued to Haga discusses wet etching of silicon carbide by the use of a chemical reaction of a mixture of oxygen (O 2 ) and chlorine (Cl 2 ) heated to between 1200° C. and 1300° C.
- U.S. Pat. No. 4,351,894, issued to Yonezawa discloses a plasma etch process for removing SiC using carbon tetrafluoride (CF 4 ) and optionally oxygen (O 2 ).
- U.S. Pat. No. 4,595,453, issued to Yamazaki discloses using hydrogen fluoride gas (HF) in a dry etch plasma process.
- HF hydrogen fluoride gas
- a method of plasma etching a layer of silicon carbide with selectivity to an underlying and/or an overlying dielectric material is provided.
- a substrate including a layer of silicon carbide and an underlying and/or an overlying layer of dielectric material, is positioned in a reactor chamber and an etchant gas of a chlorine containing gas, an oxygen containing gas, and optional carrier gas are supplied to the chamber and energized into a plasma state.
- the plasma etches openings in the silicon carbide layer and the silicon carbide layer is etched at a faster rate than the dielectric material.
- the substrate may be a silicon wafer and may include a patterned silicon dioxide hard mask and layer of low-k dielectric above and/or below the silicon carbide layer.
- a low-k dielectric above the silicon carbide layer may be previously etched to expose the silicon carbide layer at locations corresponding to openings in the hard mask.
- the low-k dielectric material may be an organic polymer material.
- the method preferably provides a silicon carbide etch rate of at least 1200 ⁇ /min and a silicon carbide:dielectric etch rate selectivity ratio of at least 10 and may be used in a reactor chamber such as an ECR plasma reactor, an inductively coupled plasma reactor, a capacitively coupled reactor, a helicon plasma reactor or a magnetron plasma reactor.
- the method may be used to etch openings in a substrate, such as vias, contacts, and/or trenches and may be used as an etch method to form a single or dual damascene structure or self-aligned contact or trench structure.
- the chlorine containing gas may be Cl 2 or BCl 3
- the oxygen containing gas may be O 2 , CO, or CO 2
- the carrier gas may be He, Ne, Ar, Kr, or Xe.
- the chlorine and oxygen gases may be supplied to the reactor chamber at a flow rate ratio of Cl 2 :O 2 of 2:1 to 3:1.
- the oxygen containing gas may be supplied to the reactor chamber at a rate of 5 to 30 sccm, preferably at a rate of 15 to 25 sccm; and the carrier gas may be supplied to the reactor chamber at a rate of 10 to 80 sccm preferably at a rate of 40 to 60 sccm.
- FIGS. 1 A-D show schematic representations of a via-first dual-damascene structure which can be etched according to the process of the invention
- FIG. 1A showing a pre-etch condition
- FIG. 1B showing a post-etch condition in which a via has been etched
- FIG. 1C showing the structure re-patterned for a trench etch
- FIG. 1D showing a post-etch condition in which the trench has been etched
- FIGS. 2 A-D show schematic representations of a trench-first dual-damascene structure which can be etched according to the process of the invention
- FIG. 2A showing a pre-etch condition
- FIG. 2B showing a post-etch condition in which a trench has been etched
- FIG. 2C showing the structure re-patterned for a via etch
- FIG. 2D showing a post-etch condition in which the via has been etched
- FIGS. 3 A-B show schematic representations of a self-aligned dual-damascene structure which can be etched according to the process of the invention
- FIG. 3A showing a pre-etch condition
- FIG. 3B showing a post-etch condition in which a trench and a via have been etched
- FIG. 4 shows a schematic representation of an inductively coupled high density plasma reactor which can be used to carry out the process of the invention.
- FIG. 5 shows a schematic representation of a medium density parallel plate plasma reactor which can be used to carry out the process of the invention.
- the invention provides a process for plasma etching silicon carbide (SiC) with selectivity to an overlapping and/or underlying dielectric layer of material.
- the dielectric material can comprise various low-k dielectric materials, including organic low-k materials, inorganic dielectric materials, silicon dioxide, silicon oxynitride, silicon nitride, or the like.
- the plasma etch gas chemistry is selected to achieve a desired etch rate of the silicon carbide while etching the dielectric material at a slower rate.
- Silicon carbide has favorable characteristics as a semiconductor material, including its wide bandgap, high thermal conductivity, high saturated electron drift velocity, and high electron mobility. These characteristics make SiC an attractive dielectric material for integrated circuits. Additionally, SiC has found application as etch stops, protective coatings, masks, diffusion barriers, and the like due to its relative resistance to ceratin types of etchants utilized in multilayer integrated circuit manufacturing. However, there are certain difficulties working with silicon carbide, including high process temperatures, impurity of starting materials, difficulty with certain doping techniques, and limited development of suitable etching techniques with high selectivity ratios.
- the invention provides a semiconductor manufacturing process wherein openings can be plasma etched in silicon carbide layers while providing desired selectivity to underlying and/or overlying dielectric layers such as silicon dioxide (SiO 2 ), silicon nitride (Si 3 N 4 ), silicon oxynitride and photoresist materials (PR).
- dielectric layers such as silicon dioxide (SiO 2 ), silicon nitride (Si 3 N 4 ), silicon oxynitride and photoresist materials (PR).
- Such selectivity is of great interest in the manufacture of damascene structures wherein one or more silicon carbide etch stop layers are incorporated in a multilayer structure.
- features such as contacts, vias, conductor lines, etc. are etched in dielectric materials such as oxide and organosilicate glass layers in the manufacture of integrated circuits.
- the invention overcomes a problem with prior etching techniques wherein the selectivity between the silicon carbide and the overlying and/or underlying layers such as mask/oxide/low-k dielectric/photoresist layers was too low for commercial applications.
- selectivity problems are solved by utilizing an etching gas chemistry which reduces the etch rates of such layers relative to the silicon carbide material.
- a silicon carbide etch stop layer is etched with a silicon carbide:low-k dielectric/photoresist/oxide etch rate selectivity of greater than 5:1.
- Such structures can include a hard mask having a thickness of around 40 to 60 nm, low-k dielectric layers having thicknesses of around 200 to 400 nm, etch stop layers having a thickness of around 40 to 60 nm, barrier layers having a thickness of around 40 to 60 nm, metallization layers, metallization filled vias and trenches, and the like.
- silicon carbide may be used for one or more layers of various damascene structures.
- the process of the invention is applicable to any integrated circuit structure wherein silicon carbide is used as an etched component of the structure.
- FIGS. 1 A-D show schematics of how a silicon carbide layer can be etched during a via first dual-damascene etch process.
- FIG. 1A shows a pre-etch condition wherein an opening 10 corresponding to a via is provided in a photoresist 12 which overlies a stack of layers including a mask 13 of silicon dioxide, silicon nitride, silicon carbide, silicon nitride, or the like, a first low-k dielectric layer 14 , a first stop layer 16 such as silicon nitride or silicon carbide, a second low-k dielectric layer 18 , a second stop layer 20 such as silicon nitride or silicon carbide, and a substrate 22 such as a silicon wafer which may include an electrically conductive layer (not shown) and other layers such as barrier layers (not shown) beneath the etch stop layer 20 .
- FIG. 1B shows the structure after etching wherein the opening 10 extends through the mask 13 , the low-k dielectric layers 14 , 18 and first stop layer 16 to the second stop layer 20 .
- FIG. 1C shows the structure after re-patterning the masking layer for a trench 24 .
- FIG. 1D shows the structure after stripping of the photoresist and etching wherein the first low-k dielectric layer 14 is etched down to the first stop layer 16 .
- FIGS. 2 A-D show schematics of how a silicon carbide layer can be etched during a trench-first dual-damascene etch process.
- FIG. 2A shows a pre-etch condition wherein an opening 30 corresponding to a trench is provided in a photoresist masking layer 32 which overlies a stack of layers including a mask layer 33 , a first low-k dielectric layer 34 , a first stop layer 36 such as silicon nitride or silicon carbide, a second low-k dielectric layer 38 , a second stop layer 40 such as silicon nitride or silicon carbide, and a substrate 42 such as a silicon wafer which may further include metallization and barrier layers (not shown) beneath the stop layer 40 .
- FIG. 2A shows a pre-etch condition wherein an opening 30 corresponding to a trench is provided in a photoresist masking layer 32 which overlies a stack of layers including a mask layer 33 , a first low-k dielectric layer 34 , a first stop
- FIG. 2B shows the structure after etching wherein the opening 30 extends through the low-k dielectric layer 34 to the first stop layer 36 .
- FIG. 2C shows the structure after re-patterning for a via 44 .
- FIG. 2D shows the structure after etching wherein the second low-k dielectric layer 38 is etched down to the second stop layer 40 .
- FIGS. 3 A-B show schematics of how a silicon carbide layer can be etched during a single step dual-damascene etch process.
- FIG. 3A shows a pre-etch condition wherein an opening 50 corresponding to a trench is provided in a photoresist 52 and a masking layer 53 which overlies a stack of layers including a first low-k dielectric layer 54 , a first stop layer 56 such as silicon nitride or silicon carbide, a second low-k dielectric layer 58 , a second stop layer 60 such as silicon nitride or silicon carbide, and a substrate 62 such as a silicon wafer which can include metallization and barrier layers (not shown) beneath the stop layer 60 .
- first stop layer 56 includes an opening 64 .
- FIG. 3B shows the structure after etching wherein the opening 50 extends through the low-k dielectric layer 54 to the first stop layer 56 and the opening 64 extends through the second low-k dielectric 58 to the second stop layer 60 .
- Such an arrangement can be referred to as a “self-aligned dual-damascene” structure.
- the process of the invention is applicable to etching of silicon carbide layers in damascene or other integrated circuit structures including etching of silicon carbide layers in the form of substrates.
- the process of the invention is particularly useful in manufacturing multilayer structures which include various low-k dielectric layers including doped silicon oxide such as fluorinated silicon oxide (FSG), silicate glasses such as boron phosphate silicate glass (BPSG) and phosphate silicate glass (PSG), organic polymer materials such as polyimide, organic siloxane polymer, poly-arylene ether, carbon-doped silicate glass, silsesquioxane glass, fluorinated and non-fluorinated silicate glass, diamond-like amorphous carbon, aromatic hydrocarbon polymer such as SiLK (a product available from Dow Chemical Co.), c-doped silica glass such as CORAL (a product available from Novellus Systems, Inc.), or other suitable dielectric material having a dielectric constant below 4.0, preferably below 3.0.
- doped silicon oxide such as
- Such low-k dielectric layers can overlie an intermediate layer such as a barrier layer and a conductive or semiconductive layer such as polycrystalline silicon, metals such as aluminum, copper, titanium, tungsten, molybdenum or alloys thereof, nitrides such as titanium nitride, metal suicides such as titanium silicide, cobalt silicide, tungsten silicide, molybdenum silicide, etc.
- a barrier layer such as polycrystalline silicon
- metals such as aluminum, copper, titanium, tungsten, molybdenum or alloys thereof
- nitrides such as titanium nitride
- metal suicides such as titanium silicide, cobalt silicide, tungsten silicide, molybdenum silicide, etc.
- the plasma can be produced in various types of plasma reactors.
- Such plasma reactors typically have energy sources which use RF energy, microwave energy, magnetic fields, etc. to produce a medium to high density plasma.
- a high density plasma could be produced in a transformer coupled plasma (TCPTM) etch reactor available from Lam Research Corporation which is also called inductively coupled plasma reactor, an electron-cyclotron resonance (ECR) plasma reactor, a helicon plasma reactor, or the like.
- TCPTM transformer coupled plasma
- ECR electron-cyclotron resonance
- helicon plasma reactor or the like.
- An example of a high flow plasma reactor which can provide a high density plasma is disclosed in commonly owned U.S. Pat. No. 5,820,261, the disclosure of which is hereby incorporated by reference.
- the plasma can also be produced in a parallel plate etch reactor such as the dual frequency plasma etch reactor described in commonly owned U.S. Pat. No. 6,090,304, the disclosure of which is hereby incorporated by reference.
- the process of the invention can be carried out in an inductively coupled plasma reactor such as reactor 100 shown in FIG. 4.
- the reactor 100 includes an interior 102 maintained at a desired vacuum pressure by a vacuum pump connected to an outlet 104 in a lower wall of the reactor.
- Etching gas can be supplied to a showerhead arrangement be supplying gas from gas supply 106 to a plenum 108 extending around the underside of a dielectric window 110 .
- a high density plasma can be generated in the reactor by supplying RF energy from an RF source 112 to an external RF antenna 114 such as a planar spiral coil having one or more turns outside the dielectric window 110 on top of the reactor.
- the plasma generating source can be part of a modular mounting arrangement removably mounted in a vacuum tight manner on the upper end of the reactor.
- a semiconductor substrate 116 such as a wafer is supported within the reactor on a substrate support 118 such as a cantilever chuck arrangement removably supported by a modular mounting arrangement from a sidewall of the reactor.
- the substrate support 118 is at one end of a support arm mounted in a cantilever fashion such that the entire substrate support/support arm assembly can be removed from the reactor by passing the assembly through an opening in the sidewall of the reactor.
- the substrate support 118 can include a chucking apparatus such as an electrostatic chuck 120 and the substrate can be surrounded by a dielectric focus ring 122 .
- the chuck can include an RF biasing electrode for applying an RF bias to the substrate during an etching process.
- the etching gas supplied by gas supply 106 can flow through channels between the window 110 and an underlying gas distribution plate 124 and enter the interior 102 through gas outlets in the plate 124 .
- the reactor can also include a cylindrical or conical heated liner 126 extending from the plate 124 .
- the process of the invention can also be carried out in a parallel plate plasma reactor such as reactor 200 shown in FIG. 5.
- the reactor 200 includes a chamber having an interior 202 maintained at a desired vacuum pressure by a vacuum pump 204 connected to an outlet in a wall of the reactor.
- Etching gas can be supplied to a showerhead electrode by supplying gas from gas supply 206 .
- a medium density plasma can be generated in the reactor by a dual frequency arrangement wherein RF energy from RF source 208 is supplied through a match network 210 to a showerhead electrode 212 and RF energy from RF source 214 is supplied through a match network 216 to a bottom electrode 218 .
- the showerhead electrode 212 can be electrically grounded and RF energy at two different frequencies can be supplied to the bottom electrode 218 .
- a substrate 220 supported on the bottom electrode 218 can be etched with plasma generated by energizing the etch gasses into a plasma state.
- Other capacitively coupled reactors can also be used such as reactors wherein RF power is supplied only to a showerhead electrode or to a bottom electrode.
- etch process carried out in a dual frequency medium density parallel plate plasma chamber is set forth in Table 1 wherein the etchant gas chemistry is a Cl 2 /O 2 Ar mixture.
- the optimal flow rates and ratios of this gas mixture may change depending on the choice of plasma etch chamber, substrate size, etc., in the case of etching a damascene structure on a 200 mm silicon wafer, the individual constituents of the etchant gas can be supplied to the reactor chamber at flow rates of: 5 to 100 sccm, and more preferably 20 to 60 sccm Cl 2 ;, 2 to 50 sccm and more preferably 10 to 30 sccm O 2 ; and 0 to 500 sccm, and more preferably 200 to 300 sccm Ar.
- the chamber pressure can be set at 1 to 500 mTorr, preferably 50 to 200 mTorr.
- the flow rate of the Cl 2 preferably exceeds the flow rate of the O 2 .
- the flow rate of the Cl 2 can be less than the flow rate of the O 2 .
- the ratio of the flow rate of Cl 2 to the flow rate of O 2 can be set at 0.5 to 2.0, more preferably 1.25 to 1.75 to achieve a desired degree of selectivity with respect to other layers of the etched structure.
- the above etching process can be modified by substituting different gases for the Cl 2 , O 2 and/or Ar.
- Cl-containing gases such as BCl 3 can be substituted for or added to the Cl 2
- carbon monoxide (CO) or carbon dioxide (CO 2 ) can be substituted for or added to the O 2
- other inert gases can be substituted for or added to the Ar.
- the silicon carbide layer was located between dielectric layers of SiO 2 and Si 3 N 4 .
- the etch rate of the silicon carbide layer was about 1400 angstroms per minute ( ⁇ /min) while providing a selectivity ratio of SiC:SiO 2 and SiC:SiN of at least 10, preferably at least 20.
- the high SiC:dielectric selectivity can be obtained using other dielectric materials such as low-k organic dielectrics such as polyimide, an organic siloxane polymer, poly-arylene ether, carbon-doped silicate glass or silsesquioxane glass, spin-on glass, fluorinated or non-fluorinated silicate glass, diamond-like amorphous carbon, aromatic hydrocarbon polymer, such as “SILK,” a trademark of Dow Chemical Co., or any similar low dielectric constant (low-k) material known in the art to be useful as a dielectric material.
- organic dielectrics such as polyimide, an organic siloxane polymer, poly-arylene ether, carbon-doped silicate glass or silsesquioxane glass, spin-on glass, fluorinated or non-fluorinated silicate glass, diamond-like amorphous carbon, aromatic hydrocarbon polymer, such as “SILK,” a trademark of Dow Chemical Co., or any similar low dielectric constant (low-k)
- a plasma can be formed under a number of gas pressure and electric power conditions. It should be understood, therefore, that the selection of temperatures, power levels, and gas pressures used in practicing the present invention can vary widely and that those specified herein are given by way of example, and not as limitations on the scope of the invention.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Plasma & Fusion (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Inorganic Chemistry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Drying Of Semiconductors (AREA)
Abstract
A process for plasma etching silicon carbide with selectivity to an overlying and/or underlying dielectric layer of material. The dielectric material can comprise silicon dioxide, silicon oxynitride, silicon nitride or various low-k dielectric materials including organic low-k materials. The etching gas includes a chlorine containing gas such as Cl2, an oxygen containing gas such as O2, and a carrier gas such as Ar. In order to achieve a desired selectivity to such dielectric materials, the plasma etch gas chemistry is selected to achieve a desired etch rate of the silicon carbide while etching the dielectric material at a slower rate. The process can be used to selectively etch a hydrogenated silicon carbide etch stop layer or silicon carbide substrate.
Description
- The present invention relates to an improved process of plasma etching dielectric materials such as silicon carbide.
- The manufacture of multilayer structures typically involves patterned etching of areas of the semiconductor surface that are covered by a photoresist protective material. One etching technique is reactive ion etching (RIE). This process involves positioning a semiconductor wafer in a reaction chamber and feeding etchant gases into the chamber. The etchant gases are dissociated in a radio frequency (RF) field so that ions contained in the etchant gases are accelerated to the wafer surface. The accelerated ions combine chemically with unmasked material on the wafer surface. As a result, volatile etch product is produced and is incorporated into the plasma. The concentration of the volatile etch product can be tracked in order to determine the end-point of the RIE process, i.e., when the chemical reaction has removed the desired level of material from the wafer surface. During the RIE process, a single layer or multiple layers of material or film may be removed. These materials may include, for example, silicon nitride (Si3N4), PSG, silicon dioxide (SiO2) and poly-silicon (PSi).
- U.S. Pat. No. 3,398,033, issued to Haga, discusses wet etching of silicon carbide by the use of a chemical reaction of a mixture of oxygen (O2) and chlorine (Cl2) heated to between 1200° C. and 1300° C. U.S. Pat. No. 4,351,894, issued to Yonezawa, discloses a plasma etch process for removing SiC using carbon tetrafluoride (CF4) and optionally oxygen (O2). U.S. Pat. No. 4,595,453, issued to Yamazaki, discloses using hydrogen fluoride gas (HF) in a dry etch plasma process.
- U.S. Pat. Nos. 4,865,685 and 4,981,551, both issued to Palmour, disclose reactive ion etching of SiC using NF3 and, alternatively, NF3 mixed with O2 and argon (Ar).
- There is a need in the art for improved techniques for plasma etching of silicon carbide with selectivity to overlying photoresist or hard mask and/or dielectric layers overlying or underlying a silicon carbide layer.
- A method of plasma etching a layer of silicon carbide with selectivity to an underlying and/or an overlying dielectric material is provided. A substrate, including a layer of silicon carbide and an underlying and/or an overlying layer of dielectric material, is positioned in a reactor chamber and an etchant gas of a chlorine containing gas, an oxygen containing gas, and optional carrier gas are supplied to the chamber and energized into a plasma state. The plasma etches openings in the silicon carbide layer and the silicon carbide layer is etched at a faster rate than the dielectric material.
- The substrate may be a silicon wafer and may include a patterned silicon dioxide hard mask and layer of low-k dielectric above and/or below the silicon carbide layer. A low-k dielectric above the silicon carbide layer may be previously etched to expose the silicon carbide layer at locations corresponding to openings in the hard mask. The low-k dielectric material may be an organic polymer material.
- The method preferably provides a silicon carbide etch rate of at least 1200 Å/min and a silicon carbide:dielectric etch rate selectivity ratio of at least 10 and may be used in a reactor chamber such as an ECR plasma reactor, an inductively coupled plasma reactor, a capacitively coupled reactor, a helicon plasma reactor or a magnetron plasma reactor. The method may be used to etch openings in a substrate, such as vias, contacts, and/or trenches and may be used as an etch method to form a single or dual damascene structure or self-aligned contact or trench structure.
- The chlorine containing gas may be Cl2 or BCl3, the oxygen containing gas may be O2, CO, or CO2 and the carrier gas may be He, Ne, Ar, Kr, or Xe. The chlorine and oxygen gases may be supplied to the reactor chamber at a flow rate ratio of Cl2:O2 of 2:1 to 3:1. The oxygen containing gas may be supplied to the reactor chamber at a rate of 5 to 30 sccm, preferably at a rate of 15 to 25 sccm; and the carrier gas may be supplied to the reactor chamber at a rate of 10 to 80 sccm preferably at a rate of 40 to 60 sccm.
- The objects and advantages of the invention will become apparent from the following detailed description of preferred embodiments thereof in connection with the accompanying drawings in which like numerals designate like elements and in which:
- FIGS.1A-D show schematic representations of a via-first dual-damascene structure which can be etched according to the process of the invention,
- FIG. 1A showing a pre-etch condition,
- FIG. 1B showing a post-etch condition in which a via has been etched,
- FIG. 1C showing the structure re-patterned for a trench etch and
- FIG. 1D showing a post-etch condition in which the trench has been etched;
- FIGS.2A-D show schematic representations of a trench-first dual-damascene structure which can be etched according to the process of the invention,
- FIG. 2A showing a pre-etch condition,
- FIG. 2B showing a post-etch condition in which a trench has been etched,
- FIG. 2C showing the structure re-patterned for a via etch and
- FIG. 2D showing a post-etch condition in which the via has been etched;
- FIGS.3A-B show schematic representations of a self-aligned dual-damascene structure which can be etched according to the process of the invention,
- FIG. 3A showing a pre-etch condition and
- FIG. 3B showing a post-etch condition in which a trench and a via have been etched;
- FIG. 4 shows a schematic representation of an inductively coupled high density plasma reactor which can be used to carry out the process of the invention; and
- FIG. 5 shows a schematic representation of a medium density parallel plate plasma reactor which can be used to carry out the process of the invention.
- The invention provides a process for plasma etching silicon carbide (SiC) with selectivity to an overlapping and/or underlying dielectric layer of material. The dielectric material can comprise various low-k dielectric materials, including organic low-k materials, inorganic dielectric materials, silicon dioxide, silicon oxynitride, silicon nitride, or the like. In order to achieve a desired selectivity to such dielectric materials, the plasma etch gas chemistry is selected to achieve a desired etch rate of the silicon carbide while etching the dielectric material at a slower rate.
- Silicon carbide has favorable characteristics as a semiconductor material, including its wide bandgap, high thermal conductivity, high saturated electron drift velocity, and high electron mobility. These characteristics make SiC an attractive dielectric material for integrated circuits. Additionally, SiC has found application as etch stops, protective coatings, masks, diffusion barriers, and the like due to its relative resistance to ceratin types of etchants utilized in multilayer integrated circuit manufacturing. However, there are certain difficulties working with silicon carbide, including high process temperatures, impurity of starting materials, difficulty with certain doping techniques, and limited development of suitable etching techniques with high selectivity ratios.
- The invention provides a semiconductor manufacturing process wherein openings can be plasma etched in silicon carbide layers while providing desired selectivity to underlying and/or overlying dielectric layers such as silicon dioxide (SiO2), silicon nitride (Si3N4), silicon oxynitride and photoresist materials (PR). Such selectivity is of great interest in the manufacture of damascene structures wherein one or more silicon carbide etch stop layers are incorporated in a multilayer structure. During manufacture of such structures, features such as contacts, vias, conductor lines, etc. are etched in dielectric materials such as oxide and organosilicate glass layers in the manufacture of integrated circuits. The invention overcomes a problem with prior etching techniques wherein the selectivity between the silicon carbide and the overlying and/or underlying layers such as mask/oxide/low-k dielectric/photoresist layers was too low for commercial applications. Such selectivity problems are solved by utilizing an etching gas chemistry which reduces the etch rates of such layers relative to the silicon carbide material.
- According to one aspect of the invention, in the manufacture of a single or dual-damascene structure wherein a low-k dielectric layer is etched with 0.25 μm or smaller geometry to an etch depth of at least 1.8%m, a silicon carbide etch stop layer is etched with a silicon carbide:low-k dielectric/photoresist/oxide etch rate selectivity of greater than 5:1. Such structures can include a hard mask having a thickness of around 40 to 60 nm, low-k dielectric layers having thicknesses of around 200 to 400 nm, etch stop layers having a thickness of around 40 to 60 nm, barrier layers having a thickness of around 40 to 60 nm, metallization layers, metallization filled vias and trenches, and the like. In the following description, silicon carbide may be used for one or more layers of various damascene structures. However, the process of the invention is applicable to any integrated circuit structure wherein silicon carbide is used as an etched component of the structure.
- FIGS.1A-D show schematics of how a silicon carbide layer can be etched during a via first dual-damascene etch process. FIG. 1A shows a pre-etch condition wherein an
opening 10 corresponding to a via is provided in aphotoresist 12 which overlies a stack of layers including amask 13 of silicon dioxide, silicon nitride, silicon carbide, silicon nitride, or the like, a first low-k dielectric layer 14, afirst stop layer 16 such as silicon nitride or silicon carbide, a second low-k dielectric layer 18, asecond stop layer 20 such as silicon nitride or silicon carbide, and asubstrate 22 such as a silicon wafer which may include an electrically conductive layer (not shown) and other layers such as barrier layers (not shown) beneath theetch stop layer 20. FIG. 1B shows the structure after etching wherein theopening 10 extends through themask 13, the low-k dielectric layers 14, 18 andfirst stop layer 16 to thesecond stop layer 20. FIG. 1C shows the structure after re-patterning the masking layer for atrench 24. FIG. 1D shows the structure after stripping of the photoresist and etching wherein the first low-k dielectric layer 14 is etched down to thefirst stop layer 16. - FIGS.2A-D show schematics of how a silicon carbide layer can be etched during a trench-first dual-damascene etch process. FIG. 2A shows a pre-etch condition wherein an
opening 30 corresponding to a trench is provided in aphotoresist masking layer 32 which overlies a stack of layers including amask layer 33, a first low-k dielectric layer 34, afirst stop layer 36 such as silicon nitride or silicon carbide, a second low-k dielectric layer 38, asecond stop layer 40 such as silicon nitride or silicon carbide, and asubstrate 42 such as a silicon wafer which may further include metallization and barrier layers (not shown) beneath thestop layer 40. FIG. 2B shows the structure after etching wherein theopening 30 extends through the low-k dielectric layer 34 to thefirst stop layer 36. FIG. 2C shows the structure after re-patterning for a via 44. FIG. 2D shows the structure after etching wherein the second low-k dielectric layer 38 is etched down to thesecond stop layer 40. - FIGS.3A-B show schematics of how a silicon carbide layer can be etched during a single step dual-damascene etch process. FIG. 3A shows a pre-etch condition wherein an
opening 50 corresponding to a trench is provided in a photoresist 52 and a masking layer 53 which overlies a stack of layers including a first low-k dielectric layer 54, a first stop layer 56 such as silicon nitride or silicon carbide, a second low-k dielectric layer 58, asecond stop layer 60 such as silicon nitride or silicon carbide, and asubstrate 62 such as a silicon wafer which can include metallization and barrier layers (not shown) beneath thestop layer 60. In order to obtain etching of vias through the first stop layer 56 in a single etching step, first stop layer 56 includes anopening 64. FIG. 3B shows the structure after etching wherein theopening 50 extends through the low-k dielectric layer 54 to the first stop layer 56 and theopening 64 extends through the second low-k dielectric 58 to thesecond stop layer 60. Such an arrangement can be referred to as a “self-aligned dual-damascene” structure. - The process of the invention is applicable to etching of silicon carbide layers in damascene or other integrated circuit structures including etching of silicon carbide layers in the form of substrates. The process of the invention is particularly useful in manufacturing multilayer structures which include various low-k dielectric layers including doped silicon oxide such as fluorinated silicon oxide (FSG), silicate glasses such as boron phosphate silicate glass (BPSG) and phosphate silicate glass (PSG), organic polymer materials such as polyimide, organic siloxane polymer, poly-arylene ether, carbon-doped silicate glass, silsesquioxane glass, fluorinated and non-fluorinated silicate glass, diamond-like amorphous carbon, aromatic hydrocarbon polymer such as SiLK (a product available from Dow Chemical Co.), c-doped silica glass such as CORAL (a product available from Novellus Systems, Inc.), or other suitable dielectric material having a dielectric constant below 4.0, preferably below 3.0. Such low-k dielectric layers can overlie an intermediate layer such as a barrier layer and a conductive or semiconductive layer such as polycrystalline silicon, metals such as aluminum, copper, titanium, tungsten, molybdenum or alloys thereof, nitrides such as titanium nitride, metal suicides such as titanium silicide, cobalt silicide, tungsten silicide, molybdenum silicide, etc.
- The plasma can be produced in various types of plasma reactors. Such plasma reactors typically have energy sources which use RF energy, microwave energy, magnetic fields, etc. to produce a medium to high density plasma. For instance, a high density plasma could be produced in a transformer coupled plasma (TCP™) etch reactor available from Lam Research Corporation which is also called inductively coupled plasma reactor, an electron-cyclotron resonance (ECR) plasma reactor, a helicon plasma reactor, or the like. An example of a high flow plasma reactor which can provide a high density plasma is disclosed in commonly owned U.S. Pat. No. 5,820,261, the disclosure of which is hereby incorporated by reference. The plasma can also be produced in a parallel plate etch reactor such as the dual frequency plasma etch reactor described in commonly owned U.S. Pat. No. 6,090,304, the disclosure of which is hereby incorporated by reference.
- The process of the invention can be carried out in an inductively coupled plasma reactor such as
reactor 100 shown in FIG. 4. Thereactor 100 includes an interior 102 maintained at a desired vacuum pressure by a vacuum pump connected to anoutlet 104 in a lower wall of the reactor. Etching gas can be supplied to a showerhead arrangement be supplying gas fromgas supply 106 to aplenum 108 extending around the underside of adielectric window 110. A high density plasma can be generated in the reactor by supplying RF energy from anRF source 112 to anexternal RF antenna 114 such as a planar spiral coil having one or more turns outside thedielectric window 110 on top of the reactor. The plasma generating source can be part of a modular mounting arrangement removably mounted in a vacuum tight manner on the upper end of the reactor. - A
semiconductor substrate 116 such as a wafer is supported within the reactor on asubstrate support 118 such as a cantilever chuck arrangement removably supported by a modular mounting arrangement from a sidewall of the reactor. Thesubstrate support 118 is at one end of a support arm mounted in a cantilever fashion such that the entire substrate support/support arm assembly can be removed from the reactor by passing the assembly through an opening in the sidewall of the reactor. Thesubstrate support 118 can include a chucking apparatus such as anelectrostatic chuck 120 and the substrate can be surrounded by adielectric focus ring 122. The chuck can include an RF biasing electrode for applying an RF bias to the substrate during an etching process. The etching gas supplied bygas supply 106 can flow through channels between thewindow 110 and an underlyinggas distribution plate 124 and enter the interior 102 through gas outlets in theplate 124. The reactor can also include a cylindrical or conicalheated liner 126 extending from theplate 124. - The process of the invention can also be carried out in a parallel plate plasma reactor such as
reactor 200 shown in FIG. 5. Thereactor 200 includes a chamber having an interior 202 maintained at a desired vacuum pressure by a vacuum pump 204 connected to an outlet in a wall of the reactor. Etching gas can be supplied to a showerhead electrode by supplying gas fromgas supply 206. A medium density plasma can be generated in the reactor by a dual frequency arrangement wherein RF energy fromRF source 208 is supplied through amatch network 210 to ashowerhead electrode 212 and RF energy fromRF source 214 is supplied through amatch network 216 to abottom electrode 218. Alternatively, theshowerhead electrode 212 can be electrically grounded and RF energy at two different frequencies can be supplied to thebottom electrode 218. Asubstrate 220 supported on thebottom electrode 218 can be etched with plasma generated by energizing the etch gasses into a plasma state. Other capacitively coupled reactors can also be used such as reactors wherein RF power is supplied only to a showerhead electrode or to a bottom electrode. - An example of an etch process carried out in a dual frequency medium density parallel plate plasma chamber is set forth in Table 1 wherein the etchant gas chemistry is a Cl2/O2Ar mixture. Although the optimal flow rates and ratios of this gas mixture may change depending on the choice of plasma etch chamber, substrate size, etc., in the case of etching a damascene structure on a 200 mm silicon wafer, the individual constituents of the etchant gas can be supplied to the reactor chamber at flow rates of: 5 to 100 sccm, and more preferably 20 to 60 sccm Cl2;, 2 to 50 sccm and more preferably 10 to 30 sccm O2; and 0 to 500 sccm, and more preferably 200 to 300 sccm Ar. During etching, the chamber pressure can be set at 1 to 500 mTorr, preferably 50 to 200 mTorr. The flow rate of the Cl2 preferably exceeds the flow rate of the O2. However, the flow rate of the Cl2 can be less than the flow rate of the O2. For example, the ratio of the flow rate of Cl2 to the flow rate of O2 can be set at 0.5 to 2.0, more preferably 1.25 to 1.75 to achieve a desired degree of selectivity with respect to other layers of the etched structure.
TABLE 1 Supply Chamber Top Rf Bottom RF SiC Etch Etchant Gas Rate Pressure Power Power Rate Component (sccm) (mTorr) (W) (W) (Å/min) Cl 240 5 360 60 1400 O 220 Ar 50 - The above etching process can be modified by substituting different gases for the Cl2, O2 and/or Ar. For example, other Cl-containing gases such as BCl3 can be substituted for or added to the Cl2, carbon monoxide (CO) or carbon dioxide (CO2) can be substituted for or added to the O2, and other inert gases can be substituted for or added to the Ar.
- In the process utilizing the parameters of Table 1, the silicon carbide layer was located between dielectric layers of SiO2 and Si3N4. Using RF powers of 360 watts for the showerhead electrode and 60 watts for the bottom electrode, the etch rate of the silicon carbide layer was about 1400 angstroms per minute (Å/min) while providing a selectivity ratio of SiC:SiO2 and SiC:SiN of at least 10, preferably at least 20.
- The high SiC:dielectric selectivity can be obtained using other dielectric materials such as low-k organic dielectrics such as polyimide, an organic siloxane polymer, poly-arylene ether, carbon-doped silicate glass or silsesquioxane glass, spin-on glass, fluorinated or non-fluorinated silicate glass, diamond-like amorphous carbon, aromatic hydrocarbon polymer, such as “SILK,” a trademark of Dow Chemical Co., or any similar low dielectric constant (low-k) material known in the art to be useful as a dielectric material.
- Further, as is known to those familiar with plasma science, a plasma can be formed under a number of gas pressure and electric power conditions. It should be understood, therefore, that the selection of temperatures, power levels, and gas pressures used in practicing the present invention can vary widely and that those specified herein are given by way of example, and not as limitations on the scope of the invention.
- Although the present invention has been described in connection with preferred embodiments thereof, it will be appreciated by those skilled in the art that additions, deletions, modifications, and substitutions not specifically described may be made without department from the spirit and scope of the invention as defined in the appended claims.
Claims (20)
1. A method of plasma etching a layer of silicon carbide with selectivity to underlying and/or overlying dielectric material, the method comprising:
positioning a semiconductor substrate in a reactor chamber, the substrate including a layer of silicon carbide and an underlying and/or overlying layer of dielectric material;
supplying an etchant gas to the chamber, the etchant gas comprising a chlorine containing gas, an oxygen containing gas, and optional carrier gas; and
energizing the etchant gas into a plasma state and etching openings in the silicon carbide layer, the silicon carbide layer being etched at a faster rate than the dielectric material.
2. The method of claim 1 , wherein the oxygen containing gas is O2, CO, or CO2 and the chlorine containing gas is Cl2 or BCl3.
3. The method of claim 1 , wherein the carrier gas is He, Ne, Ar, Kr, or Xe.
4. The method of claim 1 , wherein the chlorine containing gas and the oxygen containing gases are supplied to the reactor chamber at a flow rate ratio of at least 2:1.
5. The method of claim 1 , wherein the chlorine containing gas is Cl2 and the oxygen containing gas is O2.
6. The method of claim 1 , wherein the chlorine containing gas is supplied to the reactor chamber at a rate of 5 to 50 sccm.
7. The method of claim 6 , wherein the oxygen containing gas is supplied to the reactor chamber at a rate of 2 to 25 sccm.
8. The method of claim 1 , wherein the carrier gas is supplied to the reactor chamber at a rate of 10 to 400 sccm.
9. The method of claim 8 , wherein the carrier gas is supplied to the reactor chamber at a rate of 25 to 100 sccm.
10. The method of claim 1 , wherein the silicon carbide is etched with an etch rate selectivity to an overlying silicon oxide mask layer of at least 10 and/or an etch rate selectivity to an underlying low-k dielectric layer of at least 5.
11. The method of claim 1 , wherein the silicon carbide etch rate is at least 1200 Å/min.
12. The method of claim 1 , wherein the substrate includes a patterned silicon dioxide hard mask and layer of low-k dielectric above the silicon carbide layer, the low-k dielectric having been previously etched to expose the silicon carbide layer at locations corresponding to openings in the hard mask, the silicon carbide comprising an etch stop layer etched with an etch rate selectivity to the hard mask of at least 5.
13. The method of claim 12 , wherein the substrate further includes a layer of low-k dielectric below the silicon carbide layer.
14. The method of claim 13 , wherein the low-k dielectric material comprises an organic polymer material and the silicon carbide comprises hydrogenated silicon carbide.
15. The method of claim 1 , wherein a silicon carbide:dielectric etch rate selectivity ratio is at least 10.
16. The method of claim 1 , wherein the reactor chamber comprises an ECR plasma reactor, an inductively coupled plasma reactor, a capacitively coupled reactor, a helicon plasma reactor or a magnetron plasma reactor.
17. The method of claim 1 , wherein the openings comprise vias, contacts, and/or trenches.
18. The method of claim 1 , wherein the openings are in a single or dual damascene structure.
19. The method of claim 1 , wherein the chamber pressure in the reactor chamber is 5 to 500 mTorr.
20. The method of claim 1 , wherein the silicon carbide layer comprises an upper portion of a silicon carbide substrate.
Priority Applications (8)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/820,696 US20020177321A1 (en) | 2001-03-30 | 2001-03-30 | Plasma etching of silicon carbide |
KR1020037012824A KR100896160B1 (en) | 2001-03-30 | 2002-03-21 | Silicon Carbide Plasma Etching Method |
CNB028090535A CN1271688C (en) | 2001-03-30 | 2002-03-21 | Plasma etching of silicon carbide |
AU2002344313A AU2002344313A1 (en) | 2001-03-30 | 2002-03-21 | Plasma etching of silicon carbide |
PCT/US2002/021863 WO2002097852A2 (en) | 2001-03-30 | 2002-03-21 | Plasma etching of silicon carbide |
US10/199,190 US6919278B2 (en) | 2001-03-30 | 2002-07-19 | Method for etching silicon carbide |
US10/430,013 US7166535B2 (en) | 2001-03-30 | 2003-05-06 | Plasma etching of silicon carbide |
US10/623,016 US7084070B1 (en) | 2001-03-30 | 2003-07-17 | Treatment for corrosion in substrate processing |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/820,696 US20020177321A1 (en) | 2001-03-30 | 2001-03-30 | Plasma etching of silicon carbide |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/199,190 Continuation-In-Part US6919278B2 (en) | 2001-03-30 | 2002-07-19 | Method for etching silicon carbide |
US10/430,013 Continuation US7166535B2 (en) | 2001-03-30 | 2003-05-06 | Plasma etching of silicon carbide |
Publications (1)
Publication Number | Publication Date |
---|---|
US20020177321A1 true US20020177321A1 (en) | 2002-11-28 |
Family
ID=25231494
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/820,696 Abandoned US20020177321A1 (en) | 2001-03-30 | 2001-03-30 | Plasma etching of silicon carbide |
US10/199,190 Expired - Lifetime US6919278B2 (en) | 2001-03-30 | 2002-07-19 | Method for etching silicon carbide |
US10/430,013 Expired - Fee Related US7166535B2 (en) | 2001-03-30 | 2003-05-06 | Plasma etching of silicon carbide |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/199,190 Expired - Lifetime US6919278B2 (en) | 2001-03-30 | 2002-07-19 | Method for etching silicon carbide |
US10/430,013 Expired - Fee Related US7166535B2 (en) | 2001-03-30 | 2003-05-06 | Plasma etching of silicon carbide |
Country Status (5)
Country | Link |
---|---|
US (3) | US20020177321A1 (en) |
KR (1) | KR100896160B1 (en) |
CN (1) | CN1271688C (en) |
AU (1) | AU2002344313A1 (en) |
WO (1) | WO2002097852A2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030234238A1 (en) * | 2002-06-19 | 2003-12-25 | Yutaka Ohmoto | Etching processing method |
US20050181608A1 (en) * | 2000-05-22 | 2005-08-18 | Applied Materials, Inc. | Method and apparatus for etching photomasks |
US20050255697A1 (en) * | 2001-07-23 | 2005-11-17 | Applied Materials, Inc. | Selective etching of organosilicate films over silicon oxide stop etch layers |
US20060166108A1 (en) * | 2005-01-27 | 2006-07-27 | Applied Materials, Inc. | Method for etching a molybdenum layer suitable for photomask fabrication |
CN100426473C (en) * | 2004-11-16 | 2008-10-15 | 东京毅力科创株式会社 | Plasma etching method and plasma etching apparatus |
US20130105303A1 (en) * | 2011-10-27 | 2013-05-02 | Dmitry Lubomirsky | Process chamber for etching low k and other dielectric films |
US20170263645A1 (en) * | 2016-03-10 | 2017-09-14 | Boe Technology Group Co., Ltd. | Substrate, manufacturing method thereof, and display device |
US11268191B2 (en) * | 2017-11-01 | 2022-03-08 | Korea Institute Of Fusion Energy | Atomic layer polishing method and device therefor |
Families Citing this family (181)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7035773B2 (en) * | 2002-03-06 | 2006-04-25 | Fisher-Rosemount Systems, Inc. | Appendable system and devices for data acquisition, analysis and control |
US20050221574A1 (en) * | 2004-03-31 | 2005-10-06 | Hynix Semiconductor, Inc. | Method for fabricating semiconductor device |
TW200605220A (en) * | 2004-06-21 | 2006-02-01 | Hitachi Chemical Co Ltd | Organic siloxane film, semiconductor device using same, flat panel display and raw material liquid |
TWI319204B (en) | 2004-10-12 | 2010-01-01 | Hynix Semiconductor Inc | Method for fabricating semiconductor device using tungsten as sacrificial hard mask |
US20060118519A1 (en) * | 2004-12-03 | 2006-06-08 | Applied Materials Inc. | Dielectric etch method with high source and low bombardment plasma providing high etch rates |
US7291286B2 (en) * | 2004-12-23 | 2007-11-06 | Lam Research Corporation | Methods for removing black silicon and black silicon carbide from surfaces of silicon and silicon carbide electrodes for plasma processing apparatuses |
KR100653722B1 (en) | 2005-01-05 | 2006-12-05 | 삼성전자주식회사 | Method for manufacturing a semiconductor device having a low dielectric film |
EP1772901B1 (en) * | 2005-10-07 | 2012-07-25 | Rohm and Haas Electronic Materials, L.L.C. | Wafer holding article and method for semiconductor processing |
US7985688B2 (en) * | 2005-12-16 | 2011-07-26 | Lam Research Corporation | Notch stop pulsing process for plasma processing system |
US7564136B2 (en) * | 2006-02-24 | 2009-07-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integration scheme for Cu/low-k interconnects |
US7977245B2 (en) * | 2006-03-22 | 2011-07-12 | Applied Materials, Inc. | Methods for etching a dielectric barrier layer with high selectivity |
US20080102640A1 (en) * | 2006-10-30 | 2008-05-01 | Applied Materials, Inc. | Etching oxide with high selectivity to titanium nitride |
US7550361B2 (en) * | 2007-01-02 | 2009-06-23 | International Business Machines Corporation | Trench structure and method for co-alignment of mixed optical and electron beam lithographic fabrication levels |
KR200452336Y1 (en) * | 2008-08-19 | 2011-02-17 | 이선종 | Wall and Pipe for Vacuum Cleaners |
KR101447434B1 (en) * | 2008-09-09 | 2014-10-13 | 주성엔지니어링(주) | Solar cell, method and apparatus for fabrication of the solar cell |
US20100099263A1 (en) * | 2008-10-20 | 2010-04-22 | Applied Materials, Inc. | Nf3/h2 remote plasma process with high etch selectivity of psg/bpsg over thermal oxide and low density surface defects |
KR101794069B1 (en) * | 2010-05-26 | 2017-12-04 | 삼성전자주식회사 | equipment for manufacturing semiconductor device and seasoning process optimization method of the same |
US9324576B2 (en) | 2010-05-27 | 2016-04-26 | Applied Materials, Inc. | Selective etch for silicon films |
WO2012017798A1 (en) | 2010-08-03 | 2012-02-09 | 住友電気工業株式会社 | Semiconductor device and process for production thereof |
US8741778B2 (en) | 2010-12-14 | 2014-06-03 | Applied Materials, Inc. | Uniform dry etch in two stages |
JP5659873B2 (en) * | 2010-12-16 | 2015-01-28 | 富士通株式会社 | Resist pattern improving material, resist pattern forming method, and semiconductor device manufacturing method |
US10283321B2 (en) | 2011-01-18 | 2019-05-07 | Applied Materials, Inc. | Semiconductor processing system and methods using capacitively coupled plasma |
US8771539B2 (en) | 2011-02-22 | 2014-07-08 | Applied Materials, Inc. | Remotely-excited fluorine and water vapor etch |
US8999856B2 (en) | 2011-03-14 | 2015-04-07 | Applied Materials, Inc. | Methods for etch of sin films |
US9064815B2 (en) | 2011-03-14 | 2015-06-23 | Applied Materials, Inc. | Methods for etch of metal and metal-oxide films |
US8771536B2 (en) * | 2011-08-01 | 2014-07-08 | Applied Materials, Inc. | Dry-etch for silicon-and-carbon-containing films |
US8679982B2 (en) | 2011-08-26 | 2014-03-25 | Applied Materials, Inc. | Selective suppression of dry-etch rate of materials containing both silicon and oxygen |
US8679983B2 (en) | 2011-09-01 | 2014-03-25 | Applied Materials, Inc. | Selective suppression of dry-etch rate of materials containing both silicon and nitrogen |
JP5699878B2 (en) | 2011-09-14 | 2015-04-15 | 住友電気工業株式会社 | Silicon carbide semiconductor device and manufacturing method thereof |
US8927390B2 (en) | 2011-09-26 | 2015-01-06 | Applied Materials, Inc. | Intrench profile |
JP2013069964A (en) | 2011-09-26 | 2013-04-18 | Sumitomo Electric Ind Ltd | Silicon carbide semiconductor device |
US8808563B2 (en) | 2011-10-07 | 2014-08-19 | Applied Materials, Inc. | Selective etch of silicon by way of metastable hydrogen termination |
WO2013070436A1 (en) | 2011-11-08 | 2013-05-16 | Applied Materials, Inc. | Methods of reducing substrate dislocation during gapfill processing |
JP5764046B2 (en) | 2011-11-21 | 2015-08-12 | 住友電気工業株式会社 | Method for manufacturing silicon carbide semiconductor device |
JP2014007370A (en) * | 2012-06-01 | 2014-01-16 | Tokyo Electron Ltd | Plasma etching method |
US9267739B2 (en) | 2012-07-18 | 2016-02-23 | Applied Materials, Inc. | Pedestal with multi-zone temperature control and multiple purge capabilities |
US9373517B2 (en) | 2012-08-02 | 2016-06-21 | Applied Materials, Inc. | Semiconductor processing with DC assisted RF power for improved control |
US9034770B2 (en) | 2012-09-17 | 2015-05-19 | Applied Materials, Inc. | Differential silicon oxide etch |
US9023734B2 (en) | 2012-09-18 | 2015-05-05 | Applied Materials, Inc. | Radical-component oxide etch |
US9390937B2 (en) | 2012-09-20 | 2016-07-12 | Applied Materials, Inc. | Silicon-carbon-nitride selective etch |
US9132436B2 (en) | 2012-09-21 | 2015-09-15 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
CN102915911B (en) * | 2012-09-24 | 2014-12-10 | 中国电子科技集团公司第五十五研究所 | Etching method for improving bottom of silicon carbide table board |
US8765574B2 (en) | 2012-11-09 | 2014-07-01 | Applied Materials, Inc. | Dry etch process |
US8969212B2 (en) | 2012-11-20 | 2015-03-03 | Applied Materials, Inc. | Dry-etch selectivity |
US9064816B2 (en) | 2012-11-30 | 2015-06-23 | Applied Materials, Inc. | Dry-etch for selective oxidation removal |
US8980763B2 (en) | 2012-11-30 | 2015-03-17 | Applied Materials, Inc. | Dry-etch for selective tungsten removal |
US9111877B2 (en) | 2012-12-18 | 2015-08-18 | Applied Materials, Inc. | Non-local plasma oxide etch |
US8921234B2 (en) | 2012-12-21 | 2014-12-30 | Applied Materials, Inc. | Selective titanium nitride etching |
US10256079B2 (en) | 2013-02-08 | 2019-04-09 | Applied Materials, Inc. | Semiconductor processing systems having multiple plasma configurations |
US9362130B2 (en) | 2013-03-01 | 2016-06-07 | Applied Materials, Inc. | Enhanced etching processes using remote plasma sources |
US9040422B2 (en) | 2013-03-05 | 2015-05-26 | Applied Materials, Inc. | Selective titanium nitride removal |
US8801952B1 (en) | 2013-03-07 | 2014-08-12 | Applied Materials, Inc. | Conformal oxide dry etch |
US10170282B2 (en) | 2013-03-08 | 2019-01-01 | Applied Materials, Inc. | Insulated semiconductor faceplate designs |
US20140271097A1 (en) | 2013-03-15 | 2014-09-18 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US8895449B1 (en) | 2013-05-16 | 2014-11-25 | Applied Materials, Inc. | Delicate dry clean |
US9114438B2 (en) | 2013-05-21 | 2015-08-25 | Applied Materials, Inc. | Copper residue chamber clean |
US9493879B2 (en) | 2013-07-12 | 2016-11-15 | Applied Materials, Inc. | Selective sputtering for pattern transfer |
WO2015017899A1 (en) * | 2013-08-05 | 2015-02-12 | Griffith University | A silicon carbide etching process |
US9773648B2 (en) | 2013-08-30 | 2017-09-26 | Applied Materials, Inc. | Dual discharge modes operation for remote plasma |
US8956980B1 (en) | 2013-09-16 | 2015-02-17 | Applied Materials, Inc. | Selective etch of silicon nitride |
US8951429B1 (en) | 2013-10-29 | 2015-02-10 | Applied Materials, Inc. | Tungsten oxide processing |
US9236265B2 (en) | 2013-11-04 | 2016-01-12 | Applied Materials, Inc. | Silicon germanium processing |
US9576809B2 (en) | 2013-11-04 | 2017-02-21 | Applied Materials, Inc. | Etch suppression with germanium |
US9520303B2 (en) | 2013-11-12 | 2016-12-13 | Applied Materials, Inc. | Aluminum selective etch |
US9245762B2 (en) | 2013-12-02 | 2016-01-26 | Applied Materials, Inc. | Procedure for etch rate consistency |
US9117855B2 (en) | 2013-12-04 | 2015-08-25 | Applied Materials, Inc. | Polarity control for remote plasma |
US9287095B2 (en) | 2013-12-17 | 2016-03-15 | Applied Materials, Inc. | Semiconductor system assemblies and methods of operation |
US9263278B2 (en) | 2013-12-17 | 2016-02-16 | Applied Materials, Inc. | Dopant etch selectivity control |
US9190293B2 (en) | 2013-12-18 | 2015-11-17 | Applied Materials, Inc. | Even tungsten etch for high aspect ratio trenches |
US9287134B2 (en) | 2014-01-17 | 2016-03-15 | Applied Materials, Inc. | Titanium oxide etch |
US9293568B2 (en) | 2014-01-27 | 2016-03-22 | Applied Materials, Inc. | Method of fin patterning |
US9396989B2 (en) | 2014-01-27 | 2016-07-19 | Applied Materials, Inc. | Air gaps between copper lines |
US9385028B2 (en) | 2014-02-03 | 2016-07-05 | Applied Materials, Inc. | Air gap process |
US9499898B2 (en) | 2014-03-03 | 2016-11-22 | Applied Materials, Inc. | Layered thin film heater and method of fabrication |
US9299575B2 (en) | 2014-03-17 | 2016-03-29 | Applied Materials, Inc. | Gas-phase tungsten etch |
US9299537B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9299538B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9136273B1 (en) | 2014-03-21 | 2015-09-15 | Applied Materials, Inc. | Flash gate air gap |
US9903020B2 (en) | 2014-03-31 | 2018-02-27 | Applied Materials, Inc. | Generation of compact alumina passivation layers on aluminum plasma equipment components |
US9269590B2 (en) | 2014-04-07 | 2016-02-23 | Applied Materials, Inc. | Spacer formation |
US9309598B2 (en) | 2014-05-28 | 2016-04-12 | Applied Materials, Inc. | Oxide and metal removal |
US9847289B2 (en) | 2014-05-30 | 2017-12-19 | Applied Materials, Inc. | Protective via cap for improved interconnect performance |
US9406523B2 (en) | 2014-06-19 | 2016-08-02 | Applied Materials, Inc. | Highly selective doped oxide removal method |
US9378969B2 (en) | 2014-06-19 | 2016-06-28 | Applied Materials, Inc. | Low temperature gas-phase carbon removal |
US9425058B2 (en) | 2014-07-24 | 2016-08-23 | Applied Materials, Inc. | Simplified litho-etch-litho-etch process |
US9496167B2 (en) | 2014-07-31 | 2016-11-15 | Applied Materials, Inc. | Integrated bit-line airgap formation and gate stack post clean |
US9159606B1 (en) | 2014-07-31 | 2015-10-13 | Applied Materials, Inc. | Metal air gap |
US9378978B2 (en) | 2014-07-31 | 2016-06-28 | Applied Materials, Inc. | Integrated oxide recess and floating gate fin trimming |
US9165786B1 (en) | 2014-08-05 | 2015-10-20 | Applied Materials, Inc. | Integrated oxide and nitride recess for better channel contact in 3D architectures |
US9659753B2 (en) | 2014-08-07 | 2017-05-23 | Applied Materials, Inc. | Grooved insulator to reduce leakage current |
US9553102B2 (en) | 2014-08-19 | 2017-01-24 | Applied Materials, Inc. | Tungsten separation |
US9355856B2 (en) | 2014-09-12 | 2016-05-31 | Applied Materials, Inc. | V trench dry etch |
US9355862B2 (en) | 2014-09-24 | 2016-05-31 | Applied Materials, Inc. | Fluorine-based hardmask removal |
US9368364B2 (en) | 2014-09-24 | 2016-06-14 | Applied Materials, Inc. | Silicon etch process with tunable selectivity to SiO2 and other materials |
US9613822B2 (en) | 2014-09-25 | 2017-04-04 | Applied Materials, Inc. | Oxide etch selectivity enhancement |
US9355922B2 (en) | 2014-10-14 | 2016-05-31 | Applied Materials, Inc. | Systems and methods for internal surface conditioning in plasma processing equipment |
US9966240B2 (en) | 2014-10-14 | 2018-05-08 | Applied Materials, Inc. | Systems and methods for internal surface conditioning assessment in plasma processing equipment |
US11637002B2 (en) | 2014-11-26 | 2023-04-25 | Applied Materials, Inc. | Methods and systems to enhance process uniformity |
US9299583B1 (en) | 2014-12-05 | 2016-03-29 | Applied Materials, Inc. | Aluminum oxide selective etch |
US10573496B2 (en) | 2014-12-09 | 2020-02-25 | Applied Materials, Inc. | Direct outlet toroidal plasma source |
US10224210B2 (en) | 2014-12-09 | 2019-03-05 | Applied Materials, Inc. | Plasma processing system with direct outlet toroidal plasma source |
US9502258B2 (en) | 2014-12-23 | 2016-11-22 | Applied Materials, Inc. | Anisotropic gap etch |
US9343272B1 (en) | 2015-01-08 | 2016-05-17 | Applied Materials, Inc. | Self-aligned process |
US11257693B2 (en) | 2015-01-09 | 2022-02-22 | Applied Materials, Inc. | Methods and systems to improve pedestal temperature control |
US9373522B1 (en) | 2015-01-22 | 2016-06-21 | Applied Mateials, Inc. | Titanium nitride removal |
US9449846B2 (en) | 2015-01-28 | 2016-09-20 | Applied Materials, Inc. | Vertical gate separation |
US9728437B2 (en) | 2015-02-03 | 2017-08-08 | Applied Materials, Inc. | High temperature chuck for plasma processing systems |
US20160225652A1 (en) | 2015-02-03 | 2016-08-04 | Applied Materials, Inc. | Low temperature chuck for plasma processing systems |
US9881805B2 (en) | 2015-03-02 | 2018-01-30 | Applied Materials, Inc. | Silicon selective removal |
US9741593B2 (en) | 2015-08-06 | 2017-08-22 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US9691645B2 (en) | 2015-08-06 | 2017-06-27 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US9349605B1 (en) | 2015-08-07 | 2016-05-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US10504700B2 (en) | 2015-08-27 | 2019-12-10 | Applied Materials, Inc. | Plasma etching systems and methods with secondary plasma injection |
US10504754B2 (en) | 2016-05-19 | 2019-12-10 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10522371B2 (en) | 2016-05-19 | 2019-12-31 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10032670B2 (en) | 2016-06-14 | 2018-07-24 | Infineon Technologies Ag | Plasma dicing of silicon carbide |
US9865484B1 (en) | 2016-06-29 | 2018-01-09 | Applied Materials, Inc. | Selective etch using material modification and RF pulsing |
US10062575B2 (en) | 2016-09-09 | 2018-08-28 | Applied Materials, Inc. | Poly directional etch by oxidation |
US10629473B2 (en) | 2016-09-09 | 2020-04-21 | Applied Materials, Inc. | Footing removal for nitride spacer |
US9721789B1 (en) | 2016-10-04 | 2017-08-01 | Applied Materials, Inc. | Saving ion-damaged spacers |
US10546729B2 (en) | 2016-10-04 | 2020-01-28 | Applied Materials, Inc. | Dual-channel showerhead with improved profile |
US10062585B2 (en) | 2016-10-04 | 2018-08-28 | Applied Materials, Inc. | Oxygen compatible plasma source |
US9934942B1 (en) | 2016-10-04 | 2018-04-03 | Applied Materials, Inc. | Chamber with flow-through source |
US10062579B2 (en) | 2016-10-07 | 2018-08-28 | Applied Materials, Inc. | Selective SiN lateral recess |
US9947549B1 (en) | 2016-10-10 | 2018-04-17 | Applied Materials, Inc. | Cobalt-containing material removal |
US10163696B2 (en) | 2016-11-11 | 2018-12-25 | Applied Materials, Inc. | Selective cobalt removal for bottom up gapfill |
US9768034B1 (en) | 2016-11-11 | 2017-09-19 | Applied Materials, Inc. | Removal methods for high aspect ratio structures |
US10026621B2 (en) | 2016-11-14 | 2018-07-17 | Applied Materials, Inc. | SiN spacer profile patterning |
US10242908B2 (en) | 2016-11-14 | 2019-03-26 | Applied Materials, Inc. | Airgap formation with damage-free copper |
US10566206B2 (en) | 2016-12-27 | 2020-02-18 | Applied Materials, Inc. | Systems and methods for anisotropic material breakthrough |
US10403507B2 (en) | 2017-02-03 | 2019-09-03 | Applied Materials, Inc. | Shaped etch profile with oxidation |
US10431429B2 (en) | 2017-02-03 | 2019-10-01 | Applied Materials, Inc. | Systems and methods for radial and azimuthal control of plasma uniformity |
US10043684B1 (en) | 2017-02-06 | 2018-08-07 | Applied Materials, Inc. | Self-limiting atomic thermal etching systems and methods |
US10319739B2 (en) | 2017-02-08 | 2019-06-11 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10943834B2 (en) | 2017-03-13 | 2021-03-09 | Applied Materials, Inc. | Replacement contact process |
US10319649B2 (en) | 2017-04-11 | 2019-06-11 | Applied Materials, Inc. | Optical emission spectroscopy (OES) for remote plasma monitoring |
US11276590B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Multi-zone semiconductor substrate supports |
US11276559B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Semiconductor processing chamber for multiple precursor flow |
US10497579B2 (en) | 2017-05-31 | 2019-12-03 | Applied Materials, Inc. | Water-free etching methods |
US10049891B1 (en) | 2017-05-31 | 2018-08-14 | Applied Materials, Inc. | Selective in situ cobalt residue removal |
US10920320B2 (en) | 2017-06-16 | 2021-02-16 | Applied Materials, Inc. | Plasma health determination in semiconductor substrate processing reactors |
US10541246B2 (en) | 2017-06-26 | 2020-01-21 | Applied Materials, Inc. | 3D flash memory cells which discourage cross-cell electrical tunneling |
US10727080B2 (en) | 2017-07-07 | 2020-07-28 | Applied Materials, Inc. | Tantalum-containing material removal |
US10541184B2 (en) | 2017-07-11 | 2020-01-21 | Applied Materials, Inc. | Optical emission spectroscopic techniques for monitoring etching |
US10354889B2 (en) | 2017-07-17 | 2019-07-16 | Applied Materials, Inc. | Non-halogen etching of silicon-containing materials |
US10043674B1 (en) | 2017-08-04 | 2018-08-07 | Applied Materials, Inc. | Germanium etching systems and methods |
US10170336B1 (en) | 2017-08-04 | 2019-01-01 | Applied Materials, Inc. | Methods for anisotropic control of selective silicon removal |
US10297458B2 (en) | 2017-08-07 | 2019-05-21 | Applied Materials, Inc. | Process window widening using coated parts in plasma etch processes |
US10128086B1 (en) | 2017-10-24 | 2018-11-13 | Applied Materials, Inc. | Silicon pretreatment for nitride removal |
US10283324B1 (en) | 2017-10-24 | 2019-05-07 | Applied Materials, Inc. | Oxygen treatment for nitride etching |
US10256112B1 (en) | 2017-12-08 | 2019-04-09 | Applied Materials, Inc. | Selective tungsten removal |
US10903054B2 (en) | 2017-12-19 | 2021-01-26 | Applied Materials, Inc. | Multi-zone gas distribution systems and methods |
US11328909B2 (en) | 2017-12-22 | 2022-05-10 | Applied Materials, Inc. | Chamber conditioning and removal processes |
US10854426B2 (en) | 2018-01-08 | 2020-12-01 | Applied Materials, Inc. | Metal recess for semiconductor structures |
US10679870B2 (en) | 2018-02-15 | 2020-06-09 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus |
US10964512B2 (en) | 2018-02-15 | 2021-03-30 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus and methods |
TWI716818B (en) | 2018-02-28 | 2021-01-21 | 美商應用材料股份有限公司 | Systems and methods to form airgaps |
US10593560B2 (en) | 2018-03-01 | 2020-03-17 | Applied Materials, Inc. | Magnetic induction plasma source for semiconductor processes and equipment |
US10319600B1 (en) | 2018-03-12 | 2019-06-11 | Applied Materials, Inc. | Thermal silicon etch |
US10497573B2 (en) | 2018-03-13 | 2019-12-03 | Applied Materials, Inc. | Selective atomic layer etching of semiconductor materials |
US10573527B2 (en) | 2018-04-06 | 2020-02-25 | Applied Materials, Inc. | Gas-phase selective etching systems and methods |
US10490406B2 (en) | 2018-04-10 | 2019-11-26 | Appled Materials, Inc. | Systems and methods for material breakthrough |
US10699879B2 (en) | 2018-04-17 | 2020-06-30 | Applied Materials, Inc. | Two piece electrode assembly with gap for plasma control |
US10886137B2 (en) | 2018-04-30 | 2021-01-05 | Applied Materials, Inc. | Selective nitride removal |
US10755941B2 (en) | 2018-07-06 | 2020-08-25 | Applied Materials, Inc. | Self-limiting selective etching systems and methods |
US10872778B2 (en) | 2018-07-06 | 2020-12-22 | Applied Materials, Inc. | Systems and methods utilizing solid-phase etchants |
US10672642B2 (en) | 2018-07-24 | 2020-06-02 | Applied Materials, Inc. | Systems and methods for pedestal configuration |
US10892198B2 (en) | 2018-09-14 | 2021-01-12 | Applied Materials, Inc. | Systems and methods for improved performance in semiconductor processing |
US11049755B2 (en) | 2018-09-14 | 2021-06-29 | Applied Materials, Inc. | Semiconductor substrate supports with embedded RF shield |
US11062887B2 (en) | 2018-09-17 | 2021-07-13 | Applied Materials, Inc. | High temperature RF heater pedestals |
US11417534B2 (en) | 2018-09-21 | 2022-08-16 | Applied Materials, Inc. | Selective material removal |
CN109103078A (en) * | 2018-10-03 | 2018-12-28 | 大连理工大学 | Passivation method for improving high-temperature and low-temperature stability of SiC MOSFET device |
US11682560B2 (en) | 2018-10-11 | 2023-06-20 | Applied Materials, Inc. | Systems and methods for hafnium-containing film removal |
US11121002B2 (en) | 2018-10-24 | 2021-09-14 | Applied Materials, Inc. | Systems and methods for etching metals and metal derivatives |
US11437242B2 (en) | 2018-11-27 | 2022-09-06 | Applied Materials, Inc. | Selective removal of silicon-containing materials |
CN109804463B (en) * | 2019-01-02 | 2021-04-16 | 长江存储科技有限责任公司 | Method for forming dual damascene interconnect structure |
US11721527B2 (en) | 2019-01-07 | 2023-08-08 | Applied Materials, Inc. | Processing chamber mixing systems |
US10920319B2 (en) | 2019-01-11 | 2021-02-16 | Applied Materials, Inc. | Ceramic showerheads with conductive electrodes |
CN110494971B (en) * | 2019-06-27 | 2020-06-26 | 长江存储科技有限责任公司 | Interconnect structure and method of forming the same |
CN112921403A (en) * | 2021-02-09 | 2021-06-08 | 北京北方华创微电子装备有限公司 | Etching method of silicon carbide wafer |
CN114384051A (en) * | 2021-12-17 | 2022-04-22 | 山东大学 | Method for distinguishing defects in silicon carbide wafer on carbon surface of wafer |
Family Cites Families (40)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US63A (en) * | 1836-10-20 | Kravxiig | ||
US3398033A (en) | 1965-02-26 | 1968-08-20 | Dow Corning | Method of etching silicon carbide |
DE2615878C2 (en) * | 1976-04-10 | 1985-09-19 | Basf Ag, 6700 Ludwigshafen | Polycyclic nitrogenous compounds |
GB1548520A (en) | 1976-08-27 | 1979-07-18 | Tokyo Shibaura Electric Co | Method of manufacturing a semiconductor device |
JPS6066823A (en) | 1983-09-22 | 1985-04-17 | Semiconductor Energy Lab Co Ltd | Etching method of semiconductor |
DE3603725C2 (en) | 1986-02-06 | 1994-08-18 | Siemens Ag | Process for structuring silicon carbide |
JPS63152125A (en) | 1986-12-17 | 1988-06-24 | Sanyo Electric Co Ltd | Etching process of sic single crystal |
US4865685A (en) | 1987-11-03 | 1989-09-12 | North Carolina State University | Dry etching of silicon carbide |
US4981551A (en) | 1987-11-03 | 1991-01-01 | North Carolina State University | Dry etching of silicon carbide |
US5254215A (en) | 1989-08-11 | 1993-10-19 | Sanyo Electric Co., Ltd. | Dry etching method |
JP3502096B2 (en) | 1992-06-22 | 2004-03-02 | ラム リサーチ コーポレイション | Plasma cleaning method for removing residue in plasma processing apparatus |
JP3009975B2 (en) * | 1992-11-30 | 2000-02-14 | シャープ株式会社 | Dry etching method for silicon thin film |
DE4310345C2 (en) * | 1993-03-31 | 1995-07-27 | Daimler Benz Ag | Process for dry etching of SiC |
EP0938134A3 (en) | 1993-05-20 | 2000-01-19 | Hitachi, Ltd. | Plasma processing method |
JPH08319586A (en) | 1995-05-24 | 1996-12-03 | Nec Yamagata Ltd | Method for cleaning vacuum treating device |
US5626775A (en) * | 1996-05-13 | 1997-05-06 | Air Products And Chemicals, Inc. | Plasma etch with trifluoroacetic acid and derivatives |
US5756400A (en) * | 1995-12-08 | 1998-05-26 | Applied Materials, Inc. | Method and apparatus for cleaning by-products from plasma chamber surfaces |
US5647953A (en) | 1995-12-22 | 1997-07-15 | Lam Research Corporation | Plasma cleaning method for removing residues in a plasma process chamber |
US5981551A (en) * | 1996-05-22 | 1999-11-09 | Smithkline Beecham Corporation | 2,5-diimino-3a,6a-diaryl-1,2,3,3a,4,5,6,6a-octahydroimidazo[4,5-d]imidazoles which are effective as G-CSF mimetics |
US5820723A (en) | 1996-06-05 | 1998-10-13 | Lam Research Corporation | Universal vacuum chamber including equipment modules such as a plasma generating source, vacuum pumping arrangement and/or cantilevered substrate support |
US5928967A (en) | 1996-06-10 | 1999-07-27 | International Business Machines Corporation | Selective oxide-to-nitride etch process using C4 F8 /CO/Ar |
US5770523A (en) | 1996-09-09 | 1998-06-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for removal of photoresist residue after dry metal etch |
US6090304A (en) | 1997-08-28 | 2000-07-18 | Lam Research Corporation | Methods for selective plasma etch |
US6136211A (en) | 1997-11-12 | 2000-10-24 | Applied Materials, Inc. | Self-cleaning etch process |
US6103590A (en) | 1997-12-12 | 2000-08-15 | Texas Instruments Incorporated | SiC patterning of porous silicon |
DE69840889D1 (en) * | 1997-12-23 | 2009-07-23 | Texas Instruments Inc | Chemical-mechanical polishing for the planarization of insulating dielectrics |
US6074514A (en) | 1998-02-09 | 2000-06-13 | Applied Materials, Inc. | High selectivity etch using an external plasma discharge |
KR20010042419A (en) * | 1998-04-02 | 2001-05-25 | 조셉 제이. 스위니 | Method for etching low k dielectrics |
US6387819B1 (en) | 1998-04-29 | 2002-05-14 | Applied Materials, Inc. | Method for etching low K dielectric layers |
US6040248A (en) * | 1998-06-24 | 2000-03-21 | Taiwan Semiconductor Manufacturing Company | Chemistry for etching organic low-k materials |
US6284149B1 (en) | 1998-09-18 | 2001-09-04 | Applied Materials, Inc. | High-density plasma etching of carbon-based low-k materials in a integrated circuit |
US6528426B1 (en) * | 1998-10-16 | 2003-03-04 | Texas Instruments Incorporated | Integrated circuit interconnect and method |
US6211032B1 (en) | 1998-11-06 | 2001-04-03 | National Semiconductor Corporation | Method for forming silicon carbide chrome thin-film resistor |
US6153935A (en) | 1999-09-30 | 2000-11-28 | International Business Machines Corporation | Dual etch stop/diffusion barrier for damascene interconnects |
JP2001102447A (en) * | 1999-09-30 | 2001-04-13 | Mitsubishi Electric Corp | Manufacturing method of contact structure |
US6261892B1 (en) * | 1999-12-31 | 2001-07-17 | Texas Instruments Incorporated | Intra-chip AC isolation of RF passive components |
US6284657B1 (en) | 2000-02-25 | 2001-09-04 | Chartered Semiconductor Manufacturing Ltd. | Non-metallic barrier formation for copper damascene type interconnects |
JP2002110644A (en) * | 2000-09-28 | 2002-04-12 | Nec Corp | Etching method |
US6743725B1 (en) * | 2001-08-13 | 2004-06-01 | Lsi Logic Corporation | High selectivity SiC etch in integrated circuit fabrication |
US20030220708A1 (en) * | 2001-11-28 | 2003-11-27 | Applied Materials, Inc. | Integrated equipment set for forming shallow trench isolation regions |
-
2001
- 2001-03-30 US US09/820,696 patent/US20020177321A1/en not_active Abandoned
-
2002
- 2002-03-21 KR KR1020037012824A patent/KR100896160B1/en not_active Expired - Lifetime
- 2002-03-21 WO PCT/US2002/021863 patent/WO2002097852A2/en not_active Application Discontinuation
- 2002-03-21 AU AU2002344313A patent/AU2002344313A1/en not_active Abandoned
- 2002-03-21 CN CNB028090535A patent/CN1271688C/en not_active Expired - Fee Related
- 2002-07-19 US US10/199,190 patent/US6919278B2/en not_active Expired - Lifetime
-
2003
- 2003-05-06 US US10/430,013 patent/US7166535B2/en not_active Expired - Fee Related
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050181608A1 (en) * | 2000-05-22 | 2005-08-18 | Applied Materials, Inc. | Method and apparatus for etching photomasks |
US7115523B2 (en) | 2000-05-22 | 2006-10-03 | Applied Materials, Inc. | Method and apparatus for etching photomasks |
US7244672B2 (en) | 2001-07-23 | 2007-07-17 | Applied Materials, Inc. | Selective etching of organosilicate films over silicon oxide stop etch layers |
US20050255697A1 (en) * | 2001-07-23 | 2005-11-17 | Applied Materials, Inc. | Selective etching of organosilicate films over silicon oxide stop etch layers |
US7183201B2 (en) | 2001-07-23 | 2007-02-27 | Applied Materials, Inc. | Selective etching of organosilicate films over silicon oxide stop etch layers |
US20030234238A1 (en) * | 2002-06-19 | 2003-12-25 | Yutaka Ohmoto | Etching processing method |
US7122479B2 (en) * | 2002-06-19 | 2006-10-17 | Hitachi High-Technologies Corporation | Etching processing method |
CN100426473C (en) * | 2004-11-16 | 2008-10-15 | 东京毅力科创株式会社 | Plasma etching method and plasma etching apparatus |
US20060166108A1 (en) * | 2005-01-27 | 2006-07-27 | Applied Materials, Inc. | Method for etching a molybdenum layer suitable for photomask fabrication |
US8293430B2 (en) | 2005-01-27 | 2012-10-23 | Applied Materials, Inc. | Method for etching a molybdenum layer suitable for photomask fabrication |
US20130105303A1 (en) * | 2011-10-27 | 2013-05-02 | Dmitry Lubomirsky | Process chamber for etching low k and other dielectric films |
US9666414B2 (en) * | 2011-10-27 | 2017-05-30 | Applied Materials, Inc. | Process chamber for etching low k and other dielectric films |
US10096496B2 (en) | 2011-10-27 | 2018-10-09 | Applied Materials, Inc. | Process chamber for etching low K and other dielectric films |
US10923367B2 (en) | 2011-10-27 | 2021-02-16 | Applied Materials, Inc. | Process chamber for etching low K and other dielectric films |
US11410860B2 (en) | 2011-10-27 | 2022-08-09 | Applied Materials, Inc. | Process chamber for etching low k and other dielectric films |
US20170263645A1 (en) * | 2016-03-10 | 2017-09-14 | Boe Technology Group Co., Ltd. | Substrate, manufacturing method thereof, and display device |
US11268191B2 (en) * | 2017-11-01 | 2022-03-08 | Korea Institute Of Fusion Energy | Atomic layer polishing method and device therefor |
Also Published As
Publication number | Publication date |
---|---|
US7166535B2 (en) | 2007-01-23 |
CN1271688C (en) | 2006-08-23 |
KR100896160B1 (en) | 2009-05-11 |
WO2002097852A3 (en) | 2003-04-03 |
CN1522465A (en) | 2004-08-18 |
WO2002097852A2 (en) | 2002-12-05 |
US20030199170A1 (en) | 2003-10-23 |
US20030087531A1 (en) | 2003-05-08 |
AU2002344313A1 (en) | 2002-12-09 |
KR20030087041A (en) | 2003-11-12 |
US6919278B2 (en) | 2005-07-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7166535B2 (en) | Plasma etching of silicon carbide | |
US6670278B2 (en) | Method of plasma etching of silicon carbide | |
US6962879B2 (en) | Method of plasma etching silicon nitride | |
US7311852B2 (en) | Method of plasma etching low-k dielectric materials | |
US6630407B2 (en) | Plasma etching of organic antireflective coating | |
US6617257B2 (en) | Method of plasma etching organic antireflective coating | |
US6211092B1 (en) | Counterbore dielectric plasma etch process particularly useful for dual damascene | |
US7125806B2 (en) | Etching method | |
US6297163B1 (en) | Method of plasma etching dielectric materials | |
US20020142610A1 (en) | Plasma etching of dielectric layer with selectivity to stop layer | |
US7273566B2 (en) | Gas compositions | |
KR101276043B1 (en) | An etch back process using nitrous oxide | |
Li et al. | Kang.“ | |
KR20070020325A (en) | Dielectric Materials Plasma Etching Method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: LAM RESEARCH CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LI, SI YI;REEL/FRAME:011873/0696 Effective date: 20010423 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |