+

US20020175365A1 - Vertical field effect transistor and manufacturing method thereof - Google Patents

Vertical field effect transistor and manufacturing method thereof Download PDF

Info

Publication number
US20020175365A1
US20020175365A1 US09/447,298 US44729899A US2002175365A1 US 20020175365 A1 US20020175365 A1 US 20020175365A1 US 44729899 A US44729899 A US 44729899A US 2002175365 A1 US2002175365 A1 US 2002175365A1
Authority
US
United States
Prior art keywords
buried layer
protrusion
recess
insulating film
field effect
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/447,298
Inventor
Teruo Hirayama
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/447,298 priority Critical patent/US20020175365A1/en
Publication of US20020175365A1 publication Critical patent/US20020175365A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/025Manufacture or treatment of FETs having insulated gates [IGFET] of vertical IGFETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/20Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
    • H10B41/23Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
    • H10B41/27Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/0411Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having floating gates
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/63Vertical IGFETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0123Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
    • H10D84/0126Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
    • H10D84/016Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including vertical IGFETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/03Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
    • H10D84/038Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe

Definitions

  • the present invention relates to a vertical field effect transistor having a protrusion formed on a substrate, wherein the side wall of the protrusion is used as a channel region and its manufacturing method.
  • FIG. 1 A configuration of such a semiconductor device, i.e., what is called a vertical MOS transistor, is shown in FIG. 1.
  • This vertical MOS transistor 41 comprises a semiconductor substrate 42 made of a p-type silicon formed with a groove which forms a recess 42 a and a protrusion 42 b on the semiconductor substrate 42 .
  • a gate insulating film 45 made of an oxide film or the like is formed on the semiconductor substrate 42 .
  • An inter-layer insulating layer 47 is formed over the entire surface of the elements mentioned above, and an opening is formed through the inter-layer insulating layer 47 and the gate insulating film 45 above the high-concentration region 44 a of the drain region 44 .
  • a metal wire 49 made of Al or the like is formed on the plug contact 48 to lead an electrode from the drain region 44 .
  • a channel region is formed in the side wall portion of the protrusion 42 b opposing to the gate electrode 46 through the gate insulating film 45 , i.e., between the source region 43 and the drain region 44 .
  • a distance between the drain region 44 and the source region 43 i.e., a channel length (gate length) L is determined by the depth of the groove formed on the semiconductor substrate 42 .
  • the channel length L is scattered and hence the characteristic of the MOS transistor is also varied, thereby making it impossible to secure stable characteristics of a semiconductor device as a whole.
  • the depth of the groove develops some degree of variations during the manufacturing process, sometimes resulting in unstable characteristics.
  • an object of the present invention is to provide a vertical field effect transistor and a its manufacturing method, in which stable characteristics can be obtained by eliminating the variations in channel length.
  • a vertical field effect transistor comprising a substrate, a buried layer formed to a predetermined depth of the substrate by ion implantation and having a conduction type opposite to that of the substrate, a protrusion formed on the substrate, a recess having the bottom thereof arranged within the buried layer for forming the protrusion on the substrate and having a width smaller than that of the buried layer, a impurity region constituting a source and a drain respectively formed on the surface of the protrusion and the bottom surface of the recess, and a channel region formed on the side wall of the protrusion and having a channel length defined between the buried layer and the impurity region on the surface of the protrusion.
  • the buried layer is uniquely determined by the flying distance of ion implantation and formed to a predetermined depth.
  • the recess is formed by the groove in such a manner as to reach the buried layer.
  • the recess is formed with the bottom portion thereof set smaller than the width of the buried layer.
  • the impurity region constituting the source and the drain is formed on the bottom surface of the recess and the surface of the protrusion, with the channel length on the side wall of the protrusion being defined between the buried layer and the impurity region on the surface of the protrusion. Even when the depth of the recess is varied, therefore, the channel length remains unchanged.
  • a method of manufacturing a vertical field effect transistor comprising the steps of forming a buried layer of a second conduction type by ion implantation to a predetermined depth of a semiconductor substrate of a first conduction type, forming on the surface a recess having a width smaller than that of the buried layer and its bottom surface arranged in the buried layer, forming a gate electrode through a gate insulating film on the side wall of a protrusion formed by the recess of the semiconductor substrate, and forming an impurity region constituting a source and a drain on the surface of the protrusion and the bottom surface of the recess on the semiconductor substrate.
  • the flying distance of ion implantation i.e., the depth of the buried layer
  • the flying distance of ion implantation is defined by a condition of the ion implantation. Accordingly, the buried layers having a substantially predetermined depth can be formed.
  • the bottom portion of the recess is arranged within the buried layer and the width of the recess is set smaller than the width of the buried layer. Therefore, even when the depth of the groove is varied somewhat, the bottom portion of the groove is formed in the buried layer, and the length of the channel is defined between the buried layer formed to a substantially predetermined depth and the impurity region (drain region or source region) formed on the surface of the protrusion of the substrate and is maintained substantially constant.
  • FIG. 1 is a diagram schematically showing a configuration of a conventional vertical MOS transistor
  • FIG. 2 is a diagram schematically showing a configuration of a vertical field effect transistor (vertical MOS transistor) according to an embodiment of the present invention
  • FIGS. 3A to 3 J are diagram used to explain processes for manufacturing the vertical MOS transistor shown in FIG. 2;
  • FIG. 4 is a diagram schematically showing a configuration of a vertical field effect transistor (vertical MOS transistor) according to a second embodiment of the invention.
  • FIGS. 5A to 5 F are diagrams used to explain processes for manufacturing the vertical MOS transistor shown in FIG. 4.
  • FIG. 6 is a diagram schematically showing a configuration of a vertical field effect transistor according to a third embodiment of the invention.
  • a vertical field effect transistor comprising a substrate, a protrusion formed on the substrate, and a channel region formed as the side wall of the protrusion, in which a buried layer of a conduction type opposite to that of the substrate is formed to a predetermined depth on the substrate by ion implantation, a recess for forming the protrusions has its bottom surface arranged within the buried layer and its width smaller than that the buried layer, its an impurity region constituting a source and a drain is formed on the surface of the protrusion and on the bottom surface of the recess, and the length of a channel regions is defined between the buried layer and the impurity region on the surface of the protrusion.
  • a method of manufacturing a vertical field effect transistor comprising the steps of forming a buried layer of a second conduction type by ion implantation to a predetermined depth of a semiconductor substrate of a first conduction type, forming on the substrate a recess with its bottom surface located in the buried layer and having a width smaller than that of the buried layer, forming a gate electrode on the side wall of the protrusion formed by the recess through a gate insulating film, and forming a impurity region constituting a source and a drain, respectively, on the surface of the protrusion and on the bottom surface of the recess.
  • the buried layer is a layer thermally diffused after ion implantation.
  • the buried layer is formed by ion implantation using a mask formed on an insulating film, a side wall insulating film is formed on the insulating film patterned by the mask, and then the recess is formed using the insulating layer and the side wall insulating film as a mask.
  • FIG. 2 shows an example of the vertical field effect MOS transistor according to the present invention.
  • a vertical field effect MOS transistor 1 has a semiconductor substrate 2 made of silicon of a first conduction type, i.e., a p-type on which formed is a groove.
  • the groove makes up a recess 2 a and a protrusion 2 b on the semiconductor substrate 2 .
  • a low-concentration (n ⁇ ) buried layer 3 of a second conduction type i.e., an n-type in the present example, is formed around a periphery of the recess 2 a , i.e., on the outer and lower sides of the bottom portion of the recess 2 a . Accordingly, the bottom of the recess 2 a is arranged within the n-type low-concentration buried layer 3 , and the recess 2 a is set to a width smaller than the width of the buried layer 3 . To this end, the buried layer 3 is formed by thermal diffusion after ion implantation.
  • an n-type high-concentration region (n+) 4 a and an n-type low-concentration region (n ⁇ ) 4 b are formed from its surface side down.
  • the high-concentration region 4 a , the low-concentration region 4 b and the buried layer 3 make up an n-type source region 4 .
  • an n-type high-concentration region (n+) 5 a and an n-type low-concentration region (n ⁇ ) 5 b are formed, from its surface side down, from its surface side down, an n-type high-concentration region (n+) 5 a and an n-type low-concentration region (n ⁇ ) 5 b . Both the regions 5 a and 5 b constitute an n-type drain region 5 .
  • a gate insulating film 6 made of an oxide or the like is formed on the semiconductor substrate 2 .
  • the gate insulating film 6 has a portion 6 ′ above the high-concentration region 5 a of the drain region 5 , which portion 6 ′ is formed thicker than the other portion thereof.
  • the side wall of the protrusion 2 b of the semiconductor substrate 2 is formed with a gate electrode 7 made of polysilicon or the like through the gate insulating film 6 .
  • An inter-layer insulating layer 8 is formed to cover all the elements mentioned above.
  • An opening is formed through the portion of the inter-layer insulating layer 8 and the gate insulating film 6 ′ on the high-concentration region 5 a of the drain region 5 .
  • a metal wire 10 made of Al or the like is formed on the plug contact 9 to thereby derive an electrode from the drain region 5 .
  • a channel region is formed between the drain region 5 and the buried layer 3 making up a part of the source region 4 , i.e., on the side wall of the protrusion 2 b of the semiconductor substrate 2 .
  • a channel length L of the channel region is a distance between the buried layer 3 and the drain region 5 .
  • the distance between the buried layer 3 and the drain region 5 remains unchanged in the bottom of the groove, i.e., the bottom of the recess 2 a of the semiconductor substrate 2 is located within the buried layer 3 .
  • the channel length L is not affected by any variations in the groove depth.
  • the channel length L is free of variations unlike the case of FIG. 1, thus eliminating the characteristics variations among the vertical MOS transistors, so that a semiconductor device using such a vertical MOS transistor has stable characteristics.
  • the vertical MOS transistor 1 is manufactured in the manner described below.
  • a semiconductor substrate 2 made of silicon, for example, and having a first conductivity type, i.e., a p-type is formed thereon with an insulating film 11 by a thermal oxidation or a CVD (chemical vapor deposition) method.
  • a photoresist 12 is formed on the insulating film 11 so as to open a portion where a groove is formed later.
  • an impurity such as P (phosphorus) or the like is ion-implanted in the neighborhood of a region of the semiconductor substrate 2 made of p-type silicon, which will become a source region 4 later, thereby to form a low-concentration (n ⁇ ) buried layer 3 of a second conduction type, i.e., an n-type.
  • the impurity concentration for ion implantation and the implantation energy are selected thereby to be able of forming the buried layer 3 at a predetermined depth.
  • the impurity of the buried layer 3 is diffused by a heat treatment.
  • a photoresist 13 is formed at the same position as the case of FIG. 3A, and using this as a mask, the insulating film 11 and the silicon substrate 2 are etched by an RIE (reactive ion etching) process or the like thereby to form a groove 14 , as shown in FIG. 3D.
  • RIE reactive ion etching
  • a width W 2 of the groove 14 is set smaller than a width W 1 of the buried layer 3 into which the impurity is introduced, and the bottom of the groove (the recess of the semiconductor substrate) 14 is formed within the region of the buried layer 3 .
  • the photoresist 13 is removed, and then a gate insulating film 6 is formed on the surface of the silicon substrate 2 by a thermal oxidation.
  • a polysilicon layer 15 providing a gate electrode is by the CVD method to cover the gate insulating film 6 .
  • an impurity such as phosphorus or the like is introduced into the polysilicon layer 15 .
  • the polysilicon layer 15 is etched away by the RIE (reactive ion etching) process or the like except for the side wall portion thereby to form a gate electrode 7 .
  • RIE reactive ion etching
  • phosphorus is ion-implanted into the recess 2 a and the protrusion 2 b of the silicon substrate 2 to some depth with the implantation energy of 100 to 300 keV, followed by implanting high concentration (1 ⁇ 10 15 to 1 ⁇ 10 16 cm 2 ) arsenic to a lesser depth with an implantation energy of 20 to 100 keV.
  • a high-concentration n+ region 4 a and a low-concentration n ⁇ region 4 b are formed in the recess 2 a of the silicon substrate 2 .
  • an n-type source region 4 is formed of the high-concentration n+ region 4 a , the low-concentration n+ region 4 b and the n ⁇ buried layer 3 .
  • a high-concentration n+ region 5 a and a low-concentration n ⁇ region 5 b are formed in the protrusion 2 b of the silicon substrate 2 .
  • an n-type drain region 5 is formed of the high-concentration n+ region 5 a and the low-concentration n ⁇ region 5 b.
  • the groove 14 is buried a film made of BPSG (boron phosphorus silicate glass) or the like is formed to fill the groove 14 and to over the entire surface.
  • This BPSG film is then heat-treated to flow (flatten by fluidity) thereby forming an inter-layer insulating layer 8 .
  • an opening (contact hole) reaching up to the surface of the protrusion 2 b of the silicon substrate 2 formed with the high-concentration region 5 a of the drain region 5 is formed in the inter-layer insulating layer 8 .
  • This opening is filled by forming therein a layer of tungsten or the like by the CVD method.
  • the portion above the upper end of the opening is etched back by the RIE method thereby to form a plug contact 9 made of tungsten or the like material.
  • an Al film is formed by sputtering on the plug contact 9 and worked into a predetermined shape thereby to form a metal wire 10 (see FIG. 2).
  • the vertical MOS transistor 1 of a LDD structure shown in FIG. 2 is formed.
  • the subsequent process includes the step of forming an overcoat film or the like, for example, on the surface.
  • FIG. 4 and FIGS. 5A to 5 F show a vertical MOS transistor and its manufacturing method according to another embodiment.
  • a side wall insulating film made of an insulating layer is formed on the lateral side of the surface insulating layer.
  • a groove is formed on the semiconductor substrate by an etching process.
  • the recess 2 a of the semiconductor substrate 2 is formed using the insulating film 11 on the protrusion 2 b of the semiconductor substrate 2 and a side wall insulating film 22 on the lateral side of the insulating film 11 as a mask.
  • the protrusion 2 b and the drain region 5 ( 5 a , 5 b ) of the semiconductor substrate 2 are formed wider than the embodiment shown in FIG. 2, while the recess 2 a and the source region 4 ( 4 a , 4 b ) of the semiconductor substrate 2 are formed narrower than the embodiment shown in FIG. 2.
  • the channel length L is defined by the distance between the drain region 5 and the buried layer 3 , and the buried layer 3 is formed to substantially the constant depth by setting the ion implantation condition.
  • the channel length L remains the same in view of the fact that the groove is formed in such a manner that the bottom of the recess 2 a of the semiconductor substrate 2 is located within the buried layer 3 .
  • This vertical MOS transistor 21 is manufactured in the manner described below.
  • a semiconductor substrate 2 made of silicon of a first conduction type, say, a p-type is formed with an insulating film 11 by the thermal oxidation or the CVD (chemical vapor deposition) method.
  • a photoresist 12 is formed on the insulating film 11 in such a manner as to form an opening in the portion thereof where a groove will be formed later.
  • an impurity such as phosphorus or the like is ion-implanted in a region to constitute a source region in the p-type silicon semiconductor substrate 2 , thereby forming a low-concentration(n ⁇ ) buried layer 3 of a second conduction type, say, an n-type.
  • the next step is to etch away the insulating film 11 by the RIE method using the photoresist 12 as a mask as shown in FIG. 5C, after which the photoresist 12 is removed.
  • an insulating oxide film 18 made of SiO 2 or the like is formed by the CVD process to cover the remaining portion of the insulating film 11 .
  • the insulating oxide film 18 is etched by the RIE method thereby to form a side wall insulating film 22 made of an insulating oxide film on the sides of the original insulating film 11 .
  • the semiconductor substrate 2 is etched by the RIE method thereby to form a groove 14 .
  • the bottom of the groove 14 is formed within the region of the buried layer 3 into which the impurity is introduced.
  • a gate electrode 7 , a high-concentration region 4 a and a low-concentration region 4 b constituting a source region 4 , a high-concentration region 5 a and a low-concentration region 5 b making up a drain region 5 , an inter-layer insulating layer 8 and a metal electrode 10 are sequentially formed thereby to form the vertical MOS transistor 21 as shown in FIG. 4.
  • the relative positions of the buried layer 3 and the groove 14 are liable to be displaced due to the displacement of the mask between the photoresist 12 of FIG. 3B and the photoresist 13 of FIG. 3D.
  • such a displacement between the buried layer 3 and the groove 14 is completely eliminated because after forming the buried layer 3 , the insulating film 11 is patterned using the same photoresist 12 as a mask, thereby forming the side wall insulating film 22 and then the groove 14 is formed with the side wall insulating film 22 as a mask.
  • the gate electrode is formed of a single polysilicon layer
  • the vertical field effect transistor according to the present invention can be also applicable with equal effect to an apparatus (NV device, i.e., a non-volatile device) in which the gate is formed by double polysilicon layers formed through the inter-layer insulating layer. That example or third embodiment of the present invention is described below.
  • a vertical field effect transistor 31 shown in FIG. 6 has the gate electrode thereof formed of a double polysilicon layer including a floating gate 32 and a control gate 34 , and a second gate insulating layer 33 held between the gates 32 , 34 .
  • This vertical field effect transistor 31 is applicable to an EPROM, a flush memory or the like.
  • the source region 4 and the drain region 5 are formed after forming the floating gate 32 or after further forming the control gate 34 .

Landscapes

  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)

Abstract

A vertical field effect transistor (1) and a method of manufacturing thereof are disclosed, in which a buried layer (3) of a conduction type opposite to that of a substrate (2) are formed to a predetermined depth in the substrate (2) by ion implantation. The bottom of a of recesses (2 a) for forming a protrusion (2 b) on the substrate (2) is located within the corresponding one of the buried layer (3). The width of the recess (2 a) is set smaller than the width of the buried layer (3). The surface of the protrusion (2 b) and the bottom of the recess (2 a) are formed with impurities regions (4 a, 4 b ; 5 a , 5 b) constituting a source and a drain, respectively. A channel length (L) of the channel region formed on the side wall of the protrusion (2 b) is defined by the distance between the buried layer (3) and the impurities regions (5 a , 5 b) on the surface of the protrusion (2 b).

Description

    BACKGROUND OF THE INVENTION
  • The present invention relates to a vertical field effect transistor having a protrusion formed on a substrate, wherein the side wall of the protrusion is used as a channel region and its manufacturing method. [0001]
  • In recent years, a semiconductor device constituting a MOS transistor has been widely studied in which a groove is formed on a silicon substrate and the side walls of the groove is used as a channel region in order to improve the scale of integration of the semiconductor device. [0002]
  • A configuration of such a semiconductor device, i.e., what is called a vertical MOS transistor, is shown in FIG. 1. This [0003] vertical MOS transistor 41 comprises a semiconductor substrate 42 made of a p-type silicon formed with a groove which forms a recess 42 a and a protrusion 42 b on the semiconductor substrate 42.
  • On the surface of the [0004] recess 42 a of the semiconductor substrate 42 there are formed, from the surface side down, an n-type high-concentration region (n+) 43 a and an n-type low-concentration region (n−) 43 b. Both the regions 43 a and 43 b make up an n-type source region 43. On the surface of the protrusion 42 b of the substrate 42 there are formed, from the surface side down, an n-type high-concentration region (n+) 44 a and an n-type low-concentration region (n−) 44 b. Both the regions 44 a and 44 b constitute an n-type drain region 44.
  • A gate [0005] insulating film 45 made of an oxide film or the like is formed on the semiconductor substrate 42.
  • On the side wall of the [0006] protrusion 42 b of the semiconductor substrate 42 there is formed with a gate electrode 46 made of polysilicon or the like through the gate insulating film 45.
  • An [0007] inter-layer insulating layer 47 is formed over the entire surface of the elements mentioned above, and an opening is formed through the inter-layer insulating layer 47 and the gate insulating film 45 above the high-concentration region 44 a of the drain region 44. A plug contact 48 made of tungsten or the like, for example, is formed in the opening.
  • Further, a [0008] metal wire 49 made of Al or the like is formed on the plug contact 48 to lead an electrode from the drain region 44.
  • In this [0009] vertical MOS transistor 41 of a LDD (lightly doped drain) type, a channel region is formed in the side wall portion of the protrusion 42 b opposing to the gate electrode 46 through the gate insulating film 45, i.e., between the source region 43 and the drain region 44.
  • With the configuration of FIG. 1, a distance between the [0010] drain region 44 and the source region 43, i.e., a channel length (gate length) L is determined by the depth of the groove formed on the semiconductor substrate 42. However, if the depth of the groove is scattered from one groove to another, the channel length L is scattered and hence the characteristic of the MOS transistor is also varied, thereby making it impossible to secure stable characteristics of a semiconductor device as a whole.
  • The depth of the groove develops some degree of variations during the manufacturing process, sometimes resulting in unstable characteristics. [0011]
  • SUMMARY OF THE INVENTION
  • In order to obviate the above-mentioned problem, an object of the present invention is to provide a vertical field effect transistor and a its manufacturing method, in which stable characteristics can be obtained by eliminating the variations in channel length. [0012]
  • According to an aspect of the present invention, there is provided a vertical field effect transistor comprising a substrate, a buried layer formed to a predetermined depth of the substrate by ion implantation and having a conduction type opposite to that of the substrate, a protrusion formed on the substrate, a recess having the bottom thereof arranged within the buried layer for forming the protrusion on the substrate and having a width smaller than that of the buried layer, a impurity region constituting a source and a drain respectively formed on the surface of the protrusion and the bottom surface of the recess, and a channel region formed on the side wall of the protrusion and having a channel length defined between the buried layer and the impurity region on the surface of the protrusion. [0013]
  • With this configuration, the buried layer is uniquely determined by the flying distance of ion implantation and formed to a predetermined depth. [0014]
  • The recess is formed by the groove in such a manner as to reach the buried layer. In other words, the recess is formed with the bottom portion thereof set smaller than the width of the buried layer. The impurity region constituting the source and the drain is formed on the bottom surface of the recess and the surface of the protrusion, with the channel length on the side wall of the protrusion being defined between the buried layer and the impurity region on the surface of the protrusion. Even when the depth of the recess is varied, therefore, the channel length remains unchanged. [0015]
  • Consequently, it is possible to manufacture a vertical field effect transistor of stable characteristics free of variations in channel length. [0016]
  • According to another aspect of the invention, there is provided a method of manufacturing a vertical field effect transistor, comprising the steps of forming a buried layer of a second conduction type by ion implantation to a predetermined depth of a semiconductor substrate of a first conduction type, forming on the surface a recess having a width smaller than that of the buried layer and its bottom surface arranged in the buried layer, forming a gate electrode through a gate insulating film on the side wall of a protrusion formed by the recess of the semiconductor substrate, and forming an impurity region constituting a source and a drain on the surface of the protrusion and the bottom surface of the recess on the semiconductor substrate. [0017]
  • According to this manufacturing method, the flying distance of ion implantation, i.e., the depth of the buried layer, is defined by a condition of the ion implantation. Accordingly, the buried layers having a substantially predetermined depth can be formed. [0018]
  • Also, when the recess is formed by the groove on the substrate, the bottom portion of the recess is arranged within the buried layer and the width of the recess is set smaller than the width of the buried layer. Therefore, even when the depth of the groove is varied somewhat, the bottom portion of the groove is formed in the buried layer, and the length of the channel is defined between the buried layer formed to a substantially predetermined depth and the impurity region (drain region or source region) formed on the surface of the protrusion of the substrate and is maintained substantially constant. [0019]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a diagram schematically showing a configuration of a conventional vertical MOS transistor; [0020]
  • FIG. 2 is a diagram schematically showing a configuration of a vertical field effect transistor (vertical MOS transistor) according to an embodiment of the present invention; [0021]
  • FIGS. 3A to [0022] 3J are diagram used to explain processes for manufacturing the vertical MOS transistor shown in FIG. 2;
  • FIG. 4 is a diagram schematically showing a configuration of a vertical field effect transistor (vertical MOS transistor) according to a second embodiment of the invention; [0023]
  • FIGS. 5A to [0024] 5F are diagrams used to explain processes for manufacturing the vertical MOS transistor shown in FIG. 4; and
  • FIG. 6 is a diagram schematically showing a configuration of a vertical field effect transistor according to a third embodiment of the invention.[0025]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • According to the present invention, there is provided a vertical field effect transistor comprising a substrate, a protrusion formed on the substrate, and a channel region formed as the side wall of the protrusion, in which a buried layer of a conduction type opposite to that of the substrate is formed to a predetermined depth on the substrate by ion implantation, a recess for forming the protrusions has its bottom surface arranged within the buried layer and its width smaller than that the buried layer, its an impurity region constituting a source and a drain is formed on the surface of the protrusion and on the bottom surface of the recess, and the length of a channel regions is defined between the buried layer and the impurity region on the surface of the protrusion. [0026]
  • According to the present invention, there is also provided a method of manufacturing a vertical field effect transistor comprising the steps of forming a buried layer of a second conduction type by ion implantation to a predetermined depth of a semiconductor substrate of a first conduction type, forming on the substrate a recess with its bottom surface located in the buried layer and having a width smaller than that of the buried layer, forming a gate electrode on the side wall of the protrusion formed by the recess through a gate insulating film, and forming a impurity region constituting a source and a drain, respectively, on the surface of the protrusion and on the bottom surface of the recess. [0027]
  • Also, in the method of manufacturing a vertical field effect transistor described above, the buried layer is a layer thermally diffused after ion implantation. [0028]
  • Further, in the method of manufacturing a vertical field effect transistor described above, the buried layer is formed by ion implantation using a mask formed on an insulating film, a side wall insulating film is formed on the insulating film patterned by the mask, and then the recess is formed using the insulating layer and the side wall insulating film as a mask. [0029]
  • Now, embodiments of the vertical field effect transistor and the method of manufacturing the same according to the invention will be described with reference to the accompanying drawings. [0030]
  • FIG. 2 shows an example of the vertical field effect MOS transistor according to the present invention. A vertical field [0031] effect MOS transistor 1 has a semiconductor substrate 2 made of silicon of a first conduction type, i.e., a p-type on which formed is a groove. The groove makes up a recess 2 a and a protrusion 2 b on the semiconductor substrate 2.
  • A low-concentration (n−) buried [0032] layer 3 of a second conduction type, i.e., an n-type in the present example, is formed around a periphery of the recess 2 a, i.e., on the outer and lower sides of the bottom portion of the recess 2 a. Accordingly, the bottom of the recess 2 a is arranged within the n-type low-concentration buried layer 3, and the recess 2 a is set to a width smaller than the width of the buried layer 3. To this end, the buried layer 3 is formed by thermal diffusion after ion implantation.
  • Also, on the surface of the [0033] recess 2 a of the semiconductor substrate 2 there are formed from its surface side down, an n-type high-concentration region (n+) 4 a and an n-type low-concentration region (n−) 4 b. The high-concentration region 4 a, the low-concentration region 4 b and the buried layer 3 make up an n-type source region 4. On the surface of the protrusion 2 b of the semiconductor substrate 2 there are formed, from its surface side down, an n-type high-concentration region (n+) 5 a and an n-type low-concentration region (n−) 5 b. Both the regions 5 a and 5 b constitute an n-type drain region 5.
  • A gate [0034] insulating film 6 made of an oxide or the like is formed on the semiconductor substrate 2. The gate insulating film 6 has a portion 6′ above the high-concentration region 5 a of the drain region 5, which portion 6′ is formed thicker than the other portion thereof.
  • The side wall of the [0035] protrusion 2 b of the semiconductor substrate 2 is formed with a gate electrode 7 made of polysilicon or the like through the gate insulating film 6.
  • An [0036] inter-layer insulating layer 8 is formed to cover all the elements mentioned above. An opening is formed through the portion of the inter-layer insulating layer 8 and the gate insulating film 6′ on the high-concentration region 5 a of the drain region 5. A plug contact 9 made of tungsten or the like, for example, is formed in the opening.
  • Further, a [0037] metal wire 10 made of Al or the like is formed on the plug contact 9 to thereby derive an electrode from the drain region 5.
  • In this [0038] vertical MOS transistor 1, a channel region is formed between the drain region 5 and the buried layer 3 making up a part of the source region 4, i.e., on the side wall of the protrusion 2 b of the semiconductor substrate 2.
  • A channel length L of the channel region is a distance between the buried [0039] layer 3 and the drain region 5.
  • Even in the case where the groove is varied in depth somewhat, therefore, the distance between the buried [0040] layer 3 and the drain region 5 remains unchanged in the bottom of the groove, i.e., the bottom of the recess 2 a of the semiconductor substrate 2 is located within the buried layer 3. Thus the channel length L is not affected by any variations in the groove depth.
  • Therefore, the channel length L is free of variations unlike the case of FIG. 1, thus eliminating the characteristics variations among the vertical MOS transistors, so that a semiconductor device using such a vertical MOS transistor has stable characteristics. [0041]
  • The [0042] vertical MOS transistor 1 is manufactured in the manner described below.
  • First, as shown in FIG. 3A, a [0043] semiconductor substrate 2 made of silicon, for example, and having a first conductivity type, i.e., a p-type is formed thereon with an insulating film 11 by a thermal oxidation or a CVD (chemical vapor deposition) method. A photoresist 12 is formed on the insulating film 11 so as to open a portion where a groove is formed later.
  • Then, as shown in FIG. 3B, with the [0044] photoresist 12 as a mask, an impurity such as P (phosphorus) or the like is ion-implanted in the neighborhood of a region of the semiconductor substrate 2 made of p-type silicon, which will become a source region 4 later, thereby to form a low-concentration (n−) buried layer 3 of a second conduction type, i.e., an n-type.
  • In the process, taking the impurity concentration of the [0045] semiconductor substrate 2 into consideration, the impurity concentration for ion implantation and the implantation energy are selected thereby to be able of forming the buried layer 3 at a predetermined depth.
  • As the next step, as shown in FIG. 3C, after the [0046] photoresist 12 is removed, the impurity of the buried layer 3 is diffused by a heat treatment.
  • Then, a [0047] photoresist 13 is formed at the same position as the case of FIG. 3A, and using this as a mask, the insulating film 11 and the silicon substrate 2 are etched by an RIE (reactive ion etching) process or the like thereby to form a groove 14, as shown in FIG. 3D.
  • At the same time, a width W[0048] 2 of the groove 14 is set smaller than a width W1 of the buried layer 3 into which the impurity is introduced, and the bottom of the groove (the recess of the semiconductor substrate) 14 is formed within the region of the buried layer 3.
  • Next, as shown in FIG. 3E, the [0049] photoresist 13 is removed, and then a gate insulating film 6 is formed on the surface of the silicon substrate 2 by a thermal oxidation.
  • As the next step, as shown in FIG. 3F, a [0050] polysilicon layer 15 providing a gate electrode is by the CVD method to cover the gate insulating film 6. In order to reduce the resistance, an impurity such as phosphorus or the like is introduced into the polysilicon layer 15.
  • Then, as shown in FIG. 3G, the [0051] polysilicon layer 15 is etched away by the RIE (reactive ion etching) process or the like except for the side wall portion thereby to form a gate electrode 7.
  • Low-concentration (1×1013 to 5×1014 cm2)
  • phosphorus is ion-implanted into the [0052] recess 2 a and the protrusion 2 b of the silicon substrate 2 to some depth with the implantation energy of 100 to 300 keV, followed by implanting high concentration (1×1015 to 1×1016 cm2) arsenic to a lesser depth with an implantation energy of 20 to 100 keV.
  • As a result, as shown in FIG. 3H, a high-[0053] concentration n+ region 4 a and a low-concentration n− region 4 b are formed in the recess 2 a of the silicon substrate 2. Thus, at this portion an n-type source region 4 is formed of the high-concentration n+ region 4 a, the low-concentration n+ region 4 b and the n− buried layer 3. At the same time, a high-concentration n+ region 5 a and a low-concentration n− region 5 b are formed in the protrusion 2 b of the silicon substrate 2. Thus, at this portion an n-type drain region 5 is formed of the high-concentration n+ region 5 a and the low-concentration n− region 5 b.
  • Then, as shown in FIG. 3I, the [0054] groove 14 is buried a film made of BPSG (boron phosphorus silicate glass) or the like is formed to fill the groove 14 and to over the entire surface. This BPSG film is then heat-treated to flow (flatten by fluidity) thereby forming an inter-layer insulating layer 8.
  • As shown in FIG. 3J, an opening (contact hole) reaching up to the surface of the [0055] protrusion 2 b of the silicon substrate 2 formed with the high-concentration region 5 a of the drain region 5 is formed in the inter-layer insulating layer 8. This opening is filled by forming therein a layer of tungsten or the like by the CVD method. The portion above the upper end of the opening is etched back by the RIE method thereby to form a plug contact 9 made of tungsten or the like material.
  • Then, an Al film is formed by sputtering on the [0056] plug contact 9 and worked into a predetermined shape thereby to form a metal wire 10 (see FIG. 2). In this way, the vertical MOS transistor 1 of a LDD structure shown in FIG. 2 is formed. Though not shown, the subsequent process includes the step of forming an overcoat film or the like, for example, on the surface.
  • FIG. 4 and FIGS. 5A to [0057] 5F show a vertical MOS transistor and its manufacturing method according to another embodiment.
  • In this embodiment, a side wall insulating film made of an insulating layer is formed on the lateral side of the surface insulating layer. With the insulating layer and the side wall insulating film wall as a mask, a groove is formed on the semiconductor substrate by an etching process. [0058]
  • In a [0059] vertical MOS transistor 21 shown in FIG. 4, as compared with the vertical MOS transistor 1 shown in FIG. 2, the recess 2 a of the semiconductor substrate 2 is formed using the insulating film 11 on the protrusion 2 b of the semiconductor substrate 2 and a side wall insulating film 22 on the lateral side of the insulating film 11 as a mask.
  • Consequently, the [0060] protrusion 2 b and the drain region 5 (5 a, 5 b) of the semiconductor substrate 2 are formed wider than the embodiment shown in FIG. 2, while the recess 2 a and the source region 4 (4 a, 4 b) of the semiconductor substrate 2 are formed narrower than the embodiment shown in FIG. 2.
  • The arrangement of the remaining portions of the [0061] vertical MDS transistor 21 shown in FIG. 4 is made similar to that of the vertical MOS transistor 1 shown in FIG. 2 and therefore, with the same reference numerals attached to the corresponding parts, respectively, will not be described again.
  • In this case, too, the channel length L is defined by the distance between the [0062] drain region 5 and the buried layer 3, and the buried layer 3 is formed to substantially the constant depth by setting the ion implantation condition. Thus, even when any variation develops dependent on the groove, the channel length L remains the same in view of the fact that the groove is formed in such a manner that the bottom of the recess 2 a of the semiconductor substrate 2 is located within the buried layer 3.
  • The result is that the characteristics of the vertical field effect transistor are free of variations. [0063]
  • This [0064] vertical MOS transistor 21 is manufactured in the manner described below.
  • First, as shown in FIG. 5A, a [0065] semiconductor substrate 2 made of silicon of a first conduction type, say, a p-type is formed with an insulating film 11 by the thermal oxidation or the CVD (chemical vapor deposition) method. A photoresist 12 is formed on the insulating film 11 in such a manner as to form an opening in the portion thereof where a groove will be formed later.
  • Then, as shown in FIG. 5B, with the [0066] photoresist 12 as a mask, an impurity such as phosphorus or the like is ion-implanted in a region to constitute a source region in the p-type silicon semiconductor substrate 2, thereby forming a low-concentration(n−) buried layer 3 of a second conduction type, say, an n-type.
  • The next step is to etch away the insulating [0067] film 11 by the RIE method using the photoresist 12 as a mask as shown in FIG. 5C, after which the photoresist 12 is removed.
  • Then, as shown in FIG. 5D, an insulating [0068] oxide film 18 made of SiO2 or the like is formed by the CVD process to cover the remaining portion of the insulating film 11.
  • As shown in FIG. 5E, the insulating [0069] oxide film 18 is etched by the RIE method thereby to form a side wall insulating film 22 made of an insulating oxide film on the sides of the original insulating film 11.
  • As shown in FIG. 5F, using the insulating [0070] film 11 and the side wall insulating film 22 as a mask, the semiconductor substrate 2 is etched by the RIE method thereby to form a groove 14.
  • In the process, as in the preceding embodiment, the bottom of the [0071] groove 14 is formed within the region of the buried layer 3 into which the impurity is introduced.
  • After that, like in the steps [0072] 3E to 3J described above, a gate electrode 7, a high-concentration region 4 a and a low-concentration region 4 b constituting a source region 4, a high-concentration region 5 a and a low-concentration region 5 bmaking up a drain region 5, an inter-layer insulating layer 8 and a metal electrode 10 are sequentially formed thereby to form the vertical MOS transistor 21 as shown in FIG. 4.
  • In the above-mentioned embodiments, the relative positions of the buried [0073] layer 3 and the groove 14 are liable to be displaced due to the displacement of the mask between the photoresist 12 of FIG. 3B and the photoresist 13 of FIG. 3D. According to this embodiment, in contrast, such a displacement between the buried layer 3 and the groove 14 is completely eliminated because after forming the buried layer 3, the insulating film 11 is patterned using the same photoresist 12 as a mask, thereby forming the side wall insulating film 22 and then the groove 14 is formed with the side wall insulating film 22 as a mask.
  • Although, unlike in the above-mentioned embodiments the gate electrode is formed of a single polysilicon layer, the vertical field effect transistor according to the present invention can be also applicable with equal effect to an apparatus (NV device, i.e., a non-volatile device) in which the gate is formed by double polysilicon layers formed through the inter-layer insulating layer. That example or third embodiment of the present invention is described below. [0074]
  • A vertical [0075] field effect transistor 31 shown in FIG. 6 has the gate electrode thereof formed of a double polysilicon layer including a floating gate 32 and a control gate 34, and a second gate insulating layer 33 held between the gates 32, 34. This vertical field effect transistor 31 is applicable to an EPROM, a flush memory or the like.
  • The construction the other parts thereof is similar to that the corresponding parts of the vertical [0076] field effect transistor 1 shown in FIG. 2, and therefore will not be described again, with the same reference numerals attached thereto, respectively.
  • In this example, the [0077] source region 4 and the drain region 5 are formed after forming the floating gate 32 or after further forming the control gate 34.
  • In this case, too, like in the above-mentioned embodiments, variations in the depth of groove which may develop cause no variations in the channel length L. The characteristics of the apparatus as a memory, therefore, are not subjected to variations. [0078]
  • The vertical field effect transistor and the manufacturing method thereof according to the present invention are not confined to the above-mentioned embodiments, but can assume various other configurations without departing from the spirit and scope of the invention. Therefore, the scope of the present invention should be determined by the appended claims only. [0079]

Claims (5)

What is claimed is:
1. A vertical field effect transistor, comprising:
a substrate;
a protrusion which is formed on the substrate and whose side wall of said protrusion serves as a channel region:
a buried layer of a conduction type opposite to that of said substrate formed to a predetermined depth of said substrate by ion implantation;
a recess for forming said protrusion,its bottom being located within said buried layer and a width of said recess smaller being selected to be than the width of said buried layer; and
an impurity region making up each of a source and a drain formed on the surface of said protrusion and on the bottom surface of said recesses, wherein a channel length is set by the distance between said buried layer and said impurity region on the surface of said protrusion.
2. A vertical field effect transistor according to claim 1, further comprising on a channel region of its side wall:
a first gate insulating film;
a floating gate electrode;
a second gate insulating film; and
a control gate electrode.
3. A method of manufacturing a vertical field effect transistor, comprising the steps of:
forming a buried layer of a second conduction type by ion implantation to a predetermined depth in a semiconductor substrate of a first conduction type;
forming a recess having a width smaller than the width of said buried layer and having the bottom thereof located within said buried layer of said semiconductor substrate;
forming a gate electrode through a gate insulating film on the side wall of a protrusion formed by said recess; and
forming an impurity region making up a source and a drain on the surface of said protrusion and on the bottom surface of said recess.
4. A method of manufacturing a vertical field effect transistor according to claim 2, wherein said buried layer is thermally diffused after ion implantation.
5. A method of manufacturing a vertical field effect transistor according to claim 2,
wherein said buried layer is formed by ion implantation using a mask formed on an insulating film, and
wherein a said wall insulating film is formed on said insulating film patterned by said mask, and thereafter said recess is formed with said insulating layer and said side wall insulating film as a mask.
US09/447,298 1996-08-22 1999-11-23 Vertical field effect transistor and manufacturing method thereof Abandoned US20020175365A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/447,298 US20020175365A1 (en) 1996-08-22 1999-11-23 Vertical field effect transistor and manufacturing method thereof

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP22143696A JP3371708B2 (en) 1996-08-22 1996-08-22 Manufacturing method of vertical field effect transistor
JP8-221436 1996-08-22
US08/914,096 US6015725A (en) 1996-08-22 1997-08-19 Vertical field effect transistor and manufacturing method thereof
US09/447,298 US20020175365A1 (en) 1996-08-22 1999-11-23 Vertical field effect transistor and manufacturing method thereof

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/914,096 Division US6015725A (en) 1996-08-22 1997-08-19 Vertical field effect transistor and manufacturing method thereof

Publications (1)

Publication Number Publication Date
US20020175365A1 true US20020175365A1 (en) 2002-11-28

Family

ID=16766718

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/914,096 Expired - Lifetime US6015725A (en) 1996-08-22 1997-08-19 Vertical field effect transistor and manufacturing method thereof
US09/447,298 Abandoned US20020175365A1 (en) 1996-08-22 1999-11-23 Vertical field effect transistor and manufacturing method thereof

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/914,096 Expired - Lifetime US6015725A (en) 1996-08-22 1997-08-19 Vertical field effect transistor and manufacturing method thereof

Country Status (2)

Country Link
US (2) US6015725A (en)
JP (1) JP3371708B2 (en)

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040075137A1 (en) * 2002-10-21 2004-04-22 Nanya Technology Corporation Split gate flash memory device and method of fabricating the same
US6768166B2 (en) * 2001-06-26 2004-07-27 Infineon Technologies Ag Vertical transistor, memory arrangement and method for fabricating a vertical transistor
US20040159857A1 (en) * 2003-02-17 2004-08-19 Renesas Technology Corp. Semiconductor device having vertical transistor
US20050179081A1 (en) * 2004-02-16 2005-08-18 Mutsumi Kitamura Bidirectional semiconductor device, method of fabricating the same, and semiconductor device incorporating the same
US20060186446A1 (en) * 2005-02-05 2006-08-24 Kim Sung-Min 3-Dimensional flash memory device and method of fabricating the same
US20060267072A1 (en) * 2005-05-26 2006-11-30 Micron Technology, Inc. Scalable high density non-volatile memory cells in a contactless memory array
US20070012996A1 (en) * 2005-07-15 2007-01-18 Jae-Man Yoon Vertical channel semiconductor devices and methods of manufacturing the same
US20070290258A1 (en) * 2006-06-19 2007-12-20 Samsung Electronics Co., Ltd. Field effect transistors including source/drain regions extending beneath pillars
US20090085102A1 (en) * 2007-09-27 2009-04-02 Elpida Memory, Inc. Semiconductor device having vertical surrounding gate transistor structure, method for manufacturing the same, and data processing system
US20090179293A1 (en) * 2007-12-28 2009-07-16 Hee-Sung Shim Image sensor and method for manufacturing the same
US20090305492A1 (en) * 2006-09-06 2009-12-10 International Business Machines Corporation Vertical field effect transistor arrays and methods for fabrication thereof
CN101556954B (en) * 2008-04-10 2012-11-14 海力士半导体有限公司 Semiconductor device having vertical pillar transistors and method for manufacturing the same
DE102007028602B4 (en) * 2006-06-19 2012-11-15 Samsung Electronics Co., Ltd. Field effect transistors including source / drain regions extending under pillars
US10978479B2 (en) * 2010-09-16 2021-04-13 Samsung Electronics Co., Ltd. Three-dimensional semiconductor memory devices

Families Citing this family (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6121655A (en) * 1997-12-30 2000-09-19 Matsushita Electric Industrial Co., Ltd. Nonvolatile semiconductor memory device and method for fabricating the same and semiconductor integrated circuit
US6197641B1 (en) * 1998-08-28 2001-03-06 Lucent Technologies Inc. Process for fabricating vertical transistors
JP3669221B2 (en) * 1998-12-11 2005-07-06 セイコーエプソン株式会社 Manufacturing method of semiconductor device
GB9916868D0 (en) * 1999-07-20 1999-09-22 Koninkl Philips Electronics Nv Trench-gate field-effect transistors and their manufacture
US6436770B1 (en) * 2000-11-27 2002-08-20 Chartered Semiconductor Manufacturing Ltd. Method to control the channel length of a vertical transistor by first forming channel using selective epi and source/drain using implantation
US6417033B1 (en) * 2000-12-19 2002-07-09 Vanguard International Semiconductor Corp. Method of fabricating a silicon island
US7456439B1 (en) 2001-03-22 2008-11-25 T-Ram Semiconductor, Inc. Vertical thyristor-based memory with trench isolation and its method of fabrication
US6727528B1 (en) * 2001-03-22 2004-04-27 T-Ram, Inc. Thyristor-based device including trench dielectric isolation for thyristor-body regions
JP4608133B2 (en) * 2001-06-08 2011-01-05 ルネサスエレクトロニクス株式会社 Semiconductor device provided with vertical MOSFET and manufacturing method thereof
US6461900B1 (en) * 2001-10-18 2002-10-08 Chartered Semiconductor Manufacturing Ltd. Method to form a self-aligned CMOS inverter using vertical device integration
KR100406578B1 (en) * 2001-12-29 2003-11-20 동부전자 주식회사 Method for fabricating semiconductor device
DE10230715B4 (en) * 2002-07-08 2006-12-21 Infineon Technologies Ag Method for producing a vertical transistor
JP4188637B2 (en) * 2002-08-05 2008-11-26 独立行政法人産業技術総合研究所 Semiconductor device
EP1550150A4 (en) * 2002-08-13 2009-08-19 Gen Semiconductor Inc DUAL DIFFUSION MOS DEVICE WITH PROGRAMMABLE THRESHOLD VOLTAGE
JP2005072356A (en) * 2003-08-26 2005-03-17 Sanyo Electric Co Ltd Insulated gate field effect semiconductor device and manufacturing method thereof
US7859026B2 (en) * 2006-03-16 2010-12-28 Spansion Llc Vertical semiconductor device
KR100881825B1 (en) * 2007-07-27 2009-02-03 주식회사 하이닉스반도체 Semiconductor device and manufacturing method thereof
JP5466816B2 (en) * 2007-08-09 2014-04-09 ピーエスフォー ルクスコ エスエイアールエル Manufacturing method of vertical MOS transistor
JP2009164589A (en) 2007-12-12 2009-07-23 Elpida Memory Inc Semiconductor device and manufacturing method thereof
JP2009224543A (en) * 2008-03-17 2009-10-01 Sony Corp Method for production of semiconductor device
US8138048B2 (en) * 2008-06-20 2012-03-20 Unisantis Electronics Singapore Pte Ltd. Semiconductor storage device
JP2010010192A (en) * 2008-06-24 2010-01-14 Oki Semiconductor Co Ltd Semiconductor memory and fabrication process of semiconductor memory
KR101592024B1 (en) * 2008-12-10 2016-02-04 주식회사 동부하이텍 Semiconductor device and manufacturing method of semiconductor device
JP2011040421A (en) * 2009-08-06 2011-02-24 Elpida Memory Inc Semiconductor device and method of manufacturing the same
JP5323610B2 (en) * 2009-08-18 2013-10-23 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor device and manufacturing method thereof
JP2011103339A (en) 2009-11-10 2011-05-26 Elpida Memory Inc Semiconductor device and method of manufacturing the same
KR20110101876A (en) * 2010-03-10 2011-09-16 삼성전자주식회사 A semiconductor device having a buried bit line and a manufacturing method of the semiconductor device
JP2012253291A (en) 2011-06-07 2012-12-20 Sumitomo Electric Ind Ltd Method of manufacturing silicon carbide semiconductor device
US20140264557A1 (en) * 2013-03-15 2014-09-18 International Business Machines Corporation Self-aligned approach for drain diffusion in field effect transistors
JP5861196B2 (en) * 2014-12-24 2016-02-16 ユニサンティス エレクトロニクス シンガポール プライベート リミテッドUnisantis Electronics Singapore Pte Ltd. Semiconductor device

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4881105A (en) * 1988-06-13 1989-11-14 International Business Machines Corporation Integrated trench-transistor structure and fabrication process
JP2504862B2 (en) * 1990-10-08 1996-06-05 三菱電機株式会社 Semiconductor device and manufacturing method thereof
US5424231A (en) * 1994-08-09 1995-06-13 United Microelectronics Corp. Method for manufacturing a VDMOS transistor

Cited By (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6768166B2 (en) * 2001-06-26 2004-07-27 Infineon Technologies Ag Vertical transistor, memory arrangement and method for fabricating a vertical transistor
US20040075137A1 (en) * 2002-10-21 2004-04-22 Nanya Technology Corporation Split gate flash memory device and method of fabricating the same
US6818948B2 (en) * 2002-10-21 2004-11-16 Nanya Technology Corporation Split gate flash memory device and method of fabricating the same
US20040159857A1 (en) * 2003-02-17 2004-08-19 Renesas Technology Corp. Semiconductor device having vertical transistor
US20050179081A1 (en) * 2004-02-16 2005-08-18 Mutsumi Kitamura Bidirectional semiconductor device, method of fabricating the same, and semiconductor device incorporating the same
US20100044749A1 (en) * 2004-02-16 2010-02-25 Fuji Electric Device Technology Co., Ltd. Bidirectional semiconductor device, method of fabricating the same, and semiconductor device incorporating the same
US8084812B2 (en) * 2004-02-16 2011-12-27 Fuji Electric Co., Ltd. Bidirectional semiconductor device, method of fabricating the same, and semiconductor device incorporating the same
US7902596B2 (en) * 2004-02-16 2011-03-08 Fuji Electric Systems Co., Ltd. Bidirectional semiconductor device and a manufacturing method thereof
CN101567373B (en) * 2004-02-16 2011-04-13 富士电机系统株式会社 Bi-direction element and its manufacturing method
US20060186446A1 (en) * 2005-02-05 2006-08-24 Kim Sung-Min 3-Dimensional flash memory device and method of fabricating the same
US7662720B2 (en) 2005-02-05 2010-02-16 Samsung Electronics Co., Ltd. 3-Dimensional flash memory device and method of fabricating the same
US20080242025A1 (en) * 2005-02-05 2008-10-02 Samsung Electronics Co., Ltd. 3-dimensional flash memory device and method of fabricating the same
US7382018B2 (en) * 2005-02-05 2008-06-03 Samsung Electronics Co., Ltd. 3-Dimensional flash memory device and method of fabricating the same
US7964909B2 (en) 2005-05-26 2011-06-21 Micron Technology, Inc. Scalable high density non-volatile memory cells in a contactless memory array
US20080220577A1 (en) * 2005-05-26 2008-09-11 Micron Technology, Inc. Scalable high density non-volatile memory cells in a contactless memory array
US7378707B2 (en) * 2005-05-26 2008-05-27 Micron Technology, Inc. Scalable high density non-volatile memory cells in a contactless memory array
US20100065902A1 (en) * 2005-05-26 2010-03-18 Micron Technology, Inc. Scalable high density non-volatile memory cells in a contactless memory array
US20060267072A1 (en) * 2005-05-26 2006-11-30 Micron Technology, Inc. Scalable high density non-volatile memory cells in a contactless memory array
US7635630B2 (en) 2005-05-26 2009-12-22 Micron Technology, Inc. Scalable high density non-volatile memory cells in a contactless memory array
US7348628B2 (en) * 2005-07-15 2008-03-25 Samsung Electronics Co., Ltd. Vertical channel semiconductor devices and methods of manufacturing the same
US20070012996A1 (en) * 2005-07-15 2007-01-18 Jae-Man Yoon Vertical channel semiconductor devices and methods of manufacturing the same
US8293604B2 (en) 2005-07-15 2012-10-23 Samsung Electronics Co., Ltd. Methods of manufacturing vertical channel semiconductor devices
US7781287B2 (en) * 2005-07-15 2010-08-24 Samsung Electronics Co., Ltd. Methods of manufacturing vertical channel semiconductor devices
US7531874B2 (en) * 2006-06-19 2009-05-12 Samsung Electronics Co., Ltd. Field effect transistors including source/drain regions extending beneath pillars
US20070290258A1 (en) * 2006-06-19 2007-12-20 Samsung Electronics Co., Ltd. Field effect transistors including source/drain regions extending beneath pillars
DE102007028602B4 (en) * 2006-06-19 2012-11-15 Samsung Electronics Co., Ltd. Field effect transistors including source / drain regions extending under pillars
US20090305492A1 (en) * 2006-09-06 2009-12-10 International Business Machines Corporation Vertical field effect transistor arrays and methods for fabrication thereof
US7981748B2 (en) * 2006-09-06 2011-07-19 International Business Machines Corporation Method for fabricating a vertical field effect transistor array comprising a plurality of semiconductor pillars
US20100301409A1 (en) * 2006-09-06 2010-12-02 International Business Machines Corporation Vertical field effect transistor arrays and methods for fabrication thereof
US8110901B2 (en) * 2006-09-06 2012-02-07 International Business Machines Corporation Vertical field effect transistor arrays including gate electrodes annularly surrounding semiconductor pillars
US8383501B2 (en) 2006-09-06 2013-02-26 International Business Machines Corporation Vertical field effect transistor arrays and methods for fabrication thereof
US20090085102A1 (en) * 2007-09-27 2009-04-02 Elpida Memory, Inc. Semiconductor device having vertical surrounding gate transistor structure, method for manufacturing the same, and data processing system
US8735970B2 (en) * 2007-09-27 2014-05-27 Yoshihiro Takaishi Semiconductor device having vertical surrounding gate transistor structure, method for manufacturing the same, and data processing system
US20090179293A1 (en) * 2007-12-28 2009-07-16 Hee-Sung Shim Image sensor and method for manufacturing the same
CN101556954B (en) * 2008-04-10 2012-11-14 海力士半导体有限公司 Semiconductor device having vertical pillar transistors and method for manufacturing the same
US10978479B2 (en) * 2010-09-16 2021-04-13 Samsung Electronics Co., Ltd. Three-dimensional semiconductor memory devices

Also Published As

Publication number Publication date
JPH1065160A (en) 1998-03-06
US6015725A (en) 2000-01-18
JP3371708B2 (en) 2003-01-27

Similar Documents

Publication Publication Date Title
US6015725A (en) Vertical field effect transistor and manufacturing method thereof
US4455740A (en) Method of manufacturing a self-aligned U-MOS semiconductor device
US4952993A (en) Semiconductor device and manufacturing method thereof
EP0164449B1 (en) Process for producing a semiconductor integrated circuit device including a misfet
US5972754A (en) Method for fabricating MOSFET having increased effective gate length
US6051861A (en) Semiconductor device with reduced fringe capacitance and short channel effect
US20080188048A1 (en) Semiconductor device
KR100599063B1 (en) Semiconductor device and fabrication process therefor
US6150693A (en) Short channel non-self aligned VMOS field effect transistor
US4532696A (en) Method of manufacturing a semiconductor device for forming a deep field region in a semiconductor substrate
CN101471291B (en) Semiconductor device and method for manufacturing the device
JPH0669229A (en) Method of manufacturing semiconductor device having GOLD structure
US6207518B1 (en) Method of manufacturing semiconductor device
US5731240A (en) Manufacturing method for semiconductor depositing device
JPH06244432A (en) Nonvolatile semiconductor memory and manufacture thereof
US5512769A (en) High breakdown voltage semiconductor device and method of fabricating the same
US5378650A (en) Semiconductor device and a manufacturing method thereof
JPH05251694A (en) Mos type semiconductor device and its manufacture
KR20010071624A (en) Method of manufacturing a semiconductor device comprising a field effect transistor
JPH0818042A (en) Method for manufacturing MOS transistor
KR100511099B1 (en) Trench type high voltage transistor and method for manufacturing thereof
KR100192183B1 (en) Manufacturing method of high voltage transistor
KR970004818B1 (en) Staircase sidewall spacer for improved source/drain architecture
KR950011030B1 (en) Making method eeprom
JP2751336B2 (en) Method for manufacturing semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

点击 这是indexloc提供的php浏览器服务,不要输入任何密码和下载