+

US20020149959A1 - Common module for ddr sdram and sdram - Google Patents

Common module for ddr sdram and sdram Download PDF

Info

Publication number
US20020149959A1
US20020149959A1 US09/833,657 US83365701A US2002149959A1 US 20020149959 A1 US20020149959 A1 US 20020149959A1 US 83365701 A US83365701 A US 83365701A US 2002149959 A1 US2002149959 A1 US 2002149959A1
Authority
US
United States
Prior art keywords
sdram
common module
ddr
ddr sdram
dimm
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/833,657
Other versions
US6466472B1 (en
Inventor
Johnson Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Giga Byte Technology Co Ltd
Original Assignee
Giga Byte Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Giga Byte Technology Co Ltd filed Critical Giga Byte Technology Co Ltd
Priority to US09/833,657 priority Critical patent/US6466472B1/en
Assigned to GIGA-BYTE TECHNOLOGY CO., LTD. reassignment GIGA-BYTE TECHNOLOGY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIN, JOHNSON
Application granted granted Critical
Publication of US6466472B1 publication Critical patent/US6466472B1/en
Publication of US20020149959A1 publication Critical patent/US20020149959A1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/06Arrangements for interconnecting storage elements electrically, e.g. by wiring
    • G11C5/063Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/48Arrangements in static stores specially adapted for testing by means external to the store, e.g. using direct memory access [DMA] or using auxiliary access paths
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/50Marginal testing, e.g. race, voltage or current testing
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells

Definitions

  • the invention relates to a common module for DDR SDRAM and SDRAM.
  • the invention achieves the object of a DDR SDRAM and SDRAM common layout without the need for an extra IC or increasing the cost.
  • SDRAM Serial DRAM
  • CMOS complementary metal-oxide-semiconductor
  • the DDR SDRAM is able to support data transmissions according to the clock rates on both ends, the data transmission quantity of the memory chip is thus doubled. So it is also called the SDRAM II.
  • the state-of-art method for simultaneously supporting the DDR SDRAM and the SDRAM is to use a quick switch IC to control and switch the terminators to achieve the object of a DDR SDRAM and SDRAM common layout.
  • An object of the invention is to provide a common module for DDR SDRAM and SDRAM that achieves the goal of a DDR SDRAM and SDRAM common layout without the need of an extra quick switch IC.
  • the terminators on a motherboard can be set to be between 220 ⁇ and 1250 ⁇ .
  • a preferred value is 330 ⁇ .
  • both the DDR SDRAM and the SDRAM can function normally and the work current falls within the range allowed by the SDRAM controller.
  • FIG. 1 shows a structure of the first embodiment common module for DDR SDRAM and SDRAM according to the invention.
  • FIG. 2 shows a structure of the second embodiment common module for DDR SDRAM and SDRAM according to the invention.
  • the termination voltage for the CMD (command) signals/ADD (address) signals, and DATA signals in DDR SDRAM is 1.25 V.
  • the termination voltage for the CMD (command) signals/ADD (address) signals, and DATA signals in SDRAM is 3.3 V.
  • the DDR SDRAM requires a terminator of 33 ⁇ while the SDRAM does not.
  • the terminator is a special resistor package or block that tells a computer where signal transmissions should end and ensures the stability of the whole circuit signal.
  • the terminator functions like a filter, eliminating electric noises produced by many surrounding cables and equipment.
  • the DDR SDRAM and the SDRAM need a common layout to share CMD signals/ADD signals and DATA signals.
  • a proper terminator has to be chosen so that the DDR SDRAM and the SDRAM can function correctly under an invariant termination voltage.
  • DDR SDRAM devices Aside from utilizing the terminal function of the terminators, they are also used to detect DDR SDRAM devices. When a DDR SDRAM device is detected, it automatically switches the bus transmission mode into the DDR SDRAM mode. Of course, the whole bus will use the fast speed to transmit data. With the disclosed design, the SDRAM device can be connected to the same channel to achieve the goal of a common layout.
  • CMD signals/ADD signals and DATA signal are transmitted to a common module 12 through a controller 10 .
  • the common module 12 includes at least one DDR SDRAM DIMM (Dual In-line Memory Module) and at least one SDRAM DIMM.
  • the common module 12 a first DIMM 20 , a second DIMM 30 , a third DIMM 30 , and a fourth DIMM 50 for the configuration of different numbers of DDR SDRAM and SDRAM devices.
  • two DDR SDRAM devices first DDR SDRAM DIMM and second DDR SDRAM DIMM
  • one DDR SDRAM DDR SDRAM DIMM
  • three SDRAM devices first SDRAM DIMM, second SDRAM DIMM, and third SDRAM DIMM
  • three DDR SDRAM devices first DDR SDRAM DIMM, second DDR SDRAM DIMM, and third DDR SDRAM DIMM
  • the object of a common module can be obtained while keeping the termination voltage 70 invariant.
  • the common module 12 further contains a fifth DIMM 52 for a user to select different numbers of DR SDRAM and SDRAM devices, as in the previous embodiment.
  • the DDR SDRAM and the SDRAM can function normally when the terminator 60 , 62 have resistance between 220 ⁇ and 1250 ⁇ . This takes into account the concern that the electric current for the SDRAM signal to be at HIGH and LOW has to fall in the allowed range set by an SDRAM controller.
  • the DRAM has to be continuously refreshed in its potential difference. Otherwise, the potential difference may fall down to so low that it is insufficient to have enough energy representing in which state a memory unit is.
  • IH and IL are both between 9.31 mA and 1 mA when varying the terminators 60 , 62 from 220 ⁇ to 1250 ⁇ . This does not affect the signal transmission quality of the DDR SDRAM and the electric current falls within the allowed range enforced by the SDRAM controller. Thus, it is indeed a feasible common module.
  • the invention provides users a cheaper motherboard memory environment with a greater compatibility. Users can select the best memory module according to their own needs, which is quite different from the conventional unique motherboard memory environments.
  • the invention provides two memory modules for selection. For computer makers, the price is more flexible. For DIY users, it serves as a good tool to assemble a computer on one's own with an optimal performance/cost ratio.
  • the invention does not need to rely on any other IC. So it can achieve the DDR DRAM and SDRAM common layout without increasing the cost.
  • the invention reduces the design of quick switch IC, lowers the cost, provides more layout space for the motherboard, and decreases the electromagnetic interference caused by complicated circuits.

Landscapes

  • Dram (AREA)

Abstract

A common module for DDR SDRM and SDRAM on a motherboard, which computes and determines the resistance of the terminators on the motherboard so that the work current is controlled within the range allowed by an SDRAM controller, and can achieve the object of a DDR DRAM and SDRAM common layout without the need of an extra quick switch IC.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of Invention [0001]
  • The invention relates to a common module for DDR SDRAM and SDRAM. In particular, the invention achieves the object of a DDR SDRAM and SDRAM common layout without the need for an extra IC or increasing the cost. [0002]
  • 2. Related Art [0003]
  • As the CPU (Central Processing Unit) is driven to high frequencies, the increases in the bus bandwidth and memory speed also become a key factor of the system efficiency. An analysis of the Rambus structure and the SDRAM-II, or DDR SDRAM (Double Data Rate Synchronous DRAM), indicates that both of them have the advantage of increasing data transmission rates. [0004]
  • On the other hand, since the DDR SDRAM structure is compatible with the current SDRAM structure, unlike Rambus which requires to redefine the socket standard, the application of the former is thus much easier than the later. [0005]
  • SDRAM (Synchronous DRAM) is a new model of the DRAM and has a much faster clock rate then conventional memory. Since it can be synchronous with the CPU bus and can simultaneously open two memory pages, the operation speed can reach 133 MHz. [0006]
  • The current Intel Pentium CPU series uses the 100 MHz and 133 MHz CPU buses, therefore the SDRAM can still support the system. However, future personal computers may use over 200 MHz buses, then the SDRAM will not be able to support the standard. Therefore, developing higher speed memory such as DDR SDRAM is more and more urgent. [0007]
  • Since the DDR SDRAM is able to support data transmissions according to the clock rates on both ends, the data transmission quantity of the memory chip is thus doubled. So it is also called the SDRAM II. [0008]
  • The state-of-art method for simultaneously supporting the DDR SDRAM and the SDRAM is to use a quick switch IC to control and switch the terminators to achieve the object of a DDR SDRAM and SDRAM common layout. [0009]
  • SUMMARY OF THE INVENTION
  • An object of the invention is to provide a common module for DDR SDRAM and SDRAM that achieves the goal of a DDR SDRAM and SDRAM common layout without the need of an extra quick switch IC. [0010]
  • After testing the disclosed common module, the terminators on a motherboard can be set to be between 220Ω and 1250Ω. A preferred value is 330Ω. Within the preferred range, both the DDR SDRAM and the SDRAM can function normally and the work current falls within the range allowed by the SDRAM controller.[0011]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention will become more fully understood from the detailed description given hereinbelow illustration only, and thus are not limitative of the present invention, and wherein: [0012]
  • FIG. 1 shows a structure of the first embodiment common module for DDR SDRAM and SDRAM according to the invention; and [0013]
  • FIG. 2 shows a structure of the second embodiment common module for DDR SDRAM and SDRAM according to the invention.[0014]
  • DETAILED DESCRIPTION OF THE INVENTION
  • In general, the termination voltage for the CMD (command) signals/ADD (address) signals, and DATA signals in DDR SDRAM is 1.25 V. The termination voltage for the CMD (command) signals/ADD (address) signals, and DATA signals in SDRAM is 3.3 V. However, the DDR SDRAM requires a terminator of 33Ω while the SDRAM does not. [0015]
  • The terminator is a special resistor package or block that tells a computer where signal transmissions should end and ensures the stability of the whole circuit signal. The terminator functions like a filter, eliminating electric noises produced by many surrounding cables and equipment. [0016]
  • Therefore, the DDR SDRAM and the SDRAM need a common layout to share CMD signals/ADD signals and DATA signals. A proper terminator has to be chosen so that the DDR SDRAM and the SDRAM can function correctly under an invariant termination voltage. [0017]
  • Aside from utilizing the terminal function of the terminators, they are also used to detect DDR SDRAM devices. When a DDR SDRAM device is detected, it automatically switches the bus transmission mode into the DDR SDRAM mode. Of course, the whole bus will use the fast speed to transmit data. With the disclosed design, the SDRAM device can be connected to the same channel to achieve the goal of a common layout. [0018]
  • As shown in FIG. 1, CMD signals/ADD signals and DATA signal are transmitted to a [0019] common module 12 through a controller 10. The common module 12 includes at least one DDR SDRAM DIMM (Dual In-line Memory Module) and at least one SDRAM DIMM.
  • In a first embodiment, the common module [0020] 12 a first DIMM 20, a second DIMM 30, a third DIMM 30, and a fourth DIMM 50 for the configuration of different numbers of DDR SDRAM and SDRAM devices. For example, two DDR SDRAM devices (first DDR SDRAM DIMM and second DDR SDRAM DIMM) go with two SDRAM devices (first SDRAM DIMM and second SDRAM DIMM); one DDR SDRAM (DDR SDRAM DIMM) goes with three SDRAM devices (first SDRAM DIMM, second SDRAM DIMM, and third SDRAM DIMM); or three DDR SDRAM devices (first DDR SDRAM DIMM, second DDR SDRAM DIMM, and third DDR SDRAM DIMM) go with one SDRAM device (SDRAM DIMM). Furthermore, through the design of the terminators 60, 62, the object of a common module can be obtained while keeping the termination voltage 70 invariant.
  • With reference to FIG. 2, the [0021] common module 12 further contains a fifth DIMM 52 for a user to select different numbers of DR SDRAM and SDRAM devices, as in the previous embodiment.
  • According to the results of computations and tests for the disclosed common module, the DDR SDRAM and the SDRAM can function normally when the [0022] terminator 60, 62 have resistance between 220Ω and 1250Ω. This takes into account the concern that the electric current for the SDRAM signal to be at HIGH and LOW has to fall in the allowed range set by an SDRAM controller.
  • The results for SDRAM CMD signals/ADD signals and DATA signals to be HIGH (IH) and to be LOW (IL) are listed as follows: [0023]
  • for terminators of 330Ω:[0024]
  • IH=(3.3−1.25)/0.33K=6.21 mA;
  • IL=1.25/0.33K=3.79 mA;
  • for terminators of 220Ω:[0025]
  • IH=(3.3−1.25)/0.22K=9.31 mA;
  • IL=1.25/0.22K=5.68 mA;
  • for terminators of 1250Ω:[0026]
  • IH=(3.3−1.25)/1.25K=1.64 mA;
  • IL=1.25/1.25K=1 mA;
  • The DRAM has to be continuously refreshed in its potential difference. Otherwise, the potential difference may fall down to so low that it is insufficient to have enough energy representing in which state a memory unit is. According to the above calculation, IH and IL are both between 9.31 mA and 1 mA when varying the [0027] terminators 60, 62 from 220Ω to 1250Ω. This does not affect the signal transmission quality of the DDR SDRAM and the electric current falls within the allowed range enforced by the SDRAM controller. Thus, it is indeed a feasible common module.
  • Effects of the Invention [0028]
  • 1. The invention provides users a cheaper motherboard memory environment with a greater compatibility. Users can select the best memory module according to their own needs, which is quite different from the conventional unique motherboard memory environments. The invention provides two memory modules for selection. For computer makers, the price is more flexible. For DIY users, it serves as a good tool to assemble a computer on one's own with an optimal performance/cost ratio. [0029]
  • 2. The invention does not need to rely on any other IC. So it can achieve the DDR DRAM and SDRAM common layout without increasing the cost. [0030]
  • 3. The invention reduces the design of quick switch IC, lowers the cost, provides more layout space for the motherboard, and decreases the electromagnetic interference caused by complicated circuits. [0031]
  • The invention being thus described, it will be obvious that the same may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of the following claims. [0032]

Claims (5)

What is claimed is:
1. A common module for DDR SDRAM and SDRAM, which comprises:
at least one DDR SDRAM DIMM;
at least one SDRAM DIMM; and
terminators coupling to the common module and outputting a termination voltage;
wherein CMD signals/ADD signals and DATA signals are transmitted to the common module through a controller.
2. The common module of claim 1, wherein the termination voltage for the DDR SDRAM is 1.25 V.
3. The common module of claim 1, wherein the termination voltage for the SDRAM is 3.3 V.
4. The common module of claim 1, wherein the terminator is used to inform a computer where signal transmissions should end and to ensure the stability of the whole circuit signals.
5. The common module of claim 1, wherein the resistance of the terminators is between 220Ω and 1250Ω.
US09/833,657 2001-04-13 2001-04-13 Common module for DDR SDRAM and SDRAM Expired - Fee Related US6466472B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/833,657 US6466472B1 (en) 2001-04-13 2001-04-13 Common module for DDR SDRAM and SDRAM

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/833,657 US6466472B1 (en) 2001-04-13 2001-04-13 Common module for DDR SDRAM and SDRAM

Publications (2)

Publication Number Publication Date
US6466472B1 US6466472B1 (en) 2002-10-15
US20020149959A1 true US20020149959A1 (en) 2002-10-17

Family

ID=25264959

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/833,657 Expired - Fee Related US6466472B1 (en) 2001-04-13 2001-04-13 Common module for DDR SDRAM and SDRAM

Country Status (1)

Country Link
US (1) US6466472B1 (en)

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6894691B2 (en) * 2002-05-01 2005-05-17 Dell Products L.P. Dynamic switching of parallel termination for power management with DDR memory
KR100468761B1 (en) * 2002-08-23 2005-01-29 삼성전자주식회사 Semiconductor memory system having memory module connected to devided system bus
TW200820847A (en) * 2006-10-31 2008-05-01 Asustek Comp Inc Mother board
TW200843212A (en) * 2007-04-27 2008-11-01 Asustek Comp Inc Transfer plate and main board
TWI355590B (en) * 2007-05-15 2012-01-01 Giga Byte Tech Co Ltd Common module for ddrii sdram and ddriii sdram
US7825681B2 (en) * 2007-06-25 2010-11-02 Giga-Byte Technology Co. Common modules for DDRII SDRAM and DDRIII SDRAM
EP2026352B1 (en) 2007-07-18 2009-09-30 Giga-Byte Technology Co., Ltd. Common modules for DDRII SDRAM and DDRIII SDRAM
JP4705613B2 (en) * 2007-08-02 2011-06-22 技嘉科技股▲ふん▼有限公司 Common module corresponding to DDRII SDRAM and DDR III SDRAM

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6347367B1 (en) * 1999-01-29 2002-02-12 International Business Machines Corp. Data bus structure for use with multiple memory storage and driver receiver technologies and a method of operating such structures
US6115278A (en) * 1999-02-09 2000-09-05 Silicon Graphics, Inc. Memory system with switching for data isolation
US6362996B2 (en) * 2000-01-25 2002-03-26 Via Technologies, Inc. Terminating circuit module used in a computer system
US6381164B1 (en) * 2000-08-24 2002-04-30 High Connection Density, Inc. Low profile, high density memory system

Also Published As

Publication number Publication date
US6466472B1 (en) 2002-10-15

Similar Documents

Publication Publication Date Title
JP4505653B2 (en) Bidirectional output buffer
US7007175B2 (en) Motherboard with reduced power consumption
US7342411B2 (en) Dynamic on-die termination launch latency reduction
US5734208A (en) Dynamic termination for signal buses going to a connector
JP2003085122A (en) Computer system and switch connector
US6466472B1 (en) Common module for DDR SDRAM and SDRAM
US20040064628A1 (en) Improved backplane with an accelerated graphic port in industrial computer
KR970062925A (en) Low power data processing system and method for interfacing with external device
CN110554990A (en) Mainboard circuit compatible with PCIE and SATA circuits
KR100761832B1 (en) Memory systems that can change the configuration of memory modules
US6598109B1 (en) Method and apparatus for connecting between standard mini PCI component and non-standard mini PCI component based on selected signal lines and signal pins
US6522165B2 (en) Bus termination scheme for flexible uni-processor and dual processor platforms
US11947484B2 (en) Universal serial bus (USB) hub with host bridge function and control method thereof
CN101295846B (en) adapter plate and mainboard
US6370053B2 (en) Memory address driver circuit
US20060095626A1 (en) Multifunction adapter
CN116258113A (en) Multi-protocol low-speed bus interface chip architecture
JP2008503005A (en) High speed memory module using capacitor on pin
US7133297B2 (en) Slot apparatus for memory module
US7307456B2 (en) Automatic status assignment logic circuit apparatus for bay devices
US20080101046A1 (en) Motherboard
CN1214397C (en) Shared module between DDR SDRAM and SDRAM with double data transfer speed
US6081862A (en) Switching system for optimization of signal reflection
US7668027B2 (en) Semiconductor device, testing and manufacturing methods thereof
JP4201749B2 (en) Data management system and method using multiport processor

Legal Events

Date Code Title Description
AS Assignment

Owner name: GIGA-BYTE TECHNOLOGY CO., LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIN, JOHNSON;REEL/FRAME:011713/0644

Effective date: 20010320

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20101015

点击 这是indexloc提供的php浏览器服务,不要输入任何密码和下载