US20020140067A1 - Semiconductor package and manufacturing method thereof - Google Patents
Semiconductor package and manufacturing method thereof Download PDFInfo
- Publication number
- US20020140067A1 US20020140067A1 US10/101,730 US10173002A US2002140067A1 US 20020140067 A1 US20020140067 A1 US 20020140067A1 US 10173002 A US10173002 A US 10173002A US 2002140067 A1 US2002140067 A1 US 2002140067A1
- Authority
- US
- United States
- Prior art keywords
- leads
- heat spreader
- semiconductor chip
- electrode
- package according
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
- H01L23/49562—Geometry of the lead-frame for individual devices of subclass H10D
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
- H01L23/433—Auxiliary members in containers characterised by their shape, e.g. pistons
- H01L23/4334—Auxiliary members in encapsulations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L24/36—Structure, shape, material or disposition of the strap connectors prior to the connecting process
- H01L24/37—Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05005—Structure
- H01L2224/05008—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body, e.g.
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05005—Structure
- H01L2224/05009—Bonding area integrally formed with a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0501—Shape
- H01L2224/05016—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05026—Disposition the internal layer being disposed in a recess of the surface
- H01L2224/05027—Disposition the internal layer being disposed in a recess of the surface the internal layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
- H01L2224/05572—Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/27—Manufacturing methods
- H01L2224/274—Manufacturing methods by blanket deposition of the material of the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/36—Structure, shape, material or disposition of the strap connectors prior to the connecting process
- H01L2224/37—Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
- H01L2224/37001—Core members of the connector
- H01L2224/37099—Material
- H01L2224/371—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/36—Structure, shape, material or disposition of the strap connectors prior to the connecting process
- H01L2224/37—Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
- H01L2224/37001—Core members of the connector
- H01L2224/37099—Material
- H01L2224/371—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/37138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/37147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/83801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/84—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a strap connector
- H01L2224/848—Bonding techniques
- H01L2224/84801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01042—Molybdenum [Mo]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01075—Rhenium [Re]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
- H01L2924/13055—Insulated gate bipolar transistor [IGBT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- the present invention relates to a semiconductor package with a semiconductor chip disposed therein and containing, for example, a vertical type MOS transistor, and a manufacturing method thereof.
- FIG. 17A is a plan view diagram showing a conventional semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor.
- FIGS. 17B and 17C are sectional view diagrams of the semiconductor package shown in FIG. 17A, in the longitudinal direction and a direction perpendicular thereto, respectively.
- a power semiconductor chip 102 is mounted on a device-mounting portion (bed portion) 110 of a lead frame 101 through a solder layer 103 .
- the lead frame 101 is made of a material, such as Cu, a Cu alloy, Fe-42Ni alloy.
- the lead frame 101 includes the bed portion 110 , a first lead 111 , a second lead 112 , and a third lead 113 integrally connected to the bed portion 110 .
- the chip 102 includes a MOS transistor formed of a source region, a base region, a drain region, a gate electrode, and so forth.
- a metal electrode 107 a of, e.g., Al, and a metal electrode 107 b of, e.g., Au or Al are disposed on the top side of the chip 102 .
- the metal electrode 107 a is electrically connected to the source region and the base region through a source electrode (including a source lead-out electrode).
- the metal electrode 107 b is electrically connected to the gate electrode (including a gate lead-out electrode).
- the metal electrodes 107 a and 107 b of the chip 102 are electrically connected to the first and second leads 111 and 112 through bonding wires 116 and 114 of, e.g., an Au wire.
- the chip 102 , the bed portion 110 , the proximal portions of the first, second, and third leads 111 to 113 , and the bonding wires 116 and 114 are resin-sealed by a resin sealing body 105 of, e.g., epoxy resin.
- the conventional semiconductor package shown in FIGS. 17A to 17 C entails the following problems.
- a plurality of Au wires are used for a chip containing a power semiconductor device, such as a vertical type MOS transistor, to reduce the wiring resistance due to the Au wires.
- the number of indexes of assembling steps increases with an increase in the number of electrode pads and thus with an increase in the number of connecting Au wires.
- a power semiconductor chip requires a good heat-discharge property to be ensured.
- the thickness of the lead frame itself needs to be increased, thereby making the entire semiconductor package bulky.
- the lead frame is formed to have a larger thickness only at the bed portion, the product cost of the lead frame remarkably increases. Accordingly, such a lead frame could not be used for a package product in practice.
- U.S. Pat. No. 6,040,626 discloses a structure in which a first lead is directly bonded to a semiconductor chip of a vertical type MOS transistor by a conductive bonding material to reduce the wiring resistance.
- a first lead is directly bonded to a semiconductor chip of a vertical type MOS transistor by a conductive bonding material to reduce the wiring resistance.
- the heat-discharge property of the semiconductor chip is hardly improved, but the lead projecting from a resin sealing body prevents the package from being compact.
- a semiconductor package comprising:
- a semiconductor chip including first and second electrodes disposed on a top side, and a third electrode disposed on a bottom side;
- first and second conductive leads electrically connected to the first and second electrodes through first and second conductive bonding members, respectively, the first and second leads respectively including foot portions, which laterally extend at lower ends of the first and second leads and are juxtaposed on a first side of the heat spreader;
- an insulating sealing body arranged to embed and seal therein the semiconductor chip, the heat spreader, and portions of the first and second leads, which extend from the first and second bonding members to at least part of the foot portions, the heat spreader and the foot portions of the first and second leads having bottom faces, which are exposed on a bottom of the sealing body, and are disposed on substantially the same plane.
- a method of manufacturing a semiconductor package comprising:
- first and second conductive leads electrically connecting first and second conductive leads to the first and second electrodes by first and second conductive bonding members, respectively, the first and second leads respectively including foot portions, which laterally extend at lower ends of the first and second leads and are juxtaposed on a first side of the heat spreader;
- a semiconductor package comprising:
- a semiconductor chip including first and second electrodes disposed on a top side, and a third electrode disposed on a bottom side;
- a conductive heat spreader bonded to the third electrode, the heat spreader being electrically connected to the third electrode through a third conductive bonding member, and functioning as a third lead;
- first and second conductive leads electrically connected to the first and second electrodes through first and second conductive bonding members, respectively, wherein each of the first and second leads is formed of a conductive strip, and the heat spreader has a thickness t 1 and the conductive strip has a thickness t 2 to satisfy a thickness ratio condition of 1 ⁇ t 1 /t 2 ⁇ 3, wherein each of the first and second leads comprises a proximal portion facing the top side of the semiconductor chip, a leg portion bending from the proximal portion and extending along a flank of the semiconductor chip and the heat spreader, and a foot portion bending from the leg portion and extending away from the heat spreader, and wherein the foot portions of the first and second leads are juxtaposed on a first side of the heat spreader; and
- an insulating sealing body arranged to embed and seal therein the semiconductor chip, the heat spreader, and all the proximal portions and the leg portions of the first and second leads, and at least part of the foot portions of the first and second leads, wherein the sealing body consists essentially of a material selected from the group consisting of thermosetting resins including epoxy resin, and wherein the heat spreader and the foot portions of the first and second leads have bottom faces, which are exposed on a bottom of the sealing body, and are disposed on substantially the same plane.
- FIG. 1A is a plan view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a first embodiment of the present invention
- FIGS. 1B and 1C are sectional views taken along lines IB-IB and IC-IC in FIG. 1A, respectively;
- FIGS. 2A and 2B are a bottom view and a side view on a side where leads are formed, of the semiconductor package shown in FIG. 1A, respectively;
- FIG. 3 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 1A;
- FIG. 4 is a sectional view showing the relationship between the semiconductor chip, a heat spreader, and a first lead in the semiconductor package shown in FIG. 1A;
- FIG. 5 is a flowchart showing a method of manufacturing a semiconductor package according to the first embodiment
- FIGS. 6A to 6 E are views showing the process of work-pieces in the manufacturing method according to the flowchart shown in FIG. 5;
- FIG. 7 is a bottom view showing the relationship between a chip and a lead frame used as the material of first and second leads, in a facedown bonding operation;
- FIG. 8 is a sectional view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a second embodiment of the present invention.
- FIG. 9 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 8;
- FIG. 10 is a flowchart showing a method of manufacturing a semiconductor package according to the second embodiment
- FIG. 11A is a plan view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a third embodiment of the present invention.
- FIGS. 11B and 11C are sectional views taken along lines XIB-XIB and XIC-XIC in FIG. 11A, respectively;
- FIG. 12 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 11A;
- FIG. 13 is a flowchart showing a method of manufacturing a semiconductor package according to the third embodiment
- FIG. 14 is a sectional view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a fourth embodiment of the present invention.
- FIG. 15 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 14;
- FIG. 16 is a flowchart showing a method of manufacturing a semiconductor package according to the fourth embodiment.
- FIG. 17A is a plan view diagram showing a conventional semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor;
- FIGS. 17B and 17C are sectional view diagrams of the semiconductor package shown in FIG. 17A, in the longitudinal direction and a direction perpendicular thereto, respectively.
- FIG. 1A is a plan view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a first embodiment of the present invention.
- FIGS. 1B and 1C are sectional views taken along lines IB-IB and IC-IC in FIG. 1A, respectively.
- FIGS. 2A and 2B are a bottom view and a side view on a side where leads are formed, of the semiconductor package shown in FIG. 1A, respectively.
- a semiconductor package 10 has a power semiconductor chip 2 containing a vertical type MOS transistor. As will be described later, a source electrode (including a source lead-out electrode) and a gate lead-out electrode 8 are disposed on the top side of the chip 2 . A drain electrode is disposed on the bottom side of the chip 2 .
- the semiconductor chip 2 is mounted on a heat spreader 6 through a solder layer (a conductive bonding member) 3 .
- First and second leads 11 and 12 each formed of a conductive strip are bonded to the bump contacts 7 a and 7 b , respectively. Consequently, the first lead 11 is electrically connected to the source electrode through the bump contact 7 a .
- the second lead 12 is electrically connected to the gate lead-out electrode 8 through the bump contact 7 b . Since the heat spreader 6 is electrically connected to the drain electrode on the bottom side of semiconductor chip 2 through the solder layer 3 , it functions as a third lead.
- the heat spreader 6 is formed of a plate member of Cu, Mo, W, or the like, or a laminated plate member of, e.g., CKC material (Cu/Kovar/Cu).
- the conductive strip of each of the first and second leads 11 and 12 is made of Cu, a Cu alloy, or the like.
- the thickness t 1 of the heat spreader 6 is larger than the thickness t 2 of the conductive strip of each of the first and second leads 11 and 12 (t 1 >t 2 ).
- the thickness t 1 of the heat spreader 6 is set to fall in a range of from 0.15 to 0.5 mm, and preferably of from 0.15 to 0.3 mm.
- the thickness t 2 of the lead conductive strip is set to fall in a range of from 0.1 to 0.3 mm, and preferably of from 0.12 to 0.15 mm.
- the ratio (t 1 /t 2 ) of the thickness t 1 of the heat spreader 6 relative to the thickness t 2 of the lead conductive strip is set to satisfy 1 ⁇ t 1 /t 2 ⁇ 3.
- the chip 2 can have a good heat-discharge property through the heat spreader 6 .
- the thickness t 1 of the heat spreader 6 is about 0.3 mm, while the thickness t 2 of the lead conductive strip is about 0.15 mm.
- Each of the first and second leads 11 and 12 has a proximal portion L 1 , a leg portion L 2 , and a foot portion L 3 .
- the proximal portion L 1 faces the top surface of the chip 2 in parallel (horizontally).
- the leg portion L 2 bends from the proximal portion L 1 and vertically extends along the flank of the semiconductor chip 2 and the heat spreader 6 .
- the foot portion L 3 bends from the leg portion L 2 and horizontally extends away from the heat spreader 6 .
- the first and second leads 11 and 12 are guided only to the same side of the heat spreader 6 , so that their foot portions L 3 are laterally juxtaposed on this side.
- the bent angles between the proximal portion L 1 , the leg portion L 2 , and the foot portion L 3 are set to be about 90°.
- This arrangement facilitates the semiconductor package 10 being compact.
- Conventional semiconductor packages assign each lead a supporting function, the leg portion of the lead (corresponding the leg portion L 2 shown in FIG. 1B) is disposed to form a large angle relative to the horizontal plane (the mount face of the package).
- the leg portion L 2 of each lead is disposed to form an angle of 90° ⁇ 10°, and preferably of 90° ⁇ 5°, relative to the horizontal plane (the mount face of the package).
- An insulating sealing body 5 is arranged to embed and seal therein the semiconductor chip 2 , the solder layer 3 , the heat spreader 6 , the first and second leads 11 and 12 , the bump contacts 7 a and 7 b , and so forth.
- the sealing body 5 consists essentially of a material selected from the group consisting of thermosetting resins, such as epoxy resin.
- the bottom face of the heat spreader 6 , and the bottom faces of the foot portions L 3 of the first and second leads 11 and 12 are exposed on the bottom of the sealing body 5 .
- the bottom faces of the members 6 , L 3 , and 5 are disposed on substantially the same horizontal plane (the mount face of the package).
- the toe of the foot portion L 3 of each of the first and second leads 11 and 12 may be exposed on the side surface of the sealing body 5 .
- the projecting length d (see FIG. 4) of the toe of the foot portion L 3 is set to fall in a range of from 0 to 0.3 mm, and preferably of from 0.1 to 0.2 mm.
- a transparent sealing body of a resin or the like is used, it is possible to visually confirm the bonding condition of the first and second leads 11 and 12 .
- FIG. 3 is a sectional view showing the internal structure of the semiconductor chip 2 in the semiconductor package 10 .
- FIG. 4 is a sectional view showing the relationship between the semiconductor chip 2 , the heat spreader 6 , and the first lead 11 .
- the chip 2 is formed, using an n-silicon semiconductor substrate Sub, for example.
- a p-base region 42 is formed in the surface of the substrate Sub.
- N-source regions 43 are formed in the surface of the p-base region 42 .
- P-contact regions 42 a are also formed in the surface of the p-base region 42 .
- the part of the substrate Sub on the bottom side, where no p-base region 42 is formed, is an n-drain region 41 .
- a plurality of trenches 40 are formed to vertically extend downward from the surface of the substrate Sub.
- the trenches 40 penetrate the n-source region 43 and the p-base region 42 , and reach a certain depth in the drain region 41 .
- the bottoms of the trenches 40 are formed in the drain region 41 .
- a gate insulating film 44 such as a silicon oxide film formed by, e.g., thermal oxidation is disposed on the inner side wall of each trench 40 .
- the gate insulating film 44 essentially extends up to the opening end of the trench 40 .
- the gate insulating film 44 may be terminated by, e.g., etching at a position slightly lower than the main surface of the substrate Sub.
- a gate electrode 45 of, e.g., poly-crystalline silicon is buried in each trench 40 and covered with the gate insulating film 44 .
- An inter-level insulating film 46 is formed on the substrate Sub to close the openings of the trenches 40 , i.e., to cover the top portions of the gate electrode 45 and the gate insulating film 44 .
- the inter-level insulating film 46 is made of a material having a high re-flow property, such as BPSG, so that its surface is planarized by re-flow.
- the gate electrode 45 is electrically connected to the gate lead-out electrode 8 , which is formed on the main surface of the substrate Sub and made of aluminum or the like.
- the source electrode 15 is formed on the inter-level insulating film 46 and made of aluminum or the like.
- the source electrode 15 is electrically connected to the n-source regions 43 and the p-contact regions 42 a through a contact hole formed in the inter-level insulating film 46 .
- a barrier metal layer formed of, e.g., a TiW film may be disposed between the source electrode 15 and each of the n-source regions 43 and the p-contact regions 42 a .
- a passivation film 4 formed of, e.g., a silicon nitride film for covering and protecting the chip 2 is disposed on the source electrode 15 and the gate lead-out electrode 8 .
- a drain electrode 16 is disposed on the bottom side of the substrate Sub, and electrically connected to the drain region 41 .
- the first and second leads 11 and 12 are electrically connected to the source electrode 15 and the gate lead-out electrode 8 by the bump contacts 7 a and 7 b , respectively.
- the heat spreader 6 is electrically connected to the drain electrode 16 by the solder layer 3 .
- the bump contacts 7 a and 7 b are bonded to the source electrode 15 and the gate lead-out electrode 8 in openings of the passivation film 4 , and project upward from the passivation film 4 .
- Each of the bump contacts 7 a and 7 b has a sectional area of from 0.007 to 0.07 mm 2 .
- the ends of the proximal portions L 1 of the first and second leads 11 and 12 extend toward the center of the chip 2 beyond the bump contacts 7 a and 7 b.
- FIG. 5 is a flowchart showing a method of manufacturing a semiconductor package according to the first embodiment.
- FIGS. 6A to 6 E are views showing the process of work-pieces in the manufacturing method according to the flowchart shown in FIG. 5.
- a semiconductor wafer W of, e.g., silicon is prepared.
- semiconductor devices each having a structure as described above are formed, i.e., a number of portions each functioning as a vertical type MOS transistor are formed (step S 1 ).
- the bump contacts 7 a and 7 b may be formed by a method of utilizing a stud bump holder, a method of utilizing plating, or the like.
- a circular plate HS used as the material of a heat spreader is solder-bonded to the bottom of the wafer W, i.e., the drain electrode of the semiconductor devices (step S 3 : FIG. 6B).
- a solder layer may be disposed on the bottom of the wafer W in advance by vapor deposition, or may be disposed on the circular plate HS for a heat spreader in advance by plating.
- a bonding operation may be performed in a chip state after a dicing operation.
- the wafer W is subjected to a dicing operation along with the circular plate HS for a heat spreader.
- a dicing operation along with the circular plate HS for a heat spreader.
- the intermediate structure MS is boned to a lead frame used as the material of first and second leads 11 and 12 (step 5 : FIG. 6D).
- the chip 2 is made upside down, i.e., the main surface of the chip 2 (the side on which the bump contacts 7 a and 7 b are arranged) is positioned at the bottom, so as to perform a facedown bonding operation.
- FIG. 7 is a bottom view showing the relationship between the chip 2 and the lead frame used as the material of the first and second leads 11 and 12 , in the facedown bonding operation.
- an ultrasonic thermal crimping method is used as a bonding method at this time.
- the lead frame 1 is formed of a PPF (Pre-Plating Lead Frame) with plating, for example.
- the plating is made of a material of, e.g., Ni/Pd/Au.
- the resultant structure obtained in the step described above is provided with an insulating sealing body 5 , which is formed by, e.g., a molding operation (step S 6 : FIG. 6E).
- the material of the sealing body 5 is selected from the group consisting of thermosetting resins, such as epoxy resin, for example.
- the semiconductor chip 2 , the solder layer 3 , the heat spreader 6 , and the first and second leads 11 and 12 are embedded and sealed in the sealing body 5 thus formed.
- the bottom face of the heat spreader 6 , and the bottom faces of the foot portions L 3 of the first and second leads 11 and 12 are exposed on the bottom of the sealing body 5 .
- the bottom faces of the members 6 , L 3 , and 5 are disposed on substantially the same horizontal plane (the mount face of the package).
- the semiconductor chip 2 is mounted on the heat spreader 6 , and is then facedown bonded to the lead frame 1 by the bump contacts 7 a and 7 b .
- the wiring resistance and thermal resistance are obstacles in the properties of conventional semiconductor packages in which a semiconductor chip is mounted on a lead frame.
- the terminal portion of the third lead (the drain lead) formed of the heat spreader 6 , and the terminal portions of the first and second leads (the source and gate leads) 11 and 12 juxtaposed on one side of the heat spreader 6 are disposed on substantially the same horizontal plane (the mount face of the package) at the bottom of the sealing body 5 .
- the terminal portion of the third lead (the drain lead) formed of the heat spreader 6 , and the terminal portions of the first and second leads (the source and gate leads) 11 and 12 juxtaposed on one side of the heat spreader 6 are disposed on substantially the same horizontal plane (the mount face of the package) at the bottom of the sealing body 5 .
- FIG. 8 is a sectional view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a second embodiment of the present invention.
- FIG. 9 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 8.
- the semiconductor package 50 includes a power semiconductor chip 2 containing a vertical type MOS transistor, as in the first embodiment. Specifically, as shown in FIG. 9, a source electrode (including a source lead-out electrode) 15 and a gate lead-out electrode 8 are disposed on the top side of the chip 2 . A drain electrode 16 is disposed on the bottom side of the chip 2 .
- the semiconductor chip 2 is mounted on a heat spreader 6 through a solder layer (a conductive bonding member) 3 .
- Bump contacts (conductive bonding members) 27 a and 27 b formed of a solder layer are disposed on the source electrode 15 and the gate lead-out electrode 8 , respectively.
- a barrier metal laminated structure 20 formed of a Pd layer (or Au layer) 23 /a Ni layer 22 /a Ti layer 21 is disposed between the bump contact 27 a and the source electrode 15 , and between the bump contact 27 b and the gate lead-out electrode 8 .
- a solder layer is not directly connected to the electrodes in general (it can be directly connected as the case may be).
- the barrier metal laminated structure 20 is interposed between the electrode and the solder layer, so that they are connected in a good state.
- the barrier metal layers 21 , 22 , and 23 are formed by vapor deposition, for example.
- the bump contacts 27 a and 27 b are bonded to the Pd layer, or to the Ni layer beyond the Pd layer.
- First and second leads 11 and 12 each formed of a conductive strip are bonded to the bump contacts 27 a and 27 b , respectively. Consequently, the first lead 11 is electrically connected to the source electrode 15 through the bump contact 27 a .
- the second lead 12 is electrically connected to the gate lead-out electrode 8 through the bump contact 27 b . Since the heat spreader 6 is electrically connected to the drain electrode 16 through the solder layer 3 , it functions as a third lead.
- An insulating sealing body 5 is arranged to embed and seal therein the semiconductor chip 2 , the solder layer 3 , the heat spreader 6 , the first and second leads 11 and 12 , the bump contacts 27 a and 27 b , and so forth.
- the bottom face of the heat spreader 6 , and the bottom faces of the foot portions L 3 of the first and second leads 11 and 12 are exposed on the bottom of the sealing body 5 .
- the bottom faces of the members 6 , L 3 , and 5 are disposed on substantially the same horizontal plane (the mount face of the package).
- FIG. 10 is a flowchart showing a method of manufacturing a semiconductor package according to the second embodiment.
- the process of work-pieces is the same as that shown in FIGS. 6A to 6 E.
- a semiconductor wafer W of, e.g., silicon is prepared.
- semiconductor devices each having a structure as described above are formed, i.e., a number of portions each functioning as a vertical type MOS transistor are formed (step S 11 ).
- barrier metal layers 21 , 22 , and 23 are formed in this order on those portions of the wafer W, which correspond to the source electrode and the gate lead-out electrode of the respective semiconductor devices (step S 12 ).
- the barrier metal layers 21 , 22 , and 23 may be formed by vapor deposition, for example.
- bump contacts 27 a and 27 b made of solder are formed on the barrier metal layers 23 (step S 13 : FIG. 6A).
- the bump contacts 27 a and 27 b may be formed by a solder printing method, a solder plating method, or a solder ball providing method, for example.
- solder bonding of a circular plate HS for a heat spreader, a dicing operation, a facedown bonding operation, and a molding operation are performed in accordance with steps S 3 to S 6 , as described above, so that a semiconductor package 50 is formed, as shown in FIGS. 8 and 9.
- the facedown bonding operation in the step S 5 may be performed by a pulse heating method, for example.
- FIG. 11A is a plan view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a third embodiment of the present invention.
- FIGS. 11B and 11C are sectional views taken along lines XIB-XIB and XIC-XIC in FIG. 11A, respectively.
- FIG. 12 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 11A.
- the semiconductor package 60 includes a power semiconductor chip 2 containing a vertical type MOS transistor, as in the first and second embodiments. Specifically, as shown in FIG. 12, a source electrode (including a source lead-out electrode) 15 and a gate lead-out electrode 8 are disposed on the top side of the chip 2 . A drain electrode 16 is disposed on the bottom side of the chip 2 .
- the semiconductor chip 2 is mounted on a heat spreader 6 through a solder layer (a conductive bonding member) 3 .
- the chip 2 is covered and protected with a passivation film 4 formed of, e.g., a silicon nitride film, in which large openings are formed at positions corresponding to the source electrode 15 and the gate lead-out electrode 8 .
- Bonding members (conductive bonding members) 62 a and 62 b made of solder are disposed in the openings, such that they are connected to the respective electrodes and project upward.
- the bonding member 62 a on the source electrode 15 has a sectional area of 0.2 mm 2 or more, which is far larger than those of ordinary bump contacts.
- First and second leads 11 and 12 each formed of a conductive strip are bonded to the bonding members 62 a and 62 b , respectively. Consequently, the first lead 11 is electrically connected to the source electrode 15 through the bonding member 62 a .
- the second lead 12 is electrically connected to the gate lead-out electrode 8 through the bonding member 62 b . Since the heat spreader 6 is electrically connected to the drain electrode 16 through the solder layer 3 , it functions as a third lead.
- An insulating sealing body 5 is arranged to embed and seal therein the semiconductor chip 2 , the solder layer 3 , the heat spreader 6 , the first and second leads 11 and 12 , the bonding members 62 a and 62 b , and so forth.
- the bottom face of the heat spreader 6 , and the bottom faces of the foot portions L 3 of the first and second leads 11 and 12 are exposed on the bottom of the sealing body 5 .
- the bottom faces of the members 6 , L 3 , and 5 are disposed on substantially the same horizontal plane (the mount face of the package).
- FIG. 13 is a flowchart showing a method of manufacturing a semiconductor package according to the third embodiment.
- a semiconductor wafer W of, e.g., silicon is prepared.
- semiconductor devices each having a structure as described above are formed, i.e., a number of portions each functioning as a vertical type MOS transistor are formed (step S 11 ).
- large openings are formed in a passivation film 4 at positions of the semiconductor devices where bonding members 62 a and 62 b are to be formed.
- a circular plate used as the material of a heat spreader is solder-bonded to the bottom of the wafer W, i.e., the drain electrode of the semiconductor devices (step S 22 ).
- a solder layer may be disposed on the bottom of the wafer W in advance by vapor deposition, or may be disposed on the circular plate for a heat spreader in advance by plating.
- a bonding operation may be performed in a chip state after a dicing operation.
- the wafer W is subjected to a dicing operation along with the circular plate for a heat spreader.
- a dicing operation along with the circular plate for a heat spreader.
- the intermediate structure is boned to a lead frame used as the material of first and second leads 11 and 12 (step S 24 ).
- solder layers to be bonding members 62 a and 62 b are first disposed on the lead frame.
- the chip 2 is made upside down, and is positioned relative to the lead frame.
- the solder layers are subjected to a re-flow operation, so that the bonding members 62 a and 62 b are formed. By doing so, a facedown bonding operation is performed on the chip 2 relative to the lead frame.
- the resultant structure obtained in the step described above is provided with an insulating sealing body 5 , which is formed by, e.g., a molding operation (step S 25 ).
- the semiconductor chip 2 , the solder layer 3 , the heat spreader 6 , and the first and second leads 11 and 12 are embedded and sealed in the sealing body 5 thus formed.
- the manufacturing method of a semiconductor package 60 according to the third embodiment it is also possible to reduce the wiring resistance and thermal resistance, which are obstacles in the properties of conventional semiconductor packages.
- the solder of the bonding members 62 a and 62 b for connecting the first and second leads 11 and 12 is directly applied in the step of a facedown bonding operation, the manufacturing method can be simplified, as compared to the first embodiment.
- the semiconductor package 60 according to the third embodiment it is also possible to remarkably reduce the package size, as compared to conventional semiconductor packages.
- FIG. 14 is a sectional view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a fourth embodiment of the present invention.
- FIG. 15 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 14.
- the semiconductor package 70 includes a power semiconductor chip 2 containing a vertical type MOS transistor, as in the first to third embodiments. Specifically, as shown in FIG. 15, a source electrode (including a source lead-out electrode) 15 and a gate lead-out electrode 8 are disposed on the top side of the chip 2 . A drain electrode 16 is disposed on the bottom side of the chip 2 .
- the semiconductor chip 2 is mounted on a heat spreader 6 through a solder layer (a conductive bonding member) 3 .
- the chip 2 is covered and protected with a passivation film 4 formed of, e.g., a silicon nitride film, in which large openings are formed at positions corresponding to the source electrode 15 and the gate lead-out electrode 8 .
- Bonding members (conductive bonding members) 72 a and 72 b made of solder are disposed in the openings, such that they are connected to the respective electrodes and project upward.
- the bonding member 72 a on the source electrode 15 has a sectional area of 0.2 mm 2 or more, which is far larger than those of ordinary bump contacts.
- a barrier metal laminated structure 20 formed of a Pd layer (or Au layer) 23 /a Ni layer 22 /a Ti layer 21 is disposed between the bonding member 72 a and the source electrode 15 , and between the bonding member 72 b and the gate lead-out electrode 8 .
- a source electrode 15 and a gate lead-out electrode 8 each formed of an aluminum film are used, a solder layer is not directly connected to the electrodes in general (it can be directly connected as the case may be). Accordingly, the barrier metal laminated structure 20 is interposed between the electrode and the solder layer, so that they are connected in a good state.
- the barrier metal layers 21 , 22 , and 23 are formed by vapor deposition, for example.
- the bump contacts 27 a and 27 b are bonded to the Pd layer, or to the Ni layer beyond the Pd layer.
- First and second leads 11 and 12 each formed of a conductive strip are bonded to the bonding members 72 a and 72 b , respectively. Consequently, the first lead 11 is electrically connected to the source electrode 15 through the bonding member 72 a .
- the second lead 12 is electrically connected to the gate lead-out electrode 8 through the bonding member 72 b . Since the heat spreader 6 is electrically connected to the drain electrode 16 through the solder layer 3 , it functions as a third lead.
- An insulating sealing body 5 is arranged to embed and seal therein the semiconductor chip 2 , the solder layer 3 , the heat spreader 6 , the first and second leads 11 and 12 , the bonding members 72 a and 72 b , and so forth.
- the bottom face of the heat spreader 6 , and the bottom faces of the foot portions L 3 of the first and second leads 11 and 12 are exposed on the bottom of the sealing body 5 .
- the bottom faces of the members 6 , L 3 , and 5 are disposed on substantially the same horizontal plane (the mount face of the package).
- FIG. 16 is a flowchart showing a method of manufacturing a semiconductor package according to the fourth embodiment.
- a semiconductor wafer W of, e.g., silicon is prepared.
- semiconductor devices each having a structure as described above are formed, i.e., a number of portions each functioning as a vertical type MOS transistor are formed (step S 31 ).
- large openings are formed in a passivation film 4 at positions of the semiconductor devices where bonding members 72 a and 72 b are to be formed.
- barrier metal layers 21 , 22 , and 23 are formed in this order on those portions corresponding to the large openings formed in the passivation film 4 (step S 32 ).
- the barrier metal layers 21 , 22 , and 23 may be formed by vapor deposition, for example.
- solder bonding of a circular plate for a heat spreader, a dicing operation, a facedown bonding operation, and a molding operation are performed in accordance with steps S 22 to S 25 , as described above, so that a semiconductor package 70 is formed, as shown in FIGS. 14 and 15.
- a semiconductor device contained in the power semiconductor chip is exemplified by a vertical type MOS transistor, but the semiconductor device may be formed of another device, such as an IGBT (Insulated Gate Bipolar Transistor).
- IGBT Insulated Gate Bipolar Transistor
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Lead Frames For Integrated Circuits (AREA)
- Wire Bonding (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
Description
- This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2001-096280, filed Mar. 29, 2001, the entire contents of which are incorporated herein by reference.
- 1. Field of the Invention
- The present invention relates to a semiconductor package with a semiconductor chip disposed therein and containing, for example, a vertical type MOS transistor, and a manufacturing method thereof.
- 2. Description of the Related Art
- FIG. 17A is a plan view diagram showing a conventional semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor. FIGS. 17B and 17C are sectional view diagrams of the semiconductor package shown in FIG. 17A, in the longitudinal direction and a direction perpendicular thereto, respectively.
- As shown in FIGS. 17A to17C, a
power semiconductor chip 102 is mounted on a device-mounting portion (bed portion) 110 of alead frame 101 through asolder layer 103. Thelead frame 101 is made of a material, such as Cu, a Cu alloy, Fe-42Ni alloy. Thelead frame 101 includes thebed portion 110, afirst lead 111, asecond lead 112, and athird lead 113 integrally connected to thebed portion 110. Thechip 102 includes a MOS transistor formed of a source region, a base region, a drain region, a gate electrode, and so forth. - A
metal electrode 107 a of, e.g., Al, and ametal electrode 107 b of, e.g., Au or Al are disposed on the top side of thechip 102. Themetal electrode 107 a is electrically connected to the source region and the base region through a source electrode (including a source lead-out electrode). Themetal electrode 107 b is electrically connected to the gate electrode (including a gate lead-out electrode). - The
metal electrodes chip 102 are electrically connected to the first and second leads 111 and 112 throughbonding wires chip 102, thebed portion 110, the proximal portions of the first, second, and third leads 111 to 113, and thebonding wires body 105 of, e.g., epoxy resin. - The conventional semiconductor package shown in FIGS. 17A to17C entails the following problems. A plurality of Au wires are used for a chip containing a power semiconductor device, such as a vertical type MOS transistor, to reduce the wiring resistance due to the Au wires. In this case, the number of indexes of assembling steps increases with an increase in the number of electrode pads and thus with an increase in the number of connecting Au wires. Furthermore, it is difficult to further reduce the wiring resistance by design due to the wire length.
- On the other hand, a power semiconductor chip requires a good heat-discharge property to be ensured. In light of the heat-discharge property, it is preferable to increase the thickness of the bed portion of a lead frame on which the chip is mounted. In this case, however, the thickness of the lead frame itself needs to be increased, thereby making the entire semiconductor package bulky. Where the lead frame is formed to have a larger thickness only at the bed portion, the product cost of the lead frame remarkably increases. Accordingly, such a lead frame could not be used for a package product in practice.
- U.S. Pat. No. 6,040,626 discloses a structure in which a first lead is directly bonded to a semiconductor chip of a vertical type MOS transistor by a conductive bonding material to reduce the wiring resistance. In this structure, however, the heat-discharge property of the semiconductor chip is hardly improved, but the lead projecting from a resin sealing body prevents the package from being compact.
- Accordingly, there are demands for a semiconductor package, the entire size of which does not have to be increased, even where it has a semiconductor chip with a larger current rating, such as a power semiconductor chip containing a vertical type MOS transistor.
- According to a first aspect of the present invention, there is provided a semiconductor package, comprising:
- a semiconductor chip including first and second electrodes disposed on a top side, and a third electrode disposed on a bottom side;
- a heat spreader bonded to the third electrode;
- first and second conductive leads electrically connected to the first and second electrodes through first and second conductive bonding members, respectively, the first and second leads respectively including foot portions, which laterally extend at lower ends of the first and second leads and are juxtaposed on a first side of the heat spreader; and
- an insulating sealing body arranged to embed and seal therein the semiconductor chip, the heat spreader, and portions of the first and second leads, which extend from the first and second bonding members to at least part of the foot portions, the heat spreader and the foot portions of the first and second leads having bottom faces, which are exposed on a bottom of the sealing body, and are disposed on substantially the same plane.
- According to a second aspect of the present invention, there is provided a method of manufacturing a semiconductor package comprising:
- bonding a heat spreader to a third electrode of a semiconductor chip, which includes first and second electrodes disposed on a top side, and the third electrode disposed on a bottom side
- electrically connecting first and second conductive leads to the first and second electrodes by first and second conductive bonding members, respectively, the first and second leads respectively including foot portions, which laterally extend at lower ends of the first and second leads and are juxtaposed on a first side of the heat spreader; and
- forming an insulating sealing body to embed and seal therein the semiconductor chip, the heat spreader, and portions of the first and second leads, which extend from the first and second bonding members to at least part of the foot portions, the heat spreader and the foot portions of the first and second leads having bottom faces, which are exposed on a bottom of the sealing body, and are disposed on substantially the same plane.
- According to a third aspect of the present invention, there is provided a semiconductor package, comprising:
- a semiconductor chip including first and second electrodes disposed on a top side, and a third electrode disposed on a bottom side;
- a conductive heat spreader bonded to the third electrode, the heat spreader being electrically connected to the third electrode through a third conductive bonding member, and functioning as a third lead;
- first and second conductive leads electrically connected to the first and second electrodes through first and second conductive bonding members, respectively, wherein each of the first and second leads is formed of a conductive strip, and the heat spreader has a thickness t1 and the conductive strip has a thickness t2 to satisfy a thickness ratio condition of 1<t1/t2≦3, wherein each of the first and second leads comprises a proximal portion facing the top side of the semiconductor chip, a leg portion bending from the proximal portion and extending along a flank of the semiconductor chip and the heat spreader, and a foot portion bending from the leg portion and extending away from the heat spreader, and wherein the foot portions of the first and second leads are juxtaposed on a first side of the heat spreader; and
- an insulating sealing body arranged to embed and seal therein the semiconductor chip, the heat spreader, and all the proximal portions and the leg portions of the first and second leads, and at least part of the foot portions of the first and second leads, wherein the sealing body consists essentially of a material selected from the group consisting of thermosetting resins including epoxy resin, and wherein the heat spreader and the foot portions of the first and second leads have bottom faces, which are exposed on a bottom of the sealing body, and are disposed on substantially the same plane.
- FIG. 1A is a plan view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a first embodiment of the present invention;
- FIGS. 1B and 1C are sectional views taken along lines IB-IB and IC-IC in FIG. 1A, respectively;
- FIGS. 2A and 2B are a bottom view and a side view on a side where leads are formed, of the semiconductor package shown in FIG. 1A, respectively;
- FIG. 3 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 1A;
- FIG. 4 is a sectional view showing the relationship between the semiconductor chip, a heat spreader, and a first lead in the semiconductor package shown in FIG. 1A;
- FIG. 5 is a flowchart showing a method of manufacturing a semiconductor package according to the first embodiment;
- FIGS. 6A to6E are views showing the process of work-pieces in the manufacturing method according to the flowchart shown in FIG. 5;
- FIG. 7 is a bottom view showing the relationship between a chip and a lead frame used as the material of first and second leads, in a facedown bonding operation;
- FIG. 8 is a sectional view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a second embodiment of the present invention;
- FIG. 9 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 8;
- FIG. 10 is a flowchart showing a method of manufacturing a semiconductor package according to the second embodiment;
- FIG. 11A is a plan view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a third embodiment of the present invention;
- FIGS. 11B and 11C are sectional views taken along lines XIB-XIB and XIC-XIC in FIG. 11A, respectively;
- FIG. 12 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 11A;
- FIG. 13 is a flowchart showing a method of manufacturing a semiconductor package according to the third embodiment;
- FIG. 14 is a sectional view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a fourth embodiment of the present invention;
- FIG. 15 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 14;
- FIG. 16 is a flowchart showing a method of manufacturing a semiconductor package according to the fourth embodiment;
- FIG. 17A is a plan view diagram showing a conventional semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor; and
- FIGS. 17B and 17C are sectional view diagrams of the semiconductor package shown in FIG. 17A, in the longitudinal direction and a direction perpendicular thereto, respectively.
- Embodiments of the present invention will be described hereinafter with reference to the accompanying drawings.
- (First Embodiment)
- FIG. 1A is a plan view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a first embodiment of the present invention. FIGS. 1B and 1C are sectional views taken along lines IB-IB and IC-IC in FIG. 1A, respectively. FIGS. 2A and 2B are a bottom view and a side view on a side where leads are formed, of the semiconductor package shown in FIG. 1A, respectively.
- A
semiconductor package 10 according to this embodiment has apower semiconductor chip 2 containing a vertical type MOS transistor. As will be described later, a source electrode (including a source lead-out electrode) and a gate lead-outelectrode 8 are disposed on the top side of thechip 2. A drain electrode is disposed on the bottom side of thechip 2. Thesemiconductor chip 2 is mounted on aheat spreader 6 through a solder layer (a conductive bonding member) 3. - Bump contacts (conductive bonding members)7 a and 7 b made of a conductive material, such as Au, are disposed on the
source electrode 15 and the gate lead-outelectrode 8, respectively. First and second leads 11 and 12 each formed of a conductive strip are bonded to thebump contacts first lead 11 is electrically connected to the source electrode through thebump contact 7 a. Thesecond lead 12 is electrically connected to the gate lead-outelectrode 8 through thebump contact 7 b. Since theheat spreader 6 is electrically connected to the drain electrode on the bottom side ofsemiconductor chip 2 through thesolder layer 3, it functions as a third lead. - The
heat spreader 6 is formed of a plate member of Cu, Mo, W, or the like, or a laminated plate member of, e.g., CKC material (Cu/Kovar/Cu). The conductive strip of each of the first and second leads 11 and 12 is made of Cu, a Cu alloy, or the like. The thickness t1 of theheat spreader 6 is larger than the thickness t2 of the conductive strip of each of the first and second leads 11 and 12 (t1>t2). The thickness t1 of theheat spreader 6 is set to fall in a range of from 0.15 to 0.5 mm, and preferably of from 0.15 to 0.3 mm. The thickness t2 of the lead conductive strip is set to fall in a range of from 0.1 to 0.3 mm, and preferably of from 0.12 to 0.15 mm. The ratio (t1/t2) of the thickness t1 of theheat spreader 6 relative to the thickness t2 of the lead conductive strip is set to satisfy 1<t1/t2≦3. With this arrangement, thechip 2 can have a good heat-discharge property through theheat spreader 6. In this embodiment, for example, the thickness t1 of theheat spreader 6 is about 0.3 mm, while the thickness t2 of the lead conductive strip is about 0.15 mm. - Each of the first and second leads11 and 12 has a proximal portion L1, a leg portion L2, and a foot portion L3. The proximal portion L1 faces the top surface of the
chip 2 in parallel (horizontally). The leg portion L2 bends from the proximal portion L1 and vertically extends along the flank of thesemiconductor chip 2 and theheat spreader 6. The foot portion L3 bends from the leg portion L2 and horizontally extends away from theheat spreader 6. The first and second leads 11 and 12 are guided only to the same side of theheat spreader 6, so that their foot portions L3 are laterally juxtaposed on this side. - In this embodiment the bent angles between the proximal portion L1, the leg portion L2, and the foot portion L3 are set to be about 90°. This arrangement facilitates the
semiconductor package 10 being compact. Conventional semiconductor packages assign each lead a supporting function, the leg portion of the lead (corresponding the leg portion L2 shown in FIG. 1B) is disposed to form a large angle relative to the horizontal plane (the mount face of the package). On the other hand, in thesemiconductor package 1 according to this embodiment, the leg portion L2 of each lead is disposed to form an angle of 90°±10°, and preferably of 90°±5°, relative to the horizontal plane (the mount face of the package). - An insulating sealing
body 5 is arranged to embed and seal therein thesemiconductor chip 2, thesolder layer 3, theheat spreader 6, the first and second leads 11 and 12, thebump contacts body 5 consists essentially of a material selected from the group consisting of thermosetting resins, such as epoxy resin. The bottom face of theheat spreader 6, and the bottom faces of the foot portions L3 of the first and second leads 11 and 12 are exposed on the bottom of the sealingbody 5. The bottom faces of themembers 6, L3, and 5 are disposed on substantially the same horizontal plane (the mount face of the package). - The toe of the foot portion L3 of each of the first and second leads 11 and 12 may be exposed on the side surface of the sealing
body 5. With this arrangement, it is possible to visually confirm the bonding condition of the first and second leads 11 and 12 relative to a circuit board, when thesemiconductor package 10 is mounted. The projecting length d (see FIG. 4) of the toe of the foot portion L3 is set to fall in a range of from 0 to 0.3 mm, and preferably of from 0.1 to 0.2 mm. Instead of this arrangement, where a transparent sealing body of a resin or the like is used, it is possible to visually confirm the bonding condition of the first and second leads 11 and 12. - FIG. 3 is a sectional view showing the internal structure of the
semiconductor chip 2 in thesemiconductor package 10. FIG. 4 is a sectional view showing the relationship between thesemiconductor chip 2, theheat spreader 6, and thefirst lead 11. - The
chip 2 is formed, using an n-silicon semiconductor substrate Sub, for example. A p-base region 42 is formed in the surface of the substrate Sub. N-source regions 43 are formed in the surface of the p-base region 42. P-contact regions 42 a are also formed in the surface of the p-base region 42. The part of the substrate Sub on the bottom side, where no p-base region 42 is formed, is an n-drain region 41. - A plurality of
trenches 40 are formed to vertically extend downward from the surface of the substrate Sub. Thetrenches 40 penetrate the n-source region 43 and the p-base region 42, and reach a certain depth in thedrain region 41. Specifically, the bottoms of thetrenches 40 are formed in thedrain region 41. Agate insulating film 44, such as a silicon oxide film formed by, e.g., thermal oxidation is disposed on the inner side wall of eachtrench 40. Thegate insulating film 44 essentially extends up to the opening end of thetrench 40. Thegate insulating film 44, however, may be terminated by, e.g., etching at a position slightly lower than the main surface of the substrate Sub. Agate electrode 45 of, e.g., poly-crystalline silicon is buried in eachtrench 40 and covered with thegate insulating film 44. Aninter-level insulating film 46 is formed on the substrate Sub to close the openings of thetrenches 40, i.e., to cover the top portions of thegate electrode 45 and thegate insulating film 44. The inter-levelinsulating film 46 is made of a material having a high re-flow property, such as BPSG, so that its surface is planarized by re-flow. - The
gate electrode 45 is electrically connected to the gate lead-outelectrode 8, which is formed on the main surface of the substrate Sub and made of aluminum or the like. Thesource electrode 15 is formed on theinter-level insulating film 46 and made of aluminum or the like. Thesource electrode 15 is electrically connected to the n-source regions 43 and the p-contact regions 42 a through a contact hole formed in theinter-level insulating film 46. A barrier metal layer formed of, e.g., a TiW film may be disposed between thesource electrode 15 and each of the n-source regions 43 and the p-contact regions 42 a. Apassivation film 4 formed of, e.g., a silicon nitride film for covering and protecting thechip 2 is disposed on thesource electrode 15 and the gate lead-outelectrode 8. On the other hand, adrain electrode 16 is disposed on the bottom side of the substrate Sub, and electrically connected to thedrain region 41. - As described above, the first and second leads11 and 12 are electrically connected to the
source electrode 15 and the gate lead-outelectrode 8 by thebump contacts heat spreader 6 is electrically connected to thedrain electrode 16 by thesolder layer 3. As shown in FIG. 4, thebump contacts source electrode 15 and the gate lead-outelectrode 8 in openings of thepassivation film 4, and project upward from thepassivation film 4. Each of thebump contacts chip 2 beyond thebump contacts - FIG. 5 is a flowchart showing a method of manufacturing a semiconductor package according to the first embodiment. FIGS. 6A to6E are views showing the process of work-pieces in the manufacturing method according to the flowchart shown in FIG. 5.
- First, a semiconductor wafer W of, e.g., silicon is prepared. On the wafer W, semiconductor devices each having a structure as described above are formed, i.e., a number of portions each functioning as a vertical type MOS transistor are formed (step S1). Then, bump
contacts bump contacts - Then, a circular plate HS used as the material of a heat spreader is solder-bonded to the bottom of the wafer W, i.e., the drain electrode of the semiconductor devices (step S3: FIG. 6B). At this time, a solder layer may be disposed on the bottom of the wafer W in advance by vapor deposition, or may be disposed on the circular plate HS for a heat spreader in advance by plating. Instead of the bonding performed in a wafer state, a bonding operation may be performed in a chip state after a dicing operation.
- Then, the wafer W is subjected to a dicing operation along with the circular plate HS for a heat spreader. As a result, there are produced a number of separate intermediate structures MS, each of which has a
semiconductor chip 2 and aheat spreader 6 bonded to each other by a solder layer 3 (step S4: FIG. 6C). - Then, the intermediate structure MS is boned to a lead frame used as the material of first and second leads11 and 12 (step 5: FIG. 6D). At this time, the
chip 2 is made upside down, i.e., the main surface of the chip 2 (the side on which thebump contacts chip 2 and the lead frame used as the material of the first and second leads 11 and 12, in the facedown bonding operation. For example, an ultrasonic thermal crimping method is used as a bonding method at this time. In this case, thelead frame 1 is formed of a PPF (Pre-Plating Lead Frame) with plating, for example. The plating is made of a material of, e.g., Ni/Pd/Au. - Then, the resultant structure obtained in the step described above is provided with an insulating
sealing body 5, which is formed by, e.g., a molding operation (step S6: FIG. 6E). The material of the sealingbody 5 is selected from the group consisting of thermosetting resins, such as epoxy resin, for example. Thesemiconductor chip 2, thesolder layer 3, theheat spreader 6, and the first and second leads 11 and 12 are embedded and sealed in the sealingbody 5 thus formed. In this resin-sealed state, the bottom face of theheat spreader 6, and the bottom faces of the foot portions L3 of the first and second leads 11 and 12 are exposed on the bottom of the sealingbody 5. The bottom faces of themembers 6, L3, and 5 are disposed on substantially the same horizontal plane (the mount face of the package). - As described above, in the manufacturing method of a
semiconductor package 10 according to the first embodiment, thesemiconductor chip 2 is mounted on theheat spreader 6, and is then facedown bonded to thelead frame 1 by thebump contacts - In the
semiconductor package 10 according to the first embodiment, the terminal portion of the third lead (the drain lead) formed of theheat spreader 6, and the terminal portions of the first and second leads (the source and gate leads) 11 and 12 juxtaposed on one side of theheat spreader 6 are disposed on substantially the same horizontal plane (the mount face of the package) at the bottom of the sealingbody 5. With this arrangement, it is possible to remarkably reduce the package size, as compared to conventional semiconductor packages, in which a plurality of leads extend out from the opposite sides of a resin sealing body. Furthermore, a plurality of semiconductor chips with a larger current rating can be contained in the same package, thereby improving the area efficiency. - (Second Embodiment)
- FIG. 8 is a sectional view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a second embodiment of the present invention. FIG. 9 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 8.
- The
semiconductor package 50 according to this embodiment includes apower semiconductor chip 2 containing a vertical type MOS transistor, as in the first embodiment. Specifically, as shown in FIG. 9, a source electrode (including a source lead-out electrode) 15 and a gate lead-outelectrode 8 are disposed on the top side of thechip 2. Adrain electrode 16 is disposed on the bottom side of thechip 2. Thesemiconductor chip 2 is mounted on aheat spreader 6 through a solder layer (a conductive bonding member) 3. - Bump contacts (conductive bonding members)27 a and 27 b formed of a solder layer are disposed on the
source electrode 15 and the gate lead-outelectrode 8, respectively. A barrier metal laminatedstructure 20 formed of a Pd layer (or Au layer) 23/aNi layer 22/aTi layer 21 is disposed between thebump contact 27 a and thesource electrode 15, and between thebump contact 27 b and the gate lead-outelectrode 8. Where asource electrode 15 and a gate lead-outelectrode 8 each formed of an aluminum film are used, a solder layer is not directly connected to the electrodes in general (it can be directly connected as the case may be). Accordingly, the barrier metal laminatedstructure 20 is interposed between the electrode and the solder layer, so that they are connected in a good state. The barrier metal layers 21, 22, and 23 are formed by vapor deposition, for example. Thebump contacts - First and second leads11 and 12 each formed of a conductive strip are bonded to the
bump contacts first lead 11 is electrically connected to thesource electrode 15 through thebump contact 27 a. Thesecond lead 12 is electrically connected to the gate lead-outelectrode 8 through thebump contact 27 b. Since theheat spreader 6 is electrically connected to thedrain electrode 16 through thesolder layer 3, it functions as a third lead. - An insulating sealing
body 5 is arranged to embed and seal therein thesemiconductor chip 2, thesolder layer 3, theheat spreader 6, the first and second leads 11 and 12, thebump contacts heat spreader 6, and the bottom faces of the foot portions L3 of the first and second leads 11 and 12 are exposed on the bottom of the sealingbody 5. The bottom faces of themembers 6, L3, and 5 are disposed on substantially the same horizontal plane (the mount face of the package). - FIG. 10 is a flowchart showing a method of manufacturing a semiconductor package according to the second embodiment. In the manufacturing method, the process of work-pieces is the same as that shown in FIGS. 6A to6E.
- First, a semiconductor wafer W of, e.g., silicon is prepared. On the wafer W, semiconductor devices each having a structure as described above are formed, i.e., a number of portions each functioning as a vertical type MOS transistor are formed (step S11). Then, barrier metal layers 21, 22, and 23 are formed in this order on those portions of the wafer W, which correspond to the source electrode and the gate lead-out electrode of the respective semiconductor devices (step S12). The barrier metal layers 21, 22, and 23 may be formed by vapor deposition, for example.
- Then, bump
contacts bump contacts - Then, solder bonding of a circular plate HS for a heat spreader, a dicing operation, a facedown bonding operation, and a molding operation are performed in accordance with steps S3 to S6, as described above, so that a
semiconductor package 50 is formed, as shown in FIGS. 8 and 9. In the second embodiment, since thebump contacts - With the manufacturing method of a
semiconductor package 50 according to the second embodiment, it is also possible to reduce the wiring resistance and thermal resistance, which are obstacles in the properties of conventional semiconductor packages. Furthermore, with thesemiconductor package 50 according to the second embodiment, it is also possible to remarkably reduce the package size, as compared to conventional semiconductor packages. - (Third Embodiment)
- FIG. 11A is a plan view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a third embodiment of the present invention. FIGS. 11B and 11C are sectional views taken along lines XIB-XIB and XIC-XIC in FIG. 11A, respectively. FIG. 12 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 11A.
- The
semiconductor package 60 according to this embodiment includes apower semiconductor chip 2 containing a vertical type MOS transistor, as in the first and second embodiments. Specifically, as shown in FIG. 12, a source electrode (including a source lead-out electrode) 15 and a gate lead-outelectrode 8 are disposed on the top side of thechip 2. Adrain electrode 16 is disposed on the bottom side of thechip 2. Thesemiconductor chip 2 is mounted on aheat spreader 6 through a solder layer (a conductive bonding member) 3. - The
chip 2 is covered and protected with apassivation film 4 formed of, e.g., a silicon nitride film, in which large openings are formed at positions corresponding to thesource electrode 15 and the gate lead-outelectrode 8. Bonding members (conductive bonding members) 62 a and 62 b made of solder are disposed in the openings, such that they are connected to the respective electrodes and project upward. The bondingmember 62 a on thesource electrode 15 has a sectional area of 0.2 mm2 or more, which is far larger than those of ordinary bump contacts. - First and second leads11 and 12 each formed of a conductive strip are bonded to the
bonding members first lead 11 is electrically connected to thesource electrode 15 through the bondingmember 62 a. Thesecond lead 12 is electrically connected to the gate lead-outelectrode 8 through the bondingmember 62 b. Since theheat spreader 6 is electrically connected to thedrain electrode 16 through thesolder layer 3, it functions as a third lead. - An insulating sealing
body 5 is arranged to embed and seal therein thesemiconductor chip 2, thesolder layer 3, theheat spreader 6, the first and second leads 11 and 12, thebonding members heat spreader 6, and the bottom faces of the foot portions L3 of the first and second leads 11 and 12 are exposed on the bottom of the sealingbody 5. The bottom faces of themembers 6, L3, and 5 are disposed on substantially the same horizontal plane (the mount face of the package). - FIG. 13 is a flowchart showing a method of manufacturing a semiconductor package according to the third embodiment.
- First, a semiconductor wafer W of, e.g., silicon is prepared. On the wafer W, semiconductor devices each having a structure as described above are formed, i.e., a number of portions each functioning as a vertical type MOS transistor are formed (step S11). In this step, large openings are formed in a
passivation film 4 at positions of the semiconductor devices wherebonding members - Then, a circular plate used as the material of a heat spreader is solder-bonded to the bottom of the wafer W, i.e., the drain electrode of the semiconductor devices (step S22). At this time, a solder layer may be disposed on the bottom of the wafer W in advance by vapor deposition, or may be disposed on the circular plate for a heat spreader in advance by plating. Instead of the bonding performed in a wafer state, a bonding operation may be performed in a chip state after a dicing operation.
- Then, the wafer W is subjected to a dicing operation along with the circular plate for a heat spreader. As a result, there are produced a number of separate intermediate structures, each of which has a
semiconductor chip 2 and aheat spreader 6 bonded to each other by a solder layer 3 (step S23). - Then, the intermediate structure is boned to a lead frame used as the material of first and second leads11 and 12 (step S24). At this time, solder layers to be bonding
members chip 2 is made upside down, and is positioned relative to the lead frame. In this state, the solder layers are subjected to a re-flow operation, so that thebonding members chip 2 relative to the lead frame. - Then, the resultant structure obtained in the step described above is provided with an insulating
sealing body 5, which is formed by, e.g., a molding operation (step S25). Thesemiconductor chip 2, thesolder layer 3, theheat spreader 6, and the first and second leads 11 and 12 are embedded and sealed in the sealingbody 5 thus formed. - With the manufacturing method of a
semiconductor package 60 according to the third embodiment, it is also possible to reduce the wiring resistance and thermal resistance, which are obstacles in the properties of conventional semiconductor packages. In addition, since the solder of thebonding members semiconductor package 60 according to the third embodiment, it is also possible to remarkably reduce the package size, as compared to conventional semiconductor packages. - (Fourth Embodiment)
- FIG. 14 is a sectional view showing a semiconductor package with a power semiconductor chip disposed therein and containing a vertical type MOS transistor, according to a fourth embodiment of the present invention. FIG. 15 is a sectional view showing the internal structure of the semiconductor chip in the semiconductor package shown in FIG. 14.
- The
semiconductor package 70 according to this embodiment includes apower semiconductor chip 2 containing a vertical type MOS transistor, as in the first to third embodiments. Specifically, as shown in FIG. 15, a source electrode (including a source lead-out electrode) 15 and a gate lead-outelectrode 8 are disposed on the top side of thechip 2. Adrain electrode 16 is disposed on the bottom side of thechip 2. Thesemiconductor chip 2 is mounted on aheat spreader 6 through a solder layer (a conductive bonding member) 3. - The
chip 2 is covered and protected with apassivation film 4 formed of, e.g., a silicon nitride film, in which large openings are formed at positions corresponding to thesource electrode 15 and the gate lead-outelectrode 8. Bonding members (conductive bonding members) 72 a and 72 b made of solder are disposed in the openings, such that they are connected to the respective electrodes and project upward. The bondingmember 72 a on thesource electrode 15 has a sectional area of 0.2 mm2 or more, which is far larger than those of ordinary bump contacts. - A barrier metal laminated
structure 20 formed of a Pd layer (or Au layer) 23/aNi layer 22/aTi layer 21 is disposed between the bondingmember 72 a and thesource electrode 15, and between the bondingmember 72 b and the gate lead-outelectrode 8. Where asource electrode 15 and a gate lead-outelectrode 8 each formed of an aluminum film are used, a solder layer is not directly connected to the electrodes in general (it can be directly connected as the case may be). Accordingly, the barrier metal laminatedstructure 20 is interposed between the electrode and the solder layer, so that they are connected in a good state. The barrier metal layers 21, 22, and 23 are formed by vapor deposition, for example. Thebump contacts - First and second leads11 and 12 each formed of a conductive strip are bonded to the
bonding members first lead 11 is electrically connected to thesource electrode 15 through the bondingmember 72 a. Thesecond lead 12 is electrically connected to the gate lead-outelectrode 8 through the bondingmember 72 b. Since theheat spreader 6 is electrically connected to thedrain electrode 16 through thesolder layer 3, it functions as a third lead. - An insulating sealing
body 5 is arranged to embed and seal therein thesemiconductor chip 2, thesolder layer 3, theheat spreader 6, the first and second leads 11 and 12, thebonding members heat spreader 6, and the bottom faces of the foot portions L3 of the first and second leads 11 and 12 are exposed on the bottom of the sealingbody 5. The bottom faces of themembers 6, L3, and 5 are disposed on substantially the same horizontal plane (the mount face of the package). - FIG. 16 is a flowchart showing a method of manufacturing a semiconductor package according to the fourth embodiment.
- First, a semiconductor wafer W of, e.g., silicon is prepared. On the wafer W, semiconductor devices each having a structure as described above are formed, i.e., a number of portions each functioning as a vertical type MOS transistor are formed (step S31). In this step, large openings are formed in a
passivation film 4 at positions of the semiconductor devices wherebonding members - Then, solder bonding of a circular plate for a heat spreader, a dicing operation, a facedown bonding operation, and a molding operation are performed in accordance with steps S22 to S25, as described above, so that a
semiconductor package 70 is formed, as shown in FIGS. 14 and 15. - With the manufacturing method of a
semiconductor package 70 according to the fourth embodiment, it is also possible to reduce the wiring resistance and thermal resistance, which are obstacles in the properties of conventional semiconductor packages. In addition, since the solder of thebonding members semiconductor package 70 according to the fourth embodiment, it is also possible to remarkably reduce the package size, as compared to conventional semiconductor packages. - In the first to fourth embodiments, a semiconductor device contained in the power semiconductor chip is exemplified by a vertical type MOS transistor, but the semiconductor device may be formed of another device, such as an IGBT (Insulated Gate Bipolar Transistor).
- Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Claims (28)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2001-096280 | 2001-03-29 | ||
JP2001096280 | 2001-03-29 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020140067A1 true US20020140067A1 (en) | 2002-10-03 |
US6469398B1 US6469398B1 (en) | 2002-10-22 |
Family
ID=18950211
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/101,730 Expired - Lifetime US6469398B1 (en) | 2001-03-29 | 2002-03-21 | Semiconductor package and manufacturing method thereof |
Country Status (5)
Country | Link |
---|---|
US (1) | US6469398B1 (en) |
EP (1) | EP1246243A3 (en) |
KR (1) | KR100477568B1 (en) |
CN (1) | CN1213487C (en) |
TW (1) | TW533595B (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060055027A1 (en) * | 2003-09-04 | 2006-03-16 | Makoto Kitabatake | Semiconductor device |
US20140291696A1 (en) * | 2013-03-27 | 2014-10-02 | Toyota Motor Engineering & Manufacturing North America, Inc. | Power electronics modules with solder layers having reduced thermal stress |
US20210005538A1 (en) * | 2019-07-03 | 2021-01-07 | Nexperia B.V. | Lead frame assembly for a semiconductor device |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6930397B2 (en) * | 2001-03-28 | 2005-08-16 | International Rectifier Corporation | Surface mounted package with die bottom spaced from support board |
US8884361B2 (en) | 2002-07-19 | 2014-11-11 | Renesas Electronics Corporation | Semiconductor device |
US20040080028A1 (en) * | 2002-09-05 | 2004-04-29 | Kabushiki Kaisha Toshiba | Semiconductor device with semiconductor chip mounted in package |
US6841865B2 (en) * | 2002-11-22 | 2005-01-11 | International Rectifier Corporation | Semiconductor device having clips for connecting to external elements |
US7193326B2 (en) * | 2003-06-23 | 2007-03-20 | Denso Corporation | Mold type semiconductor device |
US20050167796A1 (en) * | 2004-01-29 | 2005-08-04 | Tay Kheng C. | Miniaturised surface mount optoelectronic component |
DE102004018475A1 (en) * | 2004-04-16 | 2005-11-10 | eupec Europäische Gesellschaft für Leistungshalbleiter mbH | A power semiconductor device |
WO2006077452A1 (en) * | 2005-01-20 | 2006-07-27 | Infineon Technologies Ag | Leadframe, semiconductor package and methods of producing the same |
JP4613077B2 (en) * | 2005-02-28 | 2011-01-12 | 株式会社オクテック | Semiconductor device, electrode member, and method for manufacturing electrode member |
US8987878B2 (en) * | 2010-10-29 | 2015-03-24 | Alpha And Omega Semiconductor Incorporated | Substrateless power device packages |
CN104979220B (en) * | 2014-04-02 | 2017-09-01 | 万国半导体股份有限公司 | Power semiconductor and preparation method |
WO2024197013A1 (en) * | 2023-03-21 | 2024-09-26 | Tesla, Inc. | Semiconductor package with top-side heat spreader and bottom-side flat |
Family Cites Families (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE68927295T2 (en) * | 1988-07-08 | 1997-05-07 | Oki Electric Ind Co Ltd | SYNTHETIC-SEALED SEMICONDUCTOR COMPONENT |
US5157480A (en) * | 1991-02-06 | 1992-10-20 | Motorola, Inc. | Semiconductor device having dual electrical contact sites |
US5172214A (en) * | 1991-02-06 | 1992-12-15 | Motorola, Inc. | Leadless semiconductor device and method for making the same |
JP2941523B2 (en) * | 1991-10-25 | 1999-08-25 | ローム株式会社 | Semiconductor device |
JPH06349983A (en) * | 1993-06-14 | 1994-12-22 | Hitachi Ltd | Manufacture of semiconductor device |
US5537142A (en) * | 1993-10-20 | 1996-07-16 | Videolan Technologies, Inc. | Local area network for simultaneous, bi-directional transmission of video bandwidth signals, including a switching matrix which defines user connections, upstream connections, and downstream connections and has an efficient configuration to minimize the |
US5521429A (en) * | 1993-11-25 | 1996-05-28 | Sanyo Electric Co., Ltd. | Surface-mount flat package semiconductor device |
US5977613A (en) * | 1996-03-07 | 1999-11-02 | Matsushita Electronics Corporation | Electronic component, method for making the same, and lead frame and mold assembly for use therein |
US5834336A (en) * | 1996-03-12 | 1998-11-10 | Texas Instruments Incorporated | Backside encapsulation of tape automated bonding device |
KR0185512B1 (en) * | 1996-08-19 | 1999-03-20 | 김광호 | Column lead type package and method of making the same |
JPH10135386A (en) * | 1996-10-29 | 1998-05-22 | Taiyo Yuden Co Ltd | Manufacturing methd of semiconductor bare chip |
JP2907186B2 (en) * | 1997-05-19 | 1999-06-21 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
EP0895287A3 (en) * | 1997-07-31 | 2006-04-05 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and lead frame for the same |
MY118338A (en) * | 1998-01-26 | 2004-10-30 | Motorola Semiconductor Sdn Bhd | A leadframe, a method of manufacturing a leadframe and a method of packaging an electronic component utilising the leadframe. |
US6309915B1 (en) * | 1998-02-05 | 2001-10-30 | Tessera, Inc. | Semiconductor chip package with expander ring and method of making same |
US6249041B1 (en) * | 1998-06-02 | 2001-06-19 | Siliconix Incorporated | IC chip package with directly connected leads |
KR100293815B1 (en) * | 1998-06-30 | 2001-07-12 | 박종섭 | Stacked Package |
JP3764587B2 (en) * | 1998-06-30 | 2006-04-12 | 富士通株式会社 | Manufacturing method of semiconductor device |
US6281568B1 (en) * | 1998-10-21 | 2001-08-28 | Amkor Technology, Inc. | Plastic integrated circuit device package and leadframe having partially undercut leads and die pad |
US6040626A (en) | 1998-09-25 | 2000-03-21 | International Rectifier Corp. | Semiconductor package |
KR20000057810A (en) * | 1999-01-28 | 2000-09-25 | 가나이 쓰토무 | Semiconductor device |
JP3871486B2 (en) | 1999-02-17 | 2007-01-24 | 株式会社ルネサステクノロジ | Semiconductor device |
JP2001057348A (en) * | 1999-08-18 | 2001-02-27 | Seiko Epson Corp | Semiconductor chip manufacturing method, semiconductor device, circuit board, and electronic equipment |
US6198171B1 (en) * | 1999-12-30 | 2001-03-06 | Siliconware Precision Industries Co., Ltd. | Thermally enhanced quad flat non-lead package of semiconductor |
-
2002
- 2002-03-21 US US10/101,730 patent/US6469398B1/en not_active Expired - Lifetime
- 2002-03-26 EP EP02006678A patent/EP1246243A3/en not_active Ceased
- 2002-03-27 KR KR10-2002-0016776A patent/KR100477568B1/en not_active IP Right Cessation
- 2002-03-28 TW TW091106191A patent/TW533595B/en not_active IP Right Cessation
- 2002-03-29 CN CNB021237158A patent/CN1213487C/en not_active Expired - Fee Related
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060055027A1 (en) * | 2003-09-04 | 2006-03-16 | Makoto Kitabatake | Semiconductor device |
US7786565B2 (en) * | 2003-09-04 | 2010-08-31 | Panasonic Corporation | Semiconductor apparatus including power semiconductor device constructed by using wide band gap semiconductor |
US20140291696A1 (en) * | 2013-03-27 | 2014-10-02 | Toyota Motor Engineering & Manufacturing North America, Inc. | Power electronics modules with solder layers having reduced thermal stress |
US8921989B2 (en) * | 2013-03-27 | 2014-12-30 | Toyota Motor Engineering & Manufacturing North, America, Inc. | Power electronics modules with solder layers having reduced thermal stress |
US20210005538A1 (en) * | 2019-07-03 | 2021-01-07 | Nexperia B.V. | Lead frame assembly for a semiconductor device |
US11973009B2 (en) * | 2019-07-03 | 2024-04-30 | Nexperia B.V. | Lead frame assembly for a semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
KR100477568B1 (en) | 2005-03-18 |
EP1246243A2 (en) | 2002-10-02 |
TW533595B (en) | 2003-05-21 |
US6469398B1 (en) | 2002-10-22 |
EP1246243A3 (en) | 2009-03-11 |
CN1384550A (en) | 2002-12-11 |
CN1213487C (en) | 2005-08-03 |
KR20020077157A (en) | 2002-10-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8294208B2 (en) | Semiconductor device having a gate contact on one surface electrically connected to a gate bus on an opposing surface | |
US8354740B2 (en) | Top-side cooled semiconductor package with stacked interconnection plates and method | |
US7443014B2 (en) | Electronic module and method of assembling the same | |
US7569920B2 (en) | Electronic component having at least one vertical semiconductor power transistor | |
US7663212B2 (en) | Electronic component having exposed surfaces | |
US7800208B2 (en) | Device with a plurality of semiconductor chips | |
US7208818B2 (en) | Power semiconductor package | |
US9824949B2 (en) | Packaging solutions for devices and systems comprising lateral GaN power transistors | |
JP5492367B2 (en) | Package for gallium nitride semiconductor devices | |
US8890296B2 (en) | Wafer level chip scale package | |
USRE41559E1 (en) | Semiconductor device package with improved cooling | |
US7390698B2 (en) | Packaged semiconductor device and method of manufacture using shaped die | |
US6469398B1 (en) | Semiconductor package and manufacturing method thereof | |
US8343811B2 (en) | Semiconductor device | |
US7671455B2 (en) | Semiconductor device package with integrated heat spreader | |
US7847316B2 (en) | Semiconductor device and its manufacture | |
EP3567627B1 (en) | Stress relieving structure for power semiconductor device | |
JP3845033B2 (en) | Semiconductor package and manufacturing method thereof | |
US11973016B2 (en) | Semiconductor device | |
US20100140627A1 (en) | Package for Semiconductor Devices | |
CN114203659A (en) | Multilayer Interconnect Ribbon |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HORI, TETSUJI;REEL/FRAME:012715/0894 Effective date: 20020314 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: NORTH PLATE SEMICONDUCTOR, LLC, MICHIGAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TOSHIBA CORPORATION;REEL/FRAME:041970/0622 Effective date: 20161130 |
|
AS | Assignment |
Owner name: DIODES INCORPORATED, TEXAS Free format text: LICENSE;ASSIGNOR:NORTH PLATE SEMICONDUCTOR, LLC;REEL/FRAME:046843/0081 Effective date: 20180723 |