US20020132414A1 - Method for forming memory cell by using a dummy polysilicon layer - Google Patents
Method for forming memory cell by using a dummy polysilicon layer Download PDFInfo
- Publication number
- US20020132414A1 US20020132414A1 US09/805,565 US80556501A US2002132414A1 US 20020132414 A1 US20020132414 A1 US 20020132414A1 US 80556501 A US80556501 A US 80556501A US 2002132414 A1 US2002132414 A1 US 2002132414A1
- Authority
- US
- United States
- Prior art keywords
- layer
- oxide
- forming
- stop
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 108
- 229910021420 polycrystalline silicon Inorganic materials 0.000 title claims abstract description 46
- 229920005591 polysilicon Polymers 0.000 title claims abstract description 46
- 230000015654 memory Effects 0.000 title claims abstract description 43
- 239000000758 substrate Substances 0.000 claims abstract description 33
- 229910021332 silicide Inorganic materials 0.000 claims abstract description 18
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims abstract description 18
- 230000008569 process Effects 0.000 claims abstract description 17
- 238000005498 polishing Methods 0.000 claims abstract description 14
- 125000006850 spacer group Chemical group 0.000 claims abstract description 14
- 239000000126 substance Substances 0.000 claims abstract description 10
- 230000007246 mechanism Effects 0.000 claims abstract description 7
- 150000004767 nitrides Chemical class 0.000 claims description 43
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 32
- 239000004065 semiconductor Substances 0.000 claims description 32
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 32
- 238000002955 isolation Methods 0.000 claims description 15
- 238000005530 etching Methods 0.000 claims description 14
- 238000000151 deposition Methods 0.000 claims description 12
- 238000005229 chemical vapour deposition Methods 0.000 claims description 10
- 229910044991 metal oxide Inorganic materials 0.000 claims description 9
- 150000004706 metal oxides Chemical class 0.000 claims description 9
- 238000005468 ion implantation Methods 0.000 claims description 7
- 239000011521 glass Substances 0.000 claims description 6
- 239000007943 implant Substances 0.000 claims description 6
- 239000004020 conductor Substances 0.000 claims description 5
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 4
- 229910052721 tungsten Inorganic materials 0.000 claims description 4
- 239000010937 tungsten Substances 0.000 claims description 4
- 229910052715 tantalum Inorganic materials 0.000 claims description 3
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 15
- 229910052814 silicon oxide Inorganic materials 0.000 description 15
- 229920002120 photoresistant polymer Polymers 0.000 description 11
- 230000015572 biosynthetic process Effects 0.000 description 10
- 230000003647 oxidation Effects 0.000 description 9
- 238000007254 oxidation reaction Methods 0.000 description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 229910052710 silicon Inorganic materials 0.000 description 8
- 239000010703 silicon Substances 0.000 description 8
- 238000007796 conventional method Methods 0.000 description 7
- 238000002513 implantation Methods 0.000 description 7
- 150000002500 ions Chemical class 0.000 description 5
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 229910052751 metal Inorganic materials 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 238000000206 photolithography Methods 0.000 description 4
- 229910052796 boron Inorganic materials 0.000 description 3
- 238000001020 plasma etching Methods 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- -1 boron ions Chemical class 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 239000002784 hot electron Substances 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 230000002776 aggregation Effects 0.000 description 1
- 238000004220 aggregation Methods 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- WNUPENMBHHEARK-UHFFFAOYSA-N silicon tungsten Chemical compound [Si].[W] WNUPENMBHHEARK-UHFFFAOYSA-N 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
- H10B41/42—Simultaneous manufacture of periphery and memory cells
- H10B41/49—Simultaneous manufacture of periphery and memory cells comprising different types of peripheral transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0128—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0144—Manufacturing their gate insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
Definitions
- the present invention generally relates to a method for forming memory array, and more particularly relates to a method for forming memory cells by using a dummy polysilicon layer.
- FIG. 1 A conventional nitride read only memory (NROM) cell is shown as FIG. 1.
- the cell comprises a substrate 10 which is implanted to form a source 12 and a drain 14 therein and a structure 16 of oxide/nitride/oxide (ONO) is placed thereon.
- the structure 16 of oxide/nitride/oxide has a nitride layer 17 between a first silicon oxide layer 18 and a second silicon oxide layer 20 .
- a gate conductor 22 is placed on the structure 16 of oxide/nitride/oxide.
- a channel 15 between the source 12 and the drain 14 is formed below the structure 16 of oxide/nitride/oxide.
- the nitride layer 17 provides a retaining electron mechanism for programming memory cells.
- the source 12 , the drain 14 and the gate conductor 22 are supplied with a voltage, electrons may flow forward to the drain 14 .
- some hot electrons may penetrate through the first silicon oxide layer 18 below the nitride layer 17 , and may be collected into the nitride layer 17 particularly when the first silicon oxide layer 18 is very thin.
- the nitride layer 17 may retain the accepted electrons 24 of an aggregation region near the drain 14 .
- the aggregated electrons 24 observably raises a threshold voltage of neighboring memory cell channel near the drain 14 , which is higher than a threshold voltage of the left channel 15 .
- the primal source electrically exchanges with the primal drain. It means that the source 12 is supplied with a high voltage while the drain 14 is with a low voltage.
- the higher voltage reads the memory cell in the existence of the aggregated electrons 24 , it may prohibit the cell from being at a conductivity state.
- the reading voltage of the gate conductor 22 may overcome a lower threshold voltage and the channel 15 may reverse to conduct.
- FIG. 2 is a side view of a row in a conventional memory array which uses the memory cell mentioned above.
- a plurality of bit lines 12 are sources or drains of the memory cell, which together with the oxide devices of the bit lines 50 are isolated each another by the structures of the oxide 18 , the nitride 17 and the oxide 20 .
- Polysilicon 60 for forming word lines is over the structures of the oxide 18 , the nitride 17 , the oxide 20 and the oxide devices of the bit lines 50 .
- the word lines above the structures of the oxide 18 , the nitride 17 and the oxide 20 are gate structures of the memory cell.
- the oxide device of bit lines 50 are formed by the method of local oxidation of silicon (LOCOS) so that the bit lines below are not formed by the method of self-aligned silicide for reducing resistance. Furthermore, the higher thermal budget may be improved during the ongoing process.
- LOCS local oxidation of silicon
- the main object of the invention is to provide a dummy layer for protecting gate oxide and structure of oxide/nitride/oxide from damage during forming bit lines.
- the dummy layer may be used for defining the bit lines of self-aligned silicide for reducing resistance.
- Another object of the invention is to make the bit lines have little thermal budget so that they may be helpful for scale micro-shrinkage and can be made the smaller space of cell and the channel length.
- the peripheral gate oxide and structure of oxide/nitride/oxide are formed earlier than the formation of bit lines such that the thermal budget of memory array is reduced.
- the second step is to form bit line oxide by the method of high density plasma deposition or spin-on-glass that can reduce the thermal budget of memory array, rather than conventional thermal oxidation.
- a method for forming a memory cell comprises providing a substrate first, and forming a dielectric layer on the substrate.
- the dielectric structure comprises a structure of oxide/nitride/oxide or an oxide layer.
- the structure of oxide/nitride/oxide may be formed nitride read-only memory, while the oxide layer may be formed mask read-only memory.
- a first polysilicon layer and a silicon nitride layer are sequentially formed on the dielectric layer.
- a bit line pattern is defined on the substrate to form a bit line.
- the formation of bit line comprises etching the partial dielectric layer.
- bit lines are for forming salicide by a method of self-aligned silicide.
- a word line oxide layer is formed by the method of high density plasma chemical vapor deposition, or spin-on glass process. Then the oxide layer is etched to stop on the silicon nitride layer by the chemical mechanic polishing or etching back method. Finally, the silicon nitride layer is removed and word lines are then formed by depositing a second polysilicon layer.
- FIG. 1 is a schematic representation of the structure of conventional nitride read only memory cell
- FIG. 2 is a schematic representation of the structure of the formation of a memory array on the wafer, in accordance wit prior techniques.
- FIGS. 3 A- 3 N are schematic representations of structures during the formation of a memory array on the wafer, in accordance with the present invention.
- the semiconductor devices of the present invention are applicable to a broad rang of semiconductor devices and can be fabricated from a variety of semiconductor materials.
- the following description discusses several presently preferred embodiments of the semiconductor devices of the present invention as implemented in silicon substrates, since the majority of currently available semiconductor devices are fabricated in silicon substrates and the most commonly encountered applications of the present invention will involve silicon substrates. Nevertheless, the present invention may also be advantageously employed in gallium arsenide, germanium, and other semiconductor materials. Accordingly, application of the present invention is not intended to be limited to those devices fabricated in silicon semiconductor materials, but will include those devices fabricated in one or more of the available semiconductor materials.
- the present invention provides a method for forming a memory cell on a semiconductor.
- the method provides a substrate first, and forms a dielectric layer on the substrate.
- the dielectric structure comprises a structure of oxide/nitride/oxide or an oxide layer.
- the structure of oxide/nitride/oxide may be formed nitride read-only memory, while the oxide layer may be formed mask read-only memory.
- a dummy layer and an etching stop layer are sequentially formed on the dielectric layer. Then a bit line pattern is defined on the substrate to form a bit line.
- a word line oxide layer is formed by the method of high density plasma chemical vapor deposition, or spin-on glass process. Then for polishing plump silicon oxide layer, the oxide layer is etched to stop on the dummy layer which is a stop layer by the chemical mechanic polishing or etching back method. Finally, the silicon nitride layer is removed and word lines are then formed by depositing a second polysilicon layer.
- memory cell and metal-oxide semiconductor devices are formed simultaneously, and high and low voltage metal-oxide semiconductor devices are formed subsequently.
- nitride read-only memories used in the preferred embodiment are also applied in mask read-only memories.
- a plurality of isolation devices 110 are formed on a substrate 100 .
- the isolation devices 110 are shallow trench isolation (STI) devices.
- field oxide devices formed by the conventional method of local oxidation of silicon maybe also used.
- a silicon nitride layer and a photoresist layer are subsequently formed on the substrate 100 , and then a pattern of shallow trench isolation is pattern-transferred into the photoresist by the conventional method of photolithography.
- the photoresist as a mask, the silicon nitride layer is etched to transfer the pattern of the shallow trench isolation thereto.
- the substrate 100 is etched to form a plurality of trenches by using conventional etching methods.
- a silicon oxide layer is filled into the trenches and oxidized by thermal oxidation followed by removing the photoresist and silicon nitride layers.
- the outside of the isolation device 110 - 2 is the memory array of a wafer, and metal-oxide-semiconductor devices are, on and between, the outside of the isolation device 110 - 1 and isolation devices 110 .
- a plurality of wells 104 and 106 are formed in the region of the metal-oxide-semiconductor devices, while a region of cell implantation 102 is formed in the region of the memory array.
- the well 104 and the well 106 are ion-implanted by using boron or phosphoric ions as ion source (boron ions are for NMOS, while phosphoric ions are for PMOS).
- the implants in the cell region of cell implantation 102 are boron.
- the implants dose in the wells 104 and 106 is about between 10E12 to 10E13 atoms/cm2, while one in the region of cell implantation 102 is about 10E12 to 10E13 atoms/cm2.
- a structure of oxide/nitride/oxide 132 is formed on the memory array, for which a silicon nitride layer 130 is between a first oxide layer 120 and a second oxide layer 122 .
- the structure 132 of oxide/nitride/oxide is deposited to form nitride programmable read-only memory.
- a bottom-side silicon oxide layer 120 , a silicon nitride 130 , and a top-side silicon oxide layer 122 are subsequently formed on the memory array region of the substrate 100 and thereafter a photoresist layer is formed on the memory cell region, then the ONO layer of periphery region is removed by RIE method.
- the structure 132 of oxide/nitride/oxide may be also first formed followed by the removal of the structure 132 on the metal-oxide-semiconductor devices.
- the silicon oxide layer 120 is formed by using thermal oxidation that wafer is placed into furnace at temperature about 750 to 1000° C., and the thickness of the silicon oxide layer 120 is about 20 to 150 Angstroms.
- the silicon nitride layer 130 is formed by using conventional chemical vapor deposition and has a thickness about 20 to 150 Angstroms.
- the formation of the silicon oxide layer 122 is an oxidation of the silicon nitride by using the chemical vapor deposition or thermal oxidation, or both methods above.
- the thickness of the silicon oxide layer 122 is about 50 to 100 Angstroms. It is noticeable that the thickness of the silicon nitride should be thicker when the method of thermal oxidation is used. Generally, the bottom-side silicon nitride layer 130 should have half thickness more than typical one does.
- the threshold implantation regions 105 and 107 and the gate oxide layers 124 and 126 are formed in the region of metal-oxide-semiconductor devices.
- one of the metal-oxide-semiconductor devices is a high voltage device and the other one is a low voltage device.
- the metal-oxide-semiconductor between the isolation devices 110 is the high voltage device, while one outside the isolation device 110 - 1 is the low voltage device.
- the threshold implantation regions 105 and 107 are formed by using conventional ion implantation, while gate oxide layers 124 and 126 are formed by using conventional thermal oxidation.
- the thickness of gate oxide layer 124 is about 120 to 200 Angstroms and one of gate oxide layer 126 is about 30 to 90 Angstroms.
- FIG. 3E A polysilicon layer 160 and a silicon nitride layer 134 are subsequently deposited over the wafer.
- the polysilicon layer 160 is used as a dummy layer for protecting the structure 132 of oxide/nitride/oxide below, and further defining the pattern of the bit lines.
- the polysilicon layer is selected for a dummy layer.
- tungsten, tantalum or silicide such as silicon tungsten may be also selected for the dummy layer.
- the different etching method in following process may correspond to the selected different material.
- the silicon nitride layer 134 is used not only for protecting the polysilicon layer 160 , but also further for a stop layer for following step of the chemical mechanic polishing or etch back.
- the polysilicon layer 160 is formed by the method of low pressure chemical vapor deposition (LPCVD), and its thickness is about 400 to 800 Angstroms.
- the silicon nitride layer 134 is formed by conventional plasma enhanced chemical vapor deposition (PECVD) or low pressure chemical vapor deposition, and its thickness is about 100 to 300 Angstroms.
- the silicon nitride layer 134 , the polysilicon layer 160 , the silicon oxide layer 122 and the silicon nitride layer 130 are subsequently partially etched and thereafter a plurality of bit lines 103 are formed in the cell implantation region 102 .
- a photoresist layer (not shown) is first deposited and thereafter has openings thereon formed by using the conventional method of photolithography.
- the photoresist layer By using the photoresist layer as a mask the silicon nitride layer 134 , the polysilicon layer 160 , the silicon oxide layer 122 , and the silicon nitride layer 130 are subsequently anisotropically etched by the method such as reactive ion etching (RIE) method.
- RIE reactive ion etching
- bit lines 103 is performed by implanting ions into the cell implantation region 102 .
- the dopants of the bit lines 103 are generally arsenic ions with a dose about 2 ⁇ 10E15 to 4 ⁇ 10E15 atoms/cm2.
- the polysilicon layer 160 provides a mask for ion implantation.
- the oxide layer 120 is a sacrificial oxide layer for ion implantation and thereafter is removed in the self-aligned silicide process.
- a plurality of spacers 128 are formed at side walls of the polysilicon layer 160 and the silicon nitride layer 134 .
- the formation of the spacers 128 is by using the conventional method, such as low pressure chemical vapor deposition.
- a silicon oxide layer is deposited over the wafer, and thereafter is totally etched by the method of anisotropy etching to form the spacers 128 .
- the spacers 128 is mainly used to encapsulate the polysilicon layer 160 so as to go through the following the self-aligned silicide process.
- a plurality of salicide 101 are formed on the bit lines 103 by the method of self-aligned silicide.
- the metal used in the self-aligned silicide may be cobalt, titanium, tungsten or copper.
- the main purpose of the method may reduce the resistance of the bit lines 103 .
- a metal layer is first deposited over the surface of the wafer and thereafter a salicide layer is formed by reaction of deposited metal layer and silicon at high temperature.
- the metal layer on the spacers 128 or nitride layer 134 may be removed by the wet etching method.
- Next step is also a key of the present invention shown as FIG. 3I.
- An oxide layer 127 is formed by the high density chemical vapor deposition or spin-on-glass.
- the oxide layer 127 is for providing bit line oxide and the thickness thereof is at least higher than the openings on the bit lines 103 .
- the formation of oxide layer 127 by high density chemical vapor deposition or spin coating is to reduce the thermal budget resulting from forming oxide.
- the plump oxide 127 is removed by the conventional method of chemical mechanical polishing or etch back.
- the silicon nitride layer 134 is used for the etching or polishing stop layer.
- the silicon nitride layer 134 is removed by sinking the wafer into a tank containing hot phosphoric acid because of good selectivity provided by wet etching.
- the silicon nitride layer 134 also can be removed by reactive ions etching method.
- a polysilicon layer 162 is deposited over the wafer.
- the polysilicon layer 162 is for forming word lines in the memory cell, and on the other hand, which is for forming gates in the metal-oxide-semiconductor devices.
- the polysilicon layer 162 can be made by any conventional method, such as low pressure chemical vapor deposition, and the thickness of the polysilicon layer 162 is about 1500 to 2000 Angstroms.
- the word lines and a polysilicon gate 160 are simultaneously formed by the conventional photolithography and etching methods.
- a photoresist layer (not shown) is first deposited on the wafer, and thereafter the pattern for forming the gates of the metal-oxide-semiconductor devices and the word lines of the memory cell is transferred into thereon by the method of photolithography.
- the photoresist layer As a mask, the polysilicon layer 162 is etched and then the photoresist layer is removed.
- FIG. 3M there isn't any change shown in the process of pattern transference, it is because that the pattern of the word lines is parallel to the cross section of FIG. 3M and perpendicular to the bit lines.
- cross section of the figure is the cross section parallel to one of the bit lines for the memory cell, the change in the process of pattern transference may be shown up. Now the whole structure of the memory cell is made out and thereafter the process of metal-oxide-semiconductor devices on a conventional chip goes through.
- a plurality of spacers 129 , source/drain regions 114 , salicide 115 and salicide 163 are subsequently formed in the region of the metal-oxide-semiconductor devices.
- the spacers 129 are formed at side walls of the gates by the similar method.
- the source/drain regions 114 are formed by conventional method of ion implantation into the substrate 100 .
- the salicide 115 and the salicide 163 are formed by the self-aligned silicide process.
- a dummy layer is used to protect the gate oxide and the structure of oxide/nitride/oxide from damages during the process of forming bit lines.
- the dummy layer may be used to define the bit lines of self-aligned silicide for reducing the resistance.
- the bit lines in the present invention suffers from little thermal budget so that they may be helpful for scale micro-shrinkage and can be made the smaller space of cell and the channel length.
- the peripheral gate oxide and structure of oxide/nitride/oxide are formed earlier than the formation of bit lines such that the thermal budget of memory array is reduced.
- the second step is to form bit line oxide by the method of high density plasma that can reduce the thermal budget of memory array.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention generally relates to a method for forming memory array, and more particularly relates to a method for forming memory cells by using a dummy polysilicon layer.
- 2. Description of the Prior Art
- A conventional nitride read only memory (NROM) cell is shown as FIG. 1. The cell comprises a
substrate 10 which is implanted to form asource 12 and adrain 14 therein and astructure 16 of oxide/nitride/oxide (ONO) is placed thereon. Thestructure 16 of oxide/nitride/oxide has anitride layer 17 between a firstsilicon oxide layer 18 and a secondsilicon oxide layer 20. Furthermore, agate conductor 22 is placed on thestructure 16 of oxide/nitride/oxide. Achannel 15 between thesource 12 and thedrain 14 is formed below thestructure 16 of oxide/nitride/oxide. - The
nitride layer 17 provides a retaining electron mechanism for programming memory cells. In particular, when thesource 12, thedrain 14 and thegate conductor 22 are supplied with a voltage, electrons may flow forward to thedrain 14. According to the hot electron injection effect, some hot electrons may penetrate through the firstsilicon oxide layer 18 below thenitride layer 17, and may be collected into thenitride layer 17 particularly when the firstsilicon oxide layer 18 is very thin. In view of known technologies, thenitride layer 17 may retain the acceptedelectrons 24 of an aggregation region near thedrain 14. Theaggregated electrons 24 observably raises a threshold voltage of neighboring memory cell channel near thedrain 14, which is higher than a threshold voltage of theleft channel 15. - During reading period, the primal source electrically exchanges with the primal drain. It means that the
source 12 is supplied with a high voltage while thedrain 14 is with a low voltage. When the higher voltage reads the memory cell in the existence of theaggregated electrons 24, it may prohibit the cell from being at a conductivity state. On the other hand, in absence of theaggregated electrons 24, the reading voltage of thegate conductor 22 may overcome a lower threshold voltage and thechannel 15 may reverse to conduct. - FIG. 2 is a side view of a row in a conventional memory array which uses the memory cell mentioned above. A plurality of
bit lines 12 are sources or drains of the memory cell, which together with the oxide devices of thebit lines 50 are isolated each another by the structures of theoxide 18, thenitride 17 and theoxide 20.Polysilicon 60 for forming word lines is over the structures of theoxide 18, thenitride 17, theoxide 20 and the oxide devices of thebit lines 50. The word lines above the structures of theoxide 18, thenitride 17 and theoxide 20 are gate structures of the memory cell. In the memory array, the oxide device ofbit lines 50 are formed by the method of local oxidation of silicon (LOCOS) so that the bit lines below are not formed by the method of self-aligned silicide for reducing resistance. Furthermore, the higher thermal budget may be improved during the ongoing process. - The main object of the invention is to provide a dummy layer for protecting gate oxide and structure of oxide/nitride/oxide from damage during forming bit lines. In the present invention, the dummy layer may be used for defining the bit lines of self-aligned silicide for reducing resistance.
- Another object of the invention is to make the bit lines have little thermal budget so that they may be helpful for scale micro-shrinkage and can be made the smaller space of cell and the channel length. There are two steps for reducing the thermal budget. The peripheral gate oxide and structure of oxide/nitride/oxide are formed earlier than the formation of bit lines such that the thermal budget of memory array is reduced. The second step is to form bit line oxide by the method of high density plasma deposition or spin-on-glass that can reduce the thermal budget of memory array, rather than conventional thermal oxidation.
- In order to achieve previous objects of the invention, a method for forming a memory cell comprises providing a substrate first, and forming a dielectric layer on the substrate. In the present invention, the dielectric structure comprises a structure of oxide/nitride/oxide or an oxide layer. The structure of oxide/nitride/oxide may be formed nitride read-only memory, while the oxide layer may be formed mask read-only memory. Next as a key step of the present invention, a first polysilicon layer and a silicon nitride layer are sequentially formed on the dielectric layer. Then a bit line pattern is defined on the substrate to form a bit line. The formation of bit line comprises etching the partial dielectric layer. Next, a plurality of spacers are formed on the sidewalls of the first polysilicon layer and the silicon nitride layer, and bit lines are for forming salicide by a method of self-aligned silicide. The following is another key step of the present invention. A word line oxide layer is formed by the method of high density plasma chemical vapor deposition, or spin-on glass process. Then the oxide layer is etched to stop on the silicon nitride layer by the chemical mechanic polishing or etching back method. Finally, the silicon nitride layer is removed and word lines are then formed by depositing a second polysilicon layer.
- The foregoing aspects and many of the accompanying advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
- FIG. 1 is a schematic representation of the structure of conventional nitride read only memory cell;
- FIG. 2 is a schematic representation of the structure of the formation of a memory array on the wafer, in accordance wit prior techniques; and
- FIGS.3A-3N are schematic representations of structures during the formation of a memory array on the wafer, in accordance with the present invention.
- The semiconductor devices of the present invention are applicable to a broad rang of semiconductor devices and can be fabricated from a variety of semiconductor materials. The following description discusses several presently preferred embodiments of the semiconductor devices of the present invention as implemented in silicon substrates, since the majority of currently available semiconductor devices are fabricated in silicon substrates and the most commonly encountered applications of the present invention will involve silicon substrates. Nevertheless, the present invention may also be advantageously employed in gallium arsenide, germanium, and other semiconductor materials. Accordingly, application of the present invention is not intended to be limited to those devices fabricated in silicon semiconductor materials, but will include those devices fabricated in one or more of the available semiconductor materials.
- Further, while the present invention is illustrated by a number of preferred embodiments directed to silicon semiconductor devices, it is not intended that illustrations be a limitation on the scope or applicability of the present invention. Further, while the illustrative examples use insulated gate control structures, it should be recognized that the insulated gate portions may be replaced with light activated or current activated structure(s). Thus, it is not intended that the structures illustrated. These devices are included to demonstrate the utility and application of the present invention to presently preferred embodiments.
- Moreover, various parts of the semiconductor elements have not been drawn to scale. Certain dimensions have exaggerated in relation to other dimensions in order to provide a clearer illustration and understanding of the present invention. For the purposes of illustration the preferred embodiment of the semiconductor devices of the present invention have been shown to include specific P and N type regions, but it should be clearly understood that the teachings herein are equally applicable to semiconductor devices in which the conductivities of the various regions have been reversed, for example, to provide the dual of the illustrated device. Enhancement and depletion mode structures may be similarly interchanged.
- Moreover, although the embodiments illustrated herein are show in two-dimensional views with various regions having width and depth, it should be clearly understood that these regions are illustrations of only a portion of a single cell of a device, which may include a plurality of such cells arranged in a three-dimensional structure. Accordingly, these regions will have three dimensions, including length, width and depth, when fabricated in an actual device.
- The present invention provides a method for forming a memory cell on a semiconductor. The method provides a substrate first, and forms a dielectric layer on the substrate. In the present invention, the dielectric structure comprises a structure of oxide/nitride/oxide or an oxide layer. The structure of oxide/nitride/oxide may be formed nitride read-only memory, while the oxide layer may be formed mask read-only memory. Next as a key step of the present invention, a dummy layer and an etching stop layer are sequentially formed on the dielectric layer. Then a bit line pattern is defined on the substrate to form a bit line. Next, a plurality of spacers are formed on the sidewalls of the dummy layer and the etching stop layer, and a bit line is to form salicide by a method of self-aligned silicide for reducing resistance. The following is another key step of the present invention. A word line oxide layer is formed by the method of high density plasma chemical vapor deposition, or spin-on glass process. Then for polishing plump silicon oxide layer, the oxide layer is etched to stop on the dummy layer which is a stop layer by the chemical mechanic polishing or etching back method. Finally, the silicon nitride layer is removed and word lines are then formed by depositing a second polysilicon layer.
- Following the preferred embodiment of the present invention is introduced with reference to the drawings of FIG. 3A to FIG. 3N. In the preferred embodiment, memory cell and metal-oxide semiconductor devices are formed simultaneously, and high and low voltage metal-oxide semiconductor devices are formed subsequently. (Typically, most of read-only programmable memories need both high and low voltage devices.) Furthermore, nitride read-only memories used in the preferred embodiment are also applied in mask read-only memories.
- Referring to FIG. 3A, a plurality of isolation devices110 are formed on a
substrate 100. The isolation devices 110 are shallow trench isolation (STI) devices. However, field oxide devices formed by the conventional method of local oxidation of silicon maybe also used. For forming shallow trench isolation devices, a silicon nitride layer and a photoresist layer (not shown) are subsequently formed on thesubstrate 100, and then a pattern of shallow trench isolation is pattern-transferred into the photoresist by the conventional method of photolithography. Next, using the photoresist as a mask, the silicon nitride layer is etched to transfer the pattern of the shallow trench isolation thereto. Following, thesubstrate 100 is etched to form a plurality of trenches by using conventional etching methods. Next, a silicon oxide layer is filled into the trenches and oxidized by thermal oxidation followed by removing the photoresist and silicon nitride layers. In the embodiment, the outside of the isolation device 110-2 is the memory array of a wafer, and metal-oxide-semiconductor devices are, on and between, the outside of the isolation device 110-1 and isolation devices 110. - As shown in FIG. 3B, a plurality of
wells cell implantation 102 is formed in the region of the memory array. In the embodiment, the well 104 and the well 106 are ion-implanted by using boron or phosphoric ions as ion source (boron ions are for NMOS, while phosphoric ions are for PMOS). The implants in the cell region ofcell implantation 102 are boron. The implants dose in thewells cell implantation 102 is about 10E12 to 10E13 atoms/cm2. - Referring to FIG. 3C, a structure of oxide/nitride/
oxide 132 is formed on the memory array, for which asilicon nitride layer 130 is between afirst oxide layer 120 and asecond oxide layer 122. In the embodiment, thestructure 132 of oxide/nitride/oxide is deposited to form nitride programmable read-only memory. For the formation of thestructure 132 of oxide/nitride/oxide (ONO), a bottom-sidesilicon oxide layer 120, asilicon nitride 130, and a top-sidesilicon oxide layer 122 are subsequently formed on the memory array region of thesubstrate 100 and thereafter a photoresist layer is formed on the memory cell region, then the ONO layer of periphery region is removed by RIE method. Thestructure 132 of oxide/nitride/oxide may be also first formed followed by the removal of thestructure 132 on the metal-oxide-semiconductor devices. Thesilicon oxide layer 120 is formed by using thermal oxidation that wafer is placed into furnace at temperature about 750 to 1000° C., and the thickness of thesilicon oxide layer 120 is about 20 to 150 Angstroms. Thesilicon nitride layer 130 is formed by using conventional chemical vapor deposition and has a thickness about 20 to 150 Angstroms. The formation of thesilicon oxide layer 122 is an oxidation of the silicon nitride by using the chemical vapor deposition or thermal oxidation, or both methods above. The thickness of thesilicon oxide layer 122 is about 50 to 100 Angstroms. It is noticeable that the thickness of the silicon nitride should be thicker when the method of thermal oxidation is used. Generally, the bottom-sidesilicon nitride layer 130 should have half thickness more than typical one does. - Next, as shown in FIG. 3D, the
threshold implantation regions threshold implantation regions gate oxide layer 124 is about 120 to 200 Angstroms and one ofgate oxide layer 126 is about 30 to 90 Angstroms. - Next, as a key step of the present invention is shown as FIG. 3E. A
polysilicon layer 160 and asilicon nitride layer 134 are subsequently deposited over the wafer. Thepolysilicon layer 160 is used as a dummy layer for protecting thestructure 132 of oxide/nitride/oxide below, and further defining the pattern of the bit lines. In the embodiment, considering the process and cost, the polysilicon layer is selected for a dummy layer. However, tungsten, tantalum or silicide such as silicon tungsten may be also selected for the dummy layer. Of course the different etching method in following process may correspond to the selected different material. Thesilicon nitride layer 134 is used not only for protecting thepolysilicon layer 160, but also further for a stop layer for following step of the chemical mechanic polishing or etch back. In the embodiment, thepolysilicon layer 160 is formed by the method of low pressure chemical vapor deposition (LPCVD), and its thickness is about 400 to 800 Angstroms. Thesilicon nitride layer 134 is formed by conventional plasma enhanced chemical vapor deposition (PECVD) or low pressure chemical vapor deposition, and its thickness is about 100 to 300 Angstroms. - Shown as FIG. 3F, the
silicon nitride layer 134, thepolysilicon layer 160, thesilicon oxide layer 122 and thesilicon nitride layer 130 are subsequently partially etched and thereafter a plurality ofbit lines 103 are formed in thecell implantation region 102. A photoresist layer (not shown) is first deposited and thereafter has openings thereon formed by using the conventional method of photolithography. By using the photoresist layer as a mask thesilicon nitride layer 134, thepolysilicon layer 160, thesilicon oxide layer 122, and thesilicon nitride layer 130 are subsequently anisotropically etched by the method such as reactive ion etching (RIE) method. Then the photoresist layer is removed. The formation ofbit lines 103 is performed by implanting ions into thecell implantation region 102. The dopants of thebit lines 103 are generally arsenic ions with a dose about 2×10E15 to 4×10E15 atoms/cm2. In particular, thepolysilicon layer 160 provides a mask for ion implantation. Theoxide layer 120 is a sacrificial oxide layer for ion implantation and thereafter is removed in the self-aligned silicide process. - As shown in FIG. 3G, a plurality of
spacers 128 are formed at side walls of thepolysilicon layer 160 and thesilicon nitride layer 134. The formation of thespacers 128 is by using the conventional method, such as low pressure chemical vapor deposition. First, a silicon oxide layer is deposited over the wafer, and thereafter is totally etched by the method of anisotropy etching to form thespacers 128. In here, thespacers 128 is mainly used to encapsulate thepolysilicon layer 160 so as to go through the following the self-aligned silicide process. - Next, as a key step of the present invention is depicted in FIG. 3H. A plurality of
salicide 101 are formed on thebit lines 103 by the method of self-aligned silicide. In the embodiment, the metal used in the self-aligned silicide may be cobalt, titanium, tungsten or copper. The main purpose of the method may reduce the resistance of the bit lines 103. For typically self-aligned silicide process, a metal layer is first deposited over the surface of the wafer and thereafter a salicide layer is formed by reaction of deposited metal layer and silicon at high temperature. The metal layer on thespacers 128 ornitride layer 134 may be removed by the wet etching method. - Next step is also a key of the present invention shown as FIG. 3I. An
oxide layer 127 is formed by the high density chemical vapor deposition or spin-on-glass. Theoxide layer 127 is for providing bit line oxide and the thickness thereof is at least higher than the openings on the bit lines 103. The formation ofoxide layer 127 by high density chemical vapor deposition or spin coating is to reduce the thermal budget resulting from forming oxide. Next, as shown in FIG. 3J, theplump oxide 127 is removed by the conventional method of chemical mechanical polishing or etch back. In the embodiment, thesilicon nitride layer 134 is used for the etching or polishing stop layer. - Depicted in FIG. 3K, the
silicon nitride layer 134 is removed by sinking the wafer into a tank containing hot phosphoric acid because of good selectivity provided by wet etching. Thesilicon nitride layer 134 also can be removed by reactive ions etching method. - Next referring to FIG.3L, a
polysilicon layer 162 is deposited over the wafer. Thepolysilicon layer 162 is for forming word lines in the memory cell, and on the other hand, which is for forming gates in the metal-oxide-semiconductor devices. In the embodiment, thepolysilicon layer 162 can be made by any conventional method, such as low pressure chemical vapor deposition, and the thickness of thepolysilicon layer 162 is about 1500 to 2000 Angstroms. - Shown as FIG. 3M, the word lines and a
polysilicon gate 160 are simultaneously formed by the conventional photolithography and etching methods. A photoresist layer (not shown) is first deposited on the wafer, and thereafter the pattern for forming the gates of the metal-oxide-semiconductor devices and the word lines of the memory cell is transferred into thereon by the method of photolithography. By using the photoresist layer as a mask, thepolysilicon layer 162 is etched and then the photoresist layer is removed. In FIG. 3M, there isn't any change shown in the process of pattern transference, it is because that the pattern of the word lines is parallel to the cross section of FIG. 3M and perpendicular to the bit lines. If the cross section of the figure is the cross section parallel to one of the bit lines for the memory cell, the change in the process of pattern transference may be shown up. Now the whole structure of the memory cell is made out and thereafter the process of metal-oxide-semiconductor devices on a conventional chip goes through. - Referring to FIG. 3N, a plurality of
spacers 129, source/drain regions 114,salicide 115 andsalicide 163 are subsequently formed in the region of the metal-oxide-semiconductor devices. First, thespacers 129 are formed at side walls of the gates by the similar method. Next, the source/drain regions 114 are formed by conventional method of ion implantation into thesubstrate 100. Finally, thesalicide 115 and thesalicide 163 are formed by the self-aligned silicide process. - To sum up the foregoing in the present invention, a dummy layer is used to protect the gate oxide and the structure of oxide/nitride/oxide from damages during the process of forming bit lines. Moreover, the dummy layer may be used to define the bit lines of self-aligned silicide for reducing the resistance. Furthermore, the bit lines in the present invention suffers from little thermal budget so that they may be helpful for scale micro-shrinkage and can be made the smaller space of cell and the channel length. There are two steps for reducing the thermal budget. The peripheral gate oxide and structure of oxide/nitride/oxide are formed earlier than the formation of bit lines such that the thermal budget of memory array is reduced. The second step is to form bit line oxide by the method of high density plasma that can reduce the thermal budget of memory array.
- Of course, it is to be understood that the invention need not be limited to these disclosed embodiments. Various modification and similar changes are still possible within the spirit of this invention. In this way, the scope of this invention should be defined by the appended claims.
Claims (31)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/805,565 US6461906B1 (en) | 2001-03-14 | 2001-03-14 | Method for forming memory cell by using a dummy polysilicon layer |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/805,565 US6461906B1 (en) | 2001-03-14 | 2001-03-14 | Method for forming memory cell by using a dummy polysilicon layer |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020132414A1 true US20020132414A1 (en) | 2002-09-19 |
US6461906B1 US6461906B1 (en) | 2002-10-08 |
Family
ID=25191924
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/805,565 Expired - Lifetime US6461906B1 (en) | 2001-03-14 | 2001-03-14 | Method for forming memory cell by using a dummy polysilicon layer |
Country Status (1)
Country | Link |
---|---|
US (1) | US6461906B1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080012063A1 (en) * | 2006-07-12 | 2008-01-17 | Ji Ho Hong | Flash Memory and Method for Manufacturing the Same |
US20080105945A1 (en) * | 2004-11-12 | 2008-05-08 | Freescale Semiconductor, Inc. | Method of forming a nanocluster charge storage device |
US11562957B2 (en) * | 2020-04-30 | 2023-01-24 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing the same |
US11710695B2 (en) * | 2019-06-25 | 2023-07-25 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing the same |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100426488B1 (en) * | 2001-12-29 | 2004-04-14 | 주식회사 하이닉스반도체 | Flash memory cell and Method of manufacturing the same and programming/erasing/reading |
US6787860B1 (en) * | 2003-05-01 | 2004-09-07 | Macronix International Co., Ltd. | Apparatus and method for inhibiting dummy cell over erase |
JP2005150375A (en) | 2003-11-14 | 2005-06-09 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
US6872667B1 (en) * | 2003-11-25 | 2005-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating semiconductor device with separate periphery and cell region etching steps |
US6972230B1 (en) | 2004-06-10 | 2005-12-06 | Macronix International Co., Ltd. | Method for fabricating a floating gate memory device |
US7432179B2 (en) * | 2004-12-15 | 2008-10-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Controlling gate formation by removing dummy gate structures |
US7701034B2 (en) * | 2005-01-21 | 2010-04-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dummy patterns in integrated circuit fabrication |
US7183608B2 (en) * | 2005-05-26 | 2007-02-27 | Macronix International Co., Ltd. | Memory array including isolation between memory cell and dummy cell portions |
US7821080B2 (en) * | 2005-07-15 | 2010-10-26 | Guobiao Zhang | N-ary three-dimensional mask-programmable read-only memory |
US8885384B2 (en) | 2007-01-11 | 2014-11-11 | Chengdu Haicun Ip Technology Llc | Mask-programmed read-only memory with reserved space |
US7517737B2 (en) * | 2007-02-07 | 2009-04-14 | Macronix International Co., Ltd. | Structures for and method of silicide formation on memory array and peripheral logic devices |
US7939384B2 (en) * | 2008-12-19 | 2011-05-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Eliminating poly uni-direction line-end shortening using second cut |
US20100257495A1 (en) * | 2009-04-06 | 2010-10-07 | Chan-Liang Wu | 3D-IC Verification Method |
US8564070B2 (en) | 2010-05-24 | 2013-10-22 | Chengdu Haicun Ip Technology Llc | Large bit-per-cell three-dimensional mask-programmable read-only memory |
US8847319B2 (en) * | 2012-03-09 | 2014-09-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dummy structure for multiple gate dielectric interface and methods |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR930007195B1 (en) * | 1984-05-23 | 1993-07-31 | 가부시끼가이샤 히다찌세이사꾸쇼 | Semiconductor device and its manufacturing method |
US5175120A (en) * | 1991-10-11 | 1992-12-29 | Micron Technology, Inc. | Method of processing a semiconductor wafer to form an array of nonvolatile memory devices employing floating gate transistors and peripheral area having CMOS transistors |
US6174758B1 (en) * | 1999-03-03 | 2001-01-16 | Tower Semiconductor Ltd. | Semiconductor chip having fieldless array with salicide gates and methods for making same |
-
2001
- 2001-03-14 US US09/805,565 patent/US6461906B1/en not_active Expired - Lifetime
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080105945A1 (en) * | 2004-11-12 | 2008-05-08 | Freescale Semiconductor, Inc. | Method of forming a nanocluster charge storage device |
US8373221B2 (en) * | 2004-11-12 | 2013-02-12 | Freescale Semiconductor, Inc. | Nanocluster charge storage device |
US20080012063A1 (en) * | 2006-07-12 | 2008-01-17 | Ji Ho Hong | Flash Memory and Method for Manufacturing the Same |
US11710695B2 (en) * | 2019-06-25 | 2023-07-25 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing the same |
US11562957B2 (en) * | 2020-04-30 | 2023-01-24 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
US6461906B1 (en) | 2002-10-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6461906B1 (en) | Method for forming memory cell by using a dummy polysilicon layer | |
KR100608407B1 (en) | METHOD FOR CREATING A BIT LINE AND METHOD FOR CREATING A MEMORY CELL ARRAY | |
US6177318B1 (en) | Integration method for sidewall split gate monos transistor | |
EP1240664B1 (en) | Array of nonvolatile memory cells and manufacturing method thereof | |
US5747359A (en) | Method of patterning polysilicon layers on substrate | |
US5756385A (en) | Dense flash EEPROM cell array and peripheral supporting circuits formed in deposited field oxide with the use of spacers | |
KR100629383B1 (en) | MEMORY CELL, DEVICE COMPRISING MEMORY CELL | |
US20050186741A1 (en) | SONOS embedded memory with CVD dielectric | |
CN105453271B (en) | The formation of self-aligned source for split-gate nonvolatile memory cell | |
EP0997930A1 (en) | Integration method for sidewall split gate flash transistor | |
JP2004530296A5 (en) | ||
JP4472934B2 (en) | Semiconductor device and semiconductor memory | |
US20020146885A1 (en) | Method of fabricating a nitride read only memory cell | |
EP1436833A2 (en) | Double densed core gates in sonos flash memory | |
US7265011B2 (en) | Method of manufacturing a transistor | |
US6784039B2 (en) | Method to form self-aligned split gate flash with L-shaped wordline spacers | |
KR20020086639A (en) | Nonvolatile semiconductor memory device and its manufacturing method | |
WO2001024268A1 (en) | A nonvolatile memory device with a high work function floating-gate and method of fabrication | |
US6306713B1 (en) | Method for forming self-aligned contacts and local interconnects for salicided gates using a secondary spacer | |
US6593187B1 (en) | Method to fabricate a square poly spacer in flash | |
US7338860B2 (en) | Methods of forming non-volatile memory device having floating gate | |
US6482699B1 (en) | Method for forming self-aligned contacts and local interconnects using decoupled local interconnect process | |
EP1345273A1 (en) | Dual bit multi-level ballistic monos memory, and manufacturing method, programming, and operation process for the memory | |
JP3986742B2 (en) | Memory cell forming method | |
US6730957B1 (en) | Non-volatile memory compatible with logic devices and fabrication method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MACRONIX INTERNATIONAL CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LUNG, HIANG-IAN;REEL/FRAME:011603/0573 Effective date: 20001111 |
|
AS | Assignment |
Owner name: MACRONIX INTERNATIONAL CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT ASSIGNOR'S NAME ASSIGNEE ADDRESS REEL 011603 FRAME 0573;ASSIGNOR:LUNG, HIANG-LAN;REEL/FRAME:013007/0109 Effective date: 20001111 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |