US20020105096A1 - Semiconductor device with connection terminals in the form of a grid array - Google Patents
Semiconductor device with connection terminals in the form of a grid array Download PDFInfo
- Publication number
- US20020105096A1 US20020105096A1 US09/437,899 US43789999A US2002105096A1 US 20020105096 A1 US20020105096 A1 US 20020105096A1 US 43789999 A US43789999 A US 43789999A US 2002105096 A1 US2002105096 A1 US 2002105096A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor device
- chip
- substrate
- connection terminals
- terminals
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
- H01L2224/48228—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item the bond pad being disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49174—Stacked arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06527—Special adaptation of electrical connections, e.g. rewiring, engineering changes, pressure contacts, layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06582—Housing for the assembly, e.g. chip scale package [CSP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06582—Housing for the assembly, e.g. chip scale package [CSP]
- H01L2225/06586—Housing with external bump or bump-like connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01015—Phosphorus [P]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01058—Cerium [Ce]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/1015—Shape
- H01L2924/1016—Shape being a cuboid
- H01L2924/10161—Shape being a cuboid with a rectangular active surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/1015—Shape
- H01L2924/1016—Shape being a cuboid
- H01L2924/10162—Shape being a cuboid with a square active surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1433—Application-specific integrated circuit [ASIC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15182—Fan-in arrangement of the internal vias
- H01L2924/15183—Fan-in arrangement of the internal vias in a single layer of the multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15787—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
Definitions
- the present invention relates to a semiconductor device with connection terminals in a grid array.
- BGA semiconductor devices shown in FIG. 10, have bump electrodes C and D, such as solder balls, on the underside of a substrate to which a semiconductor device is to be mounted.
- FIG. 10 shows the underside of the BGA semiconductor device to be mounted on the board.
- the package of the BGA (ball grid array) semiconductor device (hereinafter referred to as the “BGA package”) has approximately the same size as a semiconductor chip, and is called a chip size package (CSP).
- BGA package ball grid array semiconductor device
- CSP chip size package
- the BGA packages are used for various purposes, i.e., for logic LSIs (Large Scale Integration) such as a microcomputer, and ASICs (Application Specific Integrated Circuits). These logic LSIs may have different functions, depending on their types, i.e., different numbers of external terminals and various functions.
- logic LSIs Large Scale Integration
- ASICs Application Specific Integrated Circuits
- the number of the external terminals may be several hundreds, and a number of metal balls are arranged along the edges of the BGA package.
- the logic LSIs allow flexibility in designing the pin arrangement irrespective of the compatibility of the external terminals.
- the pin arrangement may be defined in expectation of increases in storage capacity. Then, the memory can be mounted in the same package without changing the pin arrangement.
- the pins are arranged around the center of the package in the form of a grid array. Even when the number of address lines or data lines is increased, a new grid pin may be only added around the array so that the original pin arrangement can be maintained. Thus, there are differences between logic LSIs and the generalized products.
- the bump electrodes C at the four corners on the underside of the BGA semiconductor device are affected by thermal stress, more than on other bump electrodes D, due to variation in temperature and a difference in coefficient of thermal expansion between the board and the substrate.
- the thermal stress may cause electrical or mechanical disconnection of the bump electrodes C between the mount board and the substrate.
- the bump electrodes C may receive impacts, more than the other bump electrodes D, due to dropping or bumping of the semiconductor device.
- the impact may cause electrical or mechanical disconnection of the bump electrodes C between the mount board and the substrate.
- background art 1 discloses reinforcing the bump electrodes C at the four corners of the array.
- background art 2 discloses the technique using all the outermost bump electrodes C and D for reinforcement.
- the reinforcing bump electrodes improve the strength.
- many signal lines must be provided between the bump electrodes.
- the signal lines must be thinner. Because of the thin signal lines, the resistance increases so that the electric characteristics deteriorate.
- the thin signal lines are easy to disconnect during a normal manufacturing process or when using a normal substrate material. To manufacture the thin signal lines, a process or a material suitable for fine manufacturing is indispensable, thus increasing the manufacturing costs.
- connection terminals are provided on the other side of the substrate, are electrically connected to the IC chip through electrical connecting devices, form a rectangular grid array, and are arranged in positions other than corners of the array. Additional terminals may be provided outside the grid array.
- connection terminals are provided on the second side of the substrate, are electrically connected to the IC chip, form a rectangular grid array, and additional terminals are provided outside the grid array.
- connection terminals are conductors electrically and mechanically connected to a board to which the semiconductor device is mounted.
- the conductors are made of solder or tin alloy.
- the additional terminals are made of non-conductive material.
- connection terminals are spherical, and parts of the spheres protrude from the second side of the substrate. Some of the connection terminals are not electrically connected to the IC chip.
- the additional terminals are aligned along at least one of the row direction and the column direction.
- the connection terminals are excluded from the center of the grid array.
- connection terminals are arranged at a regular pitch P.
- the additional terminals are arranged at an interval of integer multiple of the pitch P or division of the pitch P by integer.
- An interval between the connection terminals and the additional terminal is integer multiple of P or division of P by integer.
- At least one of the additional terminals is electrically connected to the IC chip.
- At least one of the additional terminals is an index terminal.
- the connection terminals are electrically connected to the IC chip through conductors provided in the substrate.
- FIGS. 1A and 1B are schematic diagrams showing the inside structure of the semiconductor device of the present invention.
- FIG. 2 is a schematic diagram showing the package structure of a stack MCP using a PCB substrate in the semiconductor device of the present invention.
- FIG. 3 is a schematic diagram showing the package structure of a stack MCP using a tape substrate in the semiconductor device of the present invention.
- FIG. 4 is a bottom view showing the arrangement of metal balls of the semiconductor device of the present invention.
- FIG. 5 is a bottom view showing the other arrangement of metal balls of the semiconductor device of the present invention.
- FIG. 6 is a bottom view showing the other arrangement of metal balls of the semiconductor device of the present invention.
- FIG. 7 is a bottom view showing the other arrangement of metal balls of the semiconductor device of the present invention.
- FIG. 8 is a diagram showing the electrical connections between the metal balls and bonding pads of a SRAM chip and of a flash memory chip 102 of the present invention.
- FIG. 9 is a diagram showing the connections to check the quality of the connections which undergo a stress test on bump electrodes of the present invention.
- FIG. 10 is a bottom view showing the arrangement of bump electrodes of the conventional semiconductor device.
- FIGS. 1A and 1B are schematic diagrams showing the structure of the semiconductor device 1 of the embodiment. While in the semiconductor device 1 a flash memory chip and SRAM (static random access memory) are stacked on a substrate 100 in a stack MCP (multi-chip package), forming a single package, the invention is not limited to this, and only a single chip may be mounted.
- FIG. 1A shows a top view of the inside of the package of the semiconductor device 1
- FIG. 1B shows a cross-sectional view from line A-A′.
- reference numeral 101 denotes a SRAM chip, on which the flash memory chip 102 is mounted.
- the relationship of the stacked upper and lower chips is not limited to this as long as the larger chip lies below the other chip.
- the size of the semiconductor device 1 is considerably reduced. For instance, the device occupies only 30 percent of the mounting area of a conventional TSOP (Thin Small Outline Package) with a single SRAM chip and a single flash memory.
- TSOP Thin Small Outline Package
- the bonding pads 101 A of the SRAM chip 101 and the bonding pads 102 A of the flash memory 102 which input or output address signals or data signals, are located close to each other (approximately at the same positions), respectively, in view of the pin assignment and the optimization of signal patterns.
- the pads for control signals such as a RESET signal or a chip enable (CE) signal, can be connected separately.
- Reference numeral 103 denotes bonding wires made of a conductor such as gold, copper, or aluminum, which electrically connect the bonding pads 102 A and the bonding pads 100 B on the surface of the substrate 100 .
- Reference numeral 104 denotes other bonding wires made of a conductor such as gold, copper, or aluminum, which electrically connect the bonding pads 101 A and the bonding pads 100 A on the surface of the substrate 100 .
- the bonding pads 100 A and 100 B are connected by signal lines 105 of conductor (copper, a plated layer of nickel, tin, or gold, or copper with plating layers of a combination thereof) formed on the upper surface of the substrate 100 .
- Reference numeral 106 denotes metal balls, which are electrically connected to the signal lines 105 , and establish electrical connections between the signal lines 105 and signal lines on a mount board which is not shown.
- the metal balls 106 are made of metal such as solder, tin alloy, or gold, or another electrically connectable material such as carbon, or a conductive film.
- the metal balls are not limited to the spherical shape, and may have hemispherical or cylindrical shapes.
- the metal balls 106 are made of solder, tin alloy, or gold.
- Reference numeral 107 denotes a sealing resin which protects the SRAM chip 101 , the flash memory chip 102 , the bonding wires 103 , and the bonding pads from moisture or the like.
- the substrate 100 may be a tape, or a PCB (printed circuit board).
- FIG. 2 shows the connection structure of the PCB with the metal balls 106 and the signal lines 105 .
- FIG. 3 shows the connection structure of the tape with the metal balls 106 and the signal lines 105 .
- reference numeral 200 denotes the PCB corresponding to the substrate 100 of the semiconductor device 1 in FIG. 1.
- the signal lines 105 are formed on the upper surface of a core member 201 which is a base substrate.
- the core member 201 has holes 202 .
- Via side conductors 203 of copper etc., inside the holes 202 the signal lines 105 are electrically connected to signal lines 204 of copper etc., on the underside of the core member 201 .
- the exposed surfaces of the signal lines 105 and 204 , and the side conductors 203 are coated with solder resist 205 .
- Reference numeral 209 denotes lands which are openings in the solder resist 205 on the signal lines 204 .
- the PCB may be a resin substrate of glass epoxy resin or a ceramic substrate.
- the metal balls 106 are electrically connected to the signal lines 204 via the lands 209 . That is, the bonding pads 101 A and 102 A are electrically connected to the metal balls 106 via the bonding wires 104 and 103 , the signal lines 105 , the side conductors 203 , and the signal lines 204 .
- the openings 206 in the solder resist 205 which is layered on the signal lines 105 , corresponds to the bonding pads 100 A and 100 B.
- a connection terminal means one of the metal ball 106 , a connection ball 401 , and the land 209 with no ball, which connects the semiconductor device and the external mount board.
- Reference numeral 207 denotes a bonding member of adhesive tape or paste, which secures the underside of the SRAM chip 101 to the top side of the solder resist 205 .
- reference numeral 208 denotes another bonding member of adhesive tape or paste, which secures the top side of the SRAM chip 101 to the underside of the flash memory chip 102 .
- reference numeral 300 denotes a tape which corresponds to the substrate 100 in FIG. 1.
- signal lines 105 are formed by a bonding member 302 of adhesive tape or paste. While in this embodiment the signal lines 105 are attached to the polyimide film 301 by the bonding member 302 , the signal lines 105 may be formed directly on the polyimide film 301 without the bonding member 302 .
- the polyimide film 301 has openings 303 through which the signal lines 105 are electrically connected to metal balls 106 via connection conductors 304 of copper. etc., which are formed inside the openings 303 .
- the bonding pads 101 A and 102 A are electrically connected to the metal balls 106 via the bonding wires 104 and 103 , the signal lines 105 , and the connection conductors 304 .
- the signal lines 105 are patterned, directly forming the bonding pads 100 A and 100 B.
- Reference numeral 305 denotes a bonding member made of adhesive tape or paste, which secures the underside of the SRAM chip 101 to the top side of the solder resist 205 .
- reference numeral 306 denotes a bonding member of adhesive tape or paste, which secures the top side of the SRAM chip 101 to the underside of the flash memory chip 102 .
- solder balls 106 of the semiconductor device 1 will be explained.
- 56 metal balls 106 which connect the bonding pads of the SRAM chip 101 to the bonding pads of the flash memory chip 102 , form a grid array (in the form of a matrix).
- the pitch (regular interval) between the metal balls 106 is P, i.e., 0.8 mm.
- No metal ball is provided at the four corners of the grid array (corresponding to bump electrodes C in FIG. 10) and at the four grids nearest the center.
- metal balls 106 are provided at the grids of the corners, they are affected by the thermal stress in the temperature cycles, and the impact stress in the impact test, so that it is likely that the mount board and the semiconductor device 1 will be electrically or mechanically disconnected.
- the metal balls 106 are connected to the semiconductor chip sealed in the package, avoiding the positions which are likely to cause disconnection.
- the semiconductor device 1 decreases the stress on the corners.
- the connection strength becomes twice as high.
- Reference numeral 400 denotes an index which is a mark, and which is not electrically connected to the bonding pads of the SRAM chip 101 and of the flash memory chip 102 .
- the index 400 indicates a direction of the semiconductor device 1 , and is provided asymmetrically.
- the index 400 may be an exposed land 209 , a metal ball 106 or a connection ball 401 , or may be printed with a laser.
- the index 400 increases the connection strength between the mount board and the semiconductor device 1 .
- connection balls 401 denotes connection balls which are reinforcing bump electrodes, and which are not electrically connected to the bonding pads of the SRAM chip 101 and the flash memory chip 102 . Some of the connection balls 401 may be connected thereto. The connection balls 401 are disposed on the bottom side near the edges of the semiconductor device 1 , thus absorbing stress. Therefore, even if the metal balls are provided at the corners as bump electrodes C, the stress on the metal balls 106 within the area ACT can be reduced.
- connection balls 401 apart from the area ACT, the bottom areas of the connection balls 401 can be greater than those of the metal balls 106 , and this further improves the connection strength.
- the pitch of the connection balls 401 is a regular interval of P, i.e., 0.8 mm, in a manner similar to the metal balls 106 .
- the connection balls 401 may be arranged at an interval of integer multiples of P or of P divided by integers.
- the interval P may be appropriately determined, i.e., an integer multiple of the interval between grids of a CAD tool for designing the line pattern on the substrate 100 or the mount board.
- connection balls 401 may be positioned not near the edges as shown in FIG. 4 but near and inside the area ACT as shown in FIG. 5. In this situation, some of the connection balls 401 establish only mechanical connections, and not electrical connections with the semiconductor chips.
- the connection balls 401 are made of the same material as the metal balls 106 .
- the connection balls 401 may be arranged as shown in FIGS. 6 and 7.
- connection balls 401 may not be arranged on the bottom side near the edges of the semiconductor device 1 , and the metal balls 106 may form a grid array, avoiding the corners.
- connection balls 401 are arranged on the bottom side near the edges of the semiconductor device 1 , and the metal balls 106 may form a grid array including the four corners. The stress on the metal balls 106 at the four corners is absorbed by the connection balls 401 near the edges.
- FIG. 8 shows an upper surface of the substrate 100 of the semiconductor device 1 on which the SRAM chip 101 is mounted.
- reference characters B 2 -B 7 , C 1 -C 8 , E 1 -E 8 , F 1 -F 3 , F 6 -F 8 , G 1 -G 3 , G 6 -G 8 , H 1 -H 8 , I 1 -I 8 , and J 2 -J 7 denote openings corresponding to the openings 202 shown in FIG. 2.
- the metal balls 106 are attached corresponding to the openings B 2 -B 7 , C 1 -C 8 , E 1 -E 8 , F 1 -F 3 , F 6 -F 8 , G 1 -G 3 , G 6 -G 8 , H 1 -H 8 , I 1 -I 8 , and J 2 -J 7 .
- Reference characters TA 0 -TA 22 , TDQ 0 -TDQ 15 , TVSS, TVss, TSA, TNC, TVCCf, TVCCs, CIOf, CIOs, TRY/TBY, TRESETB, TWEB, TUB, TLB, TCEfB, TCE 1 sB, TCE 2 s, and TOEB denote bonding pads corresponding to the bonding pads 100 A and 100 B shown in FIG. 1.
- the underside metal balls 106 corresponding to the openings B 2 -B 7 , C 1 -C 8 , E 1 -E 8 , F 1 -F 3 , F 6 -F 8 , G 1 -G 3 , G 6 -G 8 , H 1 -H 8 , I 1 -I 8 , and J 2 -J 7 , are electrically connected to the bonding pads TA 0 -TA 22 , TDQ 0 -TDQ 15 , TVSS, TVss, TSA, TNC, TVCCf, TVCCs, CIOf, CIOs, TRY/TBY, TRESETB, TWEB, TUB, TLB, TCEfB, TCE 1 sB, TCE 2 s, and TOEB via the signal lines 105 as shown in FIG. 8.
- the character “B” at the end of the reference characters of some of the bonding pads means that a signal having a negative logic value is input thereto.
- the bonding pads TA 0 -TA 22 , TDQ 0 -TDQ 15 , TVSS, TVss, TSA, TNC, TVCCf, TVCCs, CIOf, CIOs, TRY/TBY, TRESETB, TWEB, TUB, TLB, TCEFB, TCE 1 sB, TCE 2 s, and TOEB correspond to the bonding pads 100 A and 100 B, and are electrically connected via the bonding wires 103 or 104 (see FIG. 1) to the bonding pads of the SRAM chip 101 and of the flash memory chip 102 .
- the intervals between two openings are determined so as to allow two signal lines 105 to pass therebetween.
- the bonding pads TA 0 -TA 22 are connected to the bonding pads of the SRAM chip 101 corresponding to address signals A 0 -A 22 . Similarly, the bonding pads TA 0 -TA 22 are connected to the bonding pads of the flash memory chip 102 corresponding to address signals A 0 -A 22 . Some of the bonding pads may not be used, depending on the memory capacity of the semiconductor device 1 . When using the address signals A 0 -A 22 , the memory may handle 128 megabits of data.
- the bonding pads TDQ 0 -TDQ 15 are connected to the bonding pads of the SRAM chip 101 corresponding to address signals DQ 0 -DQ 15 . Similarly, the bonding pads TDQ 0 -TDQ 15 are connected to the bonding pads of the flash memory chip 102 corresponding to address signals DQ 0 -DQ 15 .
- the data signals to/from the flash memory chip 102 are 16 bits of data DQ 0 - DQ 15 .
- 16 bits of data signals DQ 0 -DQ 15 are output.
- 8 bits of data signals DQ 0 -DQ 7 are output.
- the data signals to/from the SRAM chip 101 are 16 bits of data DQ 0 -DQ 15 .
- the bonding pad TCIOs receives the signal at a high level, 16 bits of data signals DQ 0 -DQ 15 are output.
- the bonding pad TCIOs receives the signal at a low level, 8 bits of data signals DQ 0 -DQ 7 are output.
- the bonding pad TCEFB receives a signal CEBf to set the flash memory chip 102 to be enabled or disenabled.
- the bonding pad TCEFB receives the signal CEFB at a low level, the flash memory chip 102 becomes enabled.
- the bonding pad TCEFB receives the signal CEFB at a high level, the flash memory chip 102 becomes disenabled.
- the bonding pad TCE 1 sB receives a signal CE 1 sB to set the SRAM chip 101 to be enabled or disenabled.
- the bonding pad TCE 1 sB receives the signal CE 1 sB at a low level, the SRAM chip 101 becomes enabled.
- the bonding pad TCE 1 sB receives the signal CE 1 sB at a high level, the SRAM chip 101 becomes disenabled.
- the bonding pad TCE 2 s receives a signal CE 2 s to set the SRAM chip 101 to be enabled or disenabled.
- the bonding pad TCE 2 s receives the signal CE 2 s at a high level, the SRAM chip 101 becomes enabled.
- the bonding pad TCE 2 s receives the signal CE 2 s at a low level, the SRAM chip 101 becomes disenabled.
- the bonding pad TOEB receives a signal OEB to set the output of the data signals DQ 0 -DQ 15 from the flash memory chip 102 to be enabled or disenabled.
- the bonding pad TOEB receives the signal OEB at the low level, the outputs of the data signals DQ 0 -DQ 15 from the flash memory chip 102 become enabled.
- the bonding pad TOEB receives the signal OEB at a high level, the outputs of the data signals DQ 0 -DQ 15 from the flash memory chip 102 become disenabled.
- the bonding pad TWEB receives a signal WEB at a low level to store data in the SRAM chip 101 and the flash memory chip 102 .
- the bonding pads TLBB and TUBB receive signals LBB and UBB which assist addressing for data when handling the lower bytes of data DQ 0 -DQ 7 and the upper bytes of data DQ 8 -DQ 15 separately.
- the bonding pads TVss and TVSS receive the power VSS for the SRAM chip 101 and the flash memory chip 102 .
- the bonding pad TVCCF receives the power VCC for the flash memory chip 102 .
- the bonding pad TVCCs receives the power VCC for the SRAM chip 101 .
- the bonding pad TNC receives a signal for a special function (e.g., a write disenable function, or a test) of the SRAM chip 101 and the flash memory chip 102 , and is not connected usually.
- a special function e.g., a write disenable function, or a test
- the bonding pad TRESETB receives a reset signal for the SRAM chip 101 and the flash memory chip 102 .
- the reset signal at a low level is input, the SRAM chip 101 and the flash memory chip 102 are reset and initialized.
- the bonding pads TRY/TBY output a signal TRY/TBY to detect whether the flash memory chip 102 is automatically executing an algorithm or not. That is, when the chip is performing a write or erase process, the output signal TRY/TBY becomes zero. When the automatic algorithm process is on standby, the output signal TRY/TBY becomes 1.
- the bonding pad TSA receives an address signal for the SRAM chip 101 .
- an address signal is input.
- the terminal is disenabled.
- the terminal for power supply Vccf to the flash memory chip 102 and the terminal for power supply terminal Vccs to the SRAM chip 101 are close to each other, so that the terminals for power supply Vcc to the flash memory chip 102 and to the SRAM chip 101 can be easily connected to a common source.
- a single power source terminal whose size covers the lands C 4 and C 5 , is provided on a board to which the semiconductor device 1 is mounted, it is easy to apply the same power voltage to both terminals.
- the terminal for byte-switch (CIOs) for the SRAM chip 101 is positioned close to the terminal for power supply Vccs. Therefore, it is easy to set the byte-switch terminal to a high (H) level, that is, to select a word (16 bits) mode.
- H high
- the word mode is selected by applying the power (Vcc) to the power supply terminal.
- the data terminal DQ 15 of the flash memory chip 102 and the data terminal SA of the SRAM chip 101 are close to each other, so that the flash memory chip 102 and the SRAM chip 101 are easily set to an 8 bit mode together.
- a single power supply terminal whose size covers the terminals E 7 and F 8 , is provided on the board, it is easy to set the flash memory chip 102 and the SRAM chip 101 to the 8 bit mode together by applying a voltage at a low (L) level to the single power supply terminal.
- FIG. 9 shows a signal line pattern on a sample substrate 100 (FIG. 1) for the temperature cycle test and the impact test.
- the stacked semiconductor chips are the SRAM chip and the flash memory chip, other semiconductor chips may be used.
- the structure of the present invention can be applied to bump electrodes of other semiconductor devices, i.e., in which semiconductor chips are not stacked, are arranged side by side on the substrate in a single package.
- the structure of the present invention can be applied to bump electrodes of a semiconductor device 1 which contains a single chip in a single package.
- the structure of the present invention can be applied to an LGA (land-grid-array) with bump electrodes which are formed by providing solder on the mount board and connecting the lands 209 to the solder, and which eliminates the metal balls 106 from the semiconductor device shown in FIG. 2.
- the lands 209 form a grid array, avoiding the corners of the array.
- reinforcing lands for solder balls must be provided on the underside of the semiconductor device 1 .
- solder balls are excluded from the corners of the grid array, disconnection of the bump electrodes near the corners due to a stress arising from a change in temperature or an impact can be avoided, and a defective electrical connection can be eliminated.
- solder balls which are not connected to the semiconductor chip, are provided on the underside of the semiconductor device to absorb a stress arising from a change in temperature or an impact, a stress on the solder balls can be reduced, disconnection of the bump electrodes can be avoided, and a defective electrical connection can be eliminated.
- the metal balls forms the grid array in the area ACT in positions other than the corners and the center area
- the number of the signal lines between the lands is limited to two or less while the number of the metal balls is not increased. Therefore, the semiconductor device can be reliably manufactured in a normal process using a normal material, eliminating advanced processes or use of expensive materials. Because the number of lines between the lands is decreased, the signal lines become wider, reducing the connection resistance, and the deterioration of the electric characteristics and disconnection of the lines can be avoided.
- the present invention improves the connection strength, simplifies the connections, and reduces the costs, without increasing the number of the balls.
- connection balls are provided outside the area ACT, a stress on the metal balls in the area ACT is reduced, thereby preventing disconnection, and making the design of signal lines and the manufacturing process easy.
- the area to be occupied by two or more semiconductor chips is reduced because the semiconductor chips are stacked.
- the storage capacity is increased without increasing the area occupied by the chips.
- the semiconductor chips whose operations and functions differ from each other, can switch the width (length) of input/output data (e.g., a byte width, or a bit width), it is easy to meet users' demands without preparing various types of semiconductor devices with different byte widths.
- the bonding pads with the same functions of, i.e., receiving the same address signals or data signals are positioned close to each other.
- This design simplifies the connections, reduces the number of the metal balls, and reduces the size of the package, without increasing the number of the bonding pads on the substrates.
- the electronic device system using the semiconductor device of the invention reduces its size, and improves the efficiency of the manufacturing process.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Geometry (AREA)
- Semiconductor Memories (AREA)
- Semiconductor Integrated Circuits (AREA)
- Wire Bonding (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a semiconductor device with connection terminals in a grid array.
- This application is based on Japanese Patent Application No. 10-336522, the contents of which are incorporated herein by reference.
- 2. Description of the Related Art
- In recent years, as the functions of electronic devices have been improved and their sizes have been reduced, it has become necessary to install semiconductor devices on a board at a high density.
- To install the semiconductor devices on the board at a high density, BGA semiconductor devices, shown in FIG. 10, have bump electrodes C and D, such as solder balls, on the underside of a substrate to which a semiconductor device is to be mounted. FIG. 10 shows the underside of the BGA semiconductor device to be mounted on the board.
- The package of the BGA (ball grid array) semiconductor device (hereinafter referred to as the “BGA package”) has approximately the same size as a semiconductor chip, and is called a chip size package (CSP).
- The BGA packages are used for various purposes, i.e., for logic LSIs (Large Scale Integration) such as a microcomputer, and ASICs (Application Specific Integrated Circuits). These logic LSIs may have different functions, depending on their types, i.e., different numbers of external terminals and various functions.
- The number of the external terminals may be several hundreds, and a number of metal balls are arranged along the edges of the BGA package. The logic LSIs allow flexibility in designing the pin arrangement irrespective of the compatibility of the external terminals.
- Meanwhile, generalized products, such as memories, have almost the same functions. Therefore, when the pin arrangement is predefined, the memories can be mounted irrespective of their manufacturer or storage capacity.
- Even when the storage capacity is increased or the number of address lines or data lines is increased, the pin arrangement may be defined in expectation of increases in storage capacity. Then, the memory can be mounted in the same package without changing the pin arrangement. The pins are arranged around the center of the package in the form of a grid array. Even when the number of address lines or data lines is increased, a new grid pin may be only added around the array so that the original pin arrangement can be maintained. Thus, there are differences between logic LSIs and the generalized products.
- The bump electrodes C at the four corners on the underside of the BGA semiconductor device, however, are affected by thermal stress, more than on other bump electrodes D, due to variation in temperature and a difference in coefficient of thermal expansion between the board and the substrate. The thermal stress may cause electrical or mechanical disconnection of the bump electrodes C between the mount board and the substrate.
- Moreover, the bump electrodes C may receive impacts, more than the other bump electrodes D, due to dropping or bumping of the semiconductor device. The impact may cause electrical or mechanical disconnection of the bump electrodes C between the mount board and the substrate.
- To avoid this, Japanese Patent Application, Second Publication No. Hei 3-38737 (hereinafter referred to as the “
background art 1”) discloses reinforcing the bump electrodes C at the four corners of the array. Another background art (hereinafter referred to as the “background art 2”) discloses the technique using all the outermost bump electrodes C and D for reinforcement. - Because in the
background art 1 the reinforcing bump electrodes are positioned at the four corners, stress may be concentrated on the bump electrodes, and they may be accidentally disconnected. Therefore, the reinforcing bump electrodes cannot achieve their purpose. - According to the background art 2, the reinforcing bump electrodes improve the strength. However, to connect the electrodes enclosed by the bump electrodes to a external device, many signal lines must be provided between the bump electrodes. As the number of the signal lines is increased, the signal lines must be thinner. Because of the thin signal lines, the resistance increases so that the electric characteristics deteriorate. The thin signal lines are easy to disconnect during a normal manufacturing process or when using a normal substrate material. To manufacture the thin signal lines, a process or a material suitable for fine manufacturing is indispensable, thus increasing the manufacturing costs.
- Moreover, when all the outermost electrodes are reinforcing bump electrodes, the number of reinforcing balls increases, thus increasing the costs.
- When the bump electrodes are provided around the center of the grid array balls, it is difficult to provide the signal lines between the electrodes, as described above. Even when the bump electrodes are provided around the center, stress does not frequently occur around this area, and therefore these bump electrodes may be ineffective. Meanwhile, the number of the bump electrodes is increased, thus increasing the costs.
- It is therefore an object of the present invention to provide a semiconductor device which can reliably connect bump electrodes to a mount board.
- In one aspect of the invention, in the semiconductor device with an IC chip provided on one side of a substrate, a plurality of connection terminals are provided on the other side of the substrate, are electrically connected to the IC chip through electrical connecting devices, form a rectangular grid array, and are arranged in positions other than corners of the array. Additional terminals may be provided outside the grid array.
- In another aspect of the invention, a plurality of connection terminals are provided on the second side of the substrate, are electrically connected to the IC chip, form a rectangular grid array, and additional terminals are provided outside the grid array.
- The connection terminals are conductors electrically and mechanically connected to a board to which the semiconductor device is mounted. The conductors are made of solder or tin alloy. The additional terminals are made of non-conductive material.
- The connection terminals are spherical, and parts of the spheres protrude from the second side of the substrate. Some of the connection terminals are not electrically connected to the IC chip.
- The additional terminals are aligned along at least one of the row direction and the column direction. The connection terminals are excluded from the center of the grid array.
- The connection terminals are arranged at a regular pitch P. The additional terminals are arranged at an interval of integer multiple of the pitch P or division of the pitch P by integer. An interval between the connection terminals and the additional terminal is integer multiple of P or division of P by integer.
- At least one of the additional terminals is electrically connected to the IC chip.
- At least one of the additional terminals is an index terminal. The connection terminals are electrically connected to the IC chip through conductors provided in the substrate.
- FIGS. 1A and 1B are schematic diagrams showing the inside structure of the semiconductor device of the present invention.
- FIG. 2 is a schematic diagram showing the package structure of a stack MCP using a PCB substrate in the semiconductor device of the present invention.
- FIG. 3 is a schematic diagram showing the package structure of a stack MCP using a tape substrate in the semiconductor device of the present invention.
- FIG. 4 is a bottom view showing the arrangement of metal balls of the semiconductor device of the present invention.
- FIG. 5 is a bottom view showing the other arrangement of metal balls of the semiconductor device of the present invention.
- FIG. 6 is a bottom view showing the other arrangement of metal balls of the semiconductor device of the present invention.
- FIG. 7 is a bottom view showing the other arrangement of metal balls of the semiconductor device of the present invention.
- FIG. 8 is a diagram showing the electrical connections between the metal balls and bonding pads of a SRAM chip and of a
flash memory chip 102 of the present invention. - FIG. 9 is a diagram showing the connections to check the quality of the connections which undergo a stress test on bump electrodes of the present invention.
- FIG. 10 is a bottom view showing the arrangement of bump electrodes of the conventional semiconductor device.
- The embodiment of the present invention will be explained with reference to the figures. FIGS. 1A and 1B are schematic diagrams showing the structure of the
semiconductor device 1 of the embodiment. While in the semiconductor device 1 a flash memory chip and SRAM (static random access memory) are stacked on asubstrate 100 in a stack MCP (multi-chip package), forming a single package, the invention is not limited to this, and only a single chip may be mounted. FIG. 1A shows a top view of the inside of the package of thesemiconductor device 1, and FIG. 1B shows a cross-sectional view from line A-A′. - In these figures,
reference numeral 101 denotes a SRAM chip, on which theflash memory chip 102 is mounted. The relationship of the stacked upper and lower chips is not limited to this as long as the larger chip lies below the other chip. By stacking the chips, the size of thesemiconductor device 1 is considerably reduced. For instance, the device occupies only 30 percent of the mounting area of a conventional TSOP (Thin Small Outline Package) with a single SRAM chip and a single flash memory. - In the
SRAM chip 101 and theflash memory 102, most of the pairs of bonding pads 101B and 102B overlapping each other are designed to output the same signals, respectively. That is, thebonding pads 101A of theSRAM chip 101 and thebonding pads 102A of theflash memory 102, which input or output address signals or data signals, are located close to each other (approximately at the same positions), respectively, in view of the pin assignment and the optimization of signal patterns. The pads for control signals, such as a RESET signal or a chip enable (CE) signal, can be connected separately. -
Reference numeral 103 denotes bonding wires made of a conductor such as gold, copper, or aluminum, which electrically connect thebonding pads 102A and thebonding pads 100B on the surface of thesubstrate 100.Reference numeral 104 denotes other bonding wires made of a conductor such as gold, copper, or aluminum, which electrically connect thebonding pads 101A and thebonding pads 100A on the surface of thesubstrate 100. Thebonding pads signal lines 105 of conductor (copper, a plated layer of nickel, tin, or gold, or copper with plating layers of a combination thereof) formed on the upper surface of thesubstrate 100. -
Reference numeral 106 denotes metal balls, which are electrically connected to thesignal lines 105, and establish electrical connections between thesignal lines 105 and signal lines on a mount board which is not shown. Themetal balls 106 are made of metal such as solder, tin alloy, or gold, or another electrically connectable material such as carbon, or a conductive film. The metal balls are not limited to the spherical shape, and may have hemispherical or cylindrical shapes. Themetal balls 106 are made of solder, tin alloy, or gold.Reference numeral 107 denotes a sealing resin which protects theSRAM chip 101, theflash memory chip 102, thebonding wires 103, and the bonding pads from moisture or the like. - Referring to FIGS. 2 and 3, the connection structure between the
metal balls 106 and thesignal lines 105 will be explained. Thesubstrate 100 may be a tape, or a PCB (printed circuit board). FIG. 2 shows the connection structure of the PCB with themetal balls 106 and the signal lines 105. FIG. 3 shows the connection structure of the tape with themetal balls 106 and the signal lines 105. - Initially, the connection structure shown in FIG. 2 will be described. In this figure,
reference numeral 200 denotes the PCB corresponding to thesubstrate 100 of thesemiconductor device 1 in FIG. 1. In thesubstrate 200, thesignal lines 105 are formed on the upper surface of acore member 201 which is a base substrate. Thecore member 201 hasholes 202. Viaside conductors 203 of copper etc., inside theholes 202, thesignal lines 105 are electrically connected to signallines 204 of copper etc., on the underside of thecore member 201. The exposed surfaces of thesignal lines side conductors 203 are coated with solder resist 205.Reference numeral 209 denotes lands which are openings in the solder resist 205 on the signal lines 204. The PCB may be a resin substrate of glass epoxy resin or a ceramic substrate. - The
metal balls 106 are electrically connected to thesignal lines 204 via thelands 209. That is, thebonding pads metal balls 106 via thebonding wires signal lines 105, theside conductors 203, and the signal lines 204. Theopenings 206 in the solder resist 205, which is layered on thesignal lines 105, corresponds to thebonding pads metal ball 106, aconnection ball 401, and theland 209 with no ball, which connects the semiconductor device and the external mount board. -
Reference numeral 207 denotes a bonding member of adhesive tape or paste, which secures the underside of theSRAM chip 101 to the top side of the solder resist 205. Similarly,reference numeral 208 denotes another bonding member of adhesive tape or paste, which secures the top side of theSRAM chip 101 to the underside of theflash memory chip 102. - The connection structure shown in FIG. 3 will be explained. In this figure,
reference numeral 300 denotes a tape which corresponds to thesubstrate 100 in FIG. 1. On the top side of apolyimide film 301, which is the base substrate,signal lines 105 are formed by abonding member 302 of adhesive tape or paste. While in this embodiment thesignal lines 105 are attached to thepolyimide film 301 by thebonding member 302, thesignal lines 105 may be formed directly on thepolyimide film 301 without thebonding member 302. Thepolyimide film 301 hasopenings 303 through which thesignal lines 105 are electrically connected tometal balls 106 viaconnection conductors 304 of copper. etc., which are formed inside theopenings 303. - That is, the
bonding pads metal balls 106 via thebonding wires signal lines 105, and theconnection conductors 304. The signal lines 105 are patterned, directly forming thebonding pads -
Reference numeral 305 denotes a bonding member made of adhesive tape or paste, which secures the underside of theSRAM chip 101 to the top side of the solder resist 205. Similarly,reference numeral 306 denotes a bonding member of adhesive tape or paste, which secures the top side of theSRAM chip 101 to the underside of theflash memory chip 102. - Referring now to FIG. 4, the positions of the
solder balls 106 of thesemiconductor device 1 will be explained. In an area ACT, 56metal balls 106, which connect the bonding pads of theSRAM chip 101 to the bonding pads of theflash memory chip 102, form a grid array (in the form of a matrix). The pitch (regular interval) between themetal balls 106 is P, i.e., 0.8 mm. No metal ball is provided at the four corners of the grid array (corresponding to bump electrodes C in FIG. 10) and at the four grids nearest the center. - The advantage of this structure with no metal ball at the grids of the four corners is proved by tests on a
sample semiconductor device 1 mounted on the board via the bump electrodes of themetal balls 106, i.e., a temperature cycle test repeating a cycle of temperature-rise and temperature-fall, and an impact test to demonstrate that it can survive a specific impact. - If the
metal balls 106 are provided at the grids of the corners, they are affected by the thermal stress in the temperature cycles, and the impact stress in the impact test, so that it is likely that the mount board and thesemiconductor device 1 will be electrically or mechanically disconnected. - Therefore, in the arrangement of the bump electrodes of the
semiconductor device 1, themetal balls 106 are connected to the semiconductor chip sealed in the package, avoiding the positions which are likely to cause disconnection. - As a result, the
semiconductor device 1 decreases the stress on the corners. By dispersing the stress on the eightmetal balls 106 nearest the corners, the connection strength becomes twice as high. -
Reference numeral 400 denotes an index which is a mark, and which is not electrically connected to the bonding pads of theSRAM chip 101 and of theflash memory chip 102. Theindex 400 indicates a direction of thesemiconductor device 1, and is provided asymmetrically. Theindex 400 may be an exposedland 209, ametal ball 106 or aconnection ball 401, or may be printed with a laser. When themetal ball 106 or theconnection ball 401 is provided at theindex 400, theindex 400 increases the connection strength between the mount board and thesemiconductor device 1. -
Reference numeral 401 denotes connection balls which are reinforcing bump electrodes, and which are not electrically connected to the bonding pads of theSRAM chip 101 and theflash memory chip 102. Some of theconnection balls 401 may be connected thereto. Theconnection balls 401 are disposed on the bottom side near the edges of thesemiconductor device 1, thus absorbing stress. Therefore, even if the metal balls are provided at the corners as bump electrodes C, the stress on themetal balls 106 within the area ACT can be reduced. - When no metal balls of the bump electrodes C are provided at the corners, the stress is dispersed on the eight corner metal balls, thus decreasing the disconnection rate.
- Moreover, by providing the
connection balls 401 apart from the area ACT, the bottom areas of theconnection balls 401 can be greater than those of themetal balls 106, and this further improves the connection strength. - The pitch of the
connection balls 401 is a regular interval of P, i.e., 0.8 mm, in a manner similar to themetal balls 106. Theconnection balls 401 may be arranged at an interval of integer multiples of P or of P divided by integers. The interval P may be appropriately determined, i.e., an integer multiple of the interval between grids of a CAD tool for designing the line pattern on thesubstrate 100 or the mount board. - The
connection balls 401 may be positioned not near the edges as shown in FIG. 4 but near and inside the area ACT as shown in FIG. 5. In this situation, some of theconnection balls 401 establish only mechanical connections, and not electrical connections with the semiconductor chips. Theconnection balls 401 are made of the same material as themetal balls 106. Theconnection balls 401 may be arranged as shown in FIGS. 6 and 7. - The
connection balls 401 may not be arranged on the bottom side near the edges of thesemiconductor device 1, and themetal balls 106 may form a grid array, avoiding the corners. - Moreover, the
connection balls 401 are arranged on the bottom side near the edges of thesemiconductor device 1, and themetal balls 106 may form a grid array including the four corners. The stress on themetal balls 106 at the four corners is absorbed by theconnection balls 401 near the edges. - Referring to FIG. 8, the relationship of the electrical connections between the
metal balls 106 and the bonding pads of theSRAM chip 101 and of theflash memory chip 102 will be explained. FIG. 8 shows an upper surface of thesubstrate 100 of thesemiconductor device 1 on which theSRAM chip 101 is mounted. - In this figure, reference characters B2-B7, C1-C8, E1-E8, F1-F3, F6-F8, G1-G3, G6-G8, H1-H8, I1-I8, and J2-J7 denote openings corresponding to the
openings 202 shown in FIG. 2. On the underside of the substrate, themetal balls 106 are attached corresponding to the openings B2-B7, C1-C8, E1-E8, F1-F3, F6-F8, G1-G3, G6-G8, H1-H8, I1-I8, and J2-J7. - Reference characters TA0-TA22, TDQ0-TDQ15, TVSS, TVss, TSA, TNC, TVCCf, TVCCs, CIOf, CIOs, TRY/TBY, TRESETB, TWEB, TUB, TLB, TCEfB, TCE1sB, TCE2s, and TOEB denote bonding pads corresponding to the
bonding pads - The
underside metal balls 106, corresponding to the openings B2-B7, C1-C8, E1-E8, F1-F3, F6-F8, G1-G3, G6-G8, H1-H8, I1-I8, and J2-J7, are electrically connected to the bonding pads TA0-TA22, TDQ0-TDQ15, TVSS, TVss, TSA, TNC, TVCCf, TVCCs, CIOf, CIOs, TRY/TBY, TRESETB, TWEB, TUB, TLB, TCEfB, TCE1sB, TCE2s, and TOEB via thesignal lines 105 as shown in FIG. 8. - The character “B” at the end of the reference characters of some of the bonding pads means that a signal having a negative logic value is input thereto.
- The bonding pads TA0-TA22, TDQ0-TDQ15, TVSS, TVss, TSA, TNC, TVCCf, TVCCs, CIOf, CIOs, TRY/TBY, TRESETB, TWEB, TUB, TLB, TCEFB, TCE1sB, TCE2s, and TOEB correspond to the
bonding pads bonding wires 103 or 104 (see FIG. 1) to the bonding pads of theSRAM chip 101 and of theflash memory chip 102. - To connect the bonding pads to the
metal balls 106 corresponding to the openings by thesignal lines 105, the intervals between two openings are determined so as to allow twosignal lines 105 to pass therebetween. - The bonding pads TA0-TA22 are connected to the bonding pads of the
SRAM chip 101 corresponding to address signals A0-A22. Similarly, the bonding pads TA0-TA22 are connected to the bonding pads of theflash memory chip 102 corresponding to address signals A0-A22. Some of the bonding pads may not be used, depending on the memory capacity of thesemiconductor device 1. When using the address signals A0-A22, the memory may handle 128 megabits of data. - The bonding pads TDQ0-TDQ15 are connected to the bonding pads of the
SRAM chip 101 corresponding to address signals DQ0-DQ15. Similarly, the bonding pads TDQ0-TDQ15 are connected to the bonding pads of theflash memory chip 102 corresponding to address signals DQ0-DQ15. - The data signals to/from the
flash memory chip 102 are 16 bits of data DQ0- DQ15. When the bonding pad TCIOf receives the signal at a high level, 16 bits of data signals DQ0-DQ15 are output. When the bonding pad TCIOf receives the signal at a low level, 8 bits of data signals DQ0-DQ7 are output. - Similarly, the data signals to/from the
SRAM chip 101 are 16 bits of data DQ0-DQ15. When the bonding pad TCIOs receives the signal at a high level, 16 bits of data signals DQ0-DQ15 are output. When the bonding pad TCIOs receives the signal at a low level, 8 bits of data signals DQ0-DQ7 are output. - The bonding pad TCEFB receives a signal CEBf to set the
flash memory chip 102 to be enabled or disenabled. When the bonding pad TCEFB receives the signal CEFB at a low level, theflash memory chip 102 becomes enabled. When the bonding pad TCEFB receives the signal CEFB at a high level, theflash memory chip 102 becomes disenabled. - The bonding pad TCE1sB receives a signal CE1sB to set the
SRAM chip 101 to be enabled or disenabled. When the bonding pad TCE1sB receives the signal CE1sB at a low level, theSRAM chip 101 becomes enabled. When the bonding pad TCE1sB receives the signal CE1sB at a high level, theSRAM chip 101 becomes disenabled. - The bonding pad TCE2s receives a signal CE2s to set the
SRAM chip 101 to be enabled or disenabled. When the bonding pad TCE2s receives the signal CE2s at a high level, theSRAM chip 101 becomes enabled. When the bonding pad TCE2s receives the signal CE2s at a low level, theSRAM chip 101 becomes disenabled. - The bonding pad TOEB receives a signal OEB to set the output of the data signals DQ0-DQ15 from the
flash memory chip 102 to be enabled or disenabled. When the bonding pad TOEB receives the signal OEB at the low level, the outputs of the data signals DQ0-DQ15 from theflash memory chip 102 become enabled. When the bonding pad TOEB receives the signal OEB at a high level, the outputs of the data signals DQ0-DQ15 from theflash memory chip 102 become disenabled. - The bonding pad TWEB receives a signal WEB at a low level to store data in the
SRAM chip 101 and theflash memory chip 102. - The bonding pads TLBB and TUBB receive signals LBB and UBB which assist addressing for data when handling the lower bytes of data DQ0-DQ7 and the upper bytes of data DQ8-DQ15 separately.
- The bonding pads TVss and TVSS receive the power VSS for the
SRAM chip 101 and theflash memory chip 102. The bonding pad TVCCF receives the power VCC for theflash memory chip 102. The bonding pad TVCCs receives the power VCC for theSRAM chip 101. - The bonding pad TNC receives a signal for a special function (e.g., a write disenable function, or a test) of the
SRAM chip 101 and theflash memory chip 102, and is not connected usually. - The bonding pad TRESETB receives a reset signal for the
SRAM chip 101 and theflash memory chip 102. When the reset signal at a low level is input, theSRAM chip 101 and theflash memory chip 102 are reset and initialized. - The bonding pads TRY/TBY output a signal TRY/TBY to detect whether the
flash memory chip 102 is automatically executing an algorithm or not. That is, when the chip is performing a write or erase process, the output signal TRY/TBY becomes zero. When the automatic algorithm process is on standby, the output signal TRY/TBY becomes 1. - The bonding pad TSA receives an address signal for the
SRAM chip 101. When the input/output to/from theSRAM chip 101 is performed on an 8 bit basis (controlled by a control signal CIOs), an address signal is input. When the input/output to/from theSRAM chip 101 is performed on an 16 bit basis, the terminal is disenabled. - In FIG. 8, according to the arrangement of the
lands 209 and themetal balls 106, the terminal for power supply Vccf to theflash memory chip 102 and the terminal for power supply terminal Vccs to theSRAM chip 101 are close to each other, so that the terminals for power supply Vcc to theflash memory chip 102 and to theSRAM chip 101 can be easily connected to a common source. When a single power source terminal, whose size covers the lands C4 and C5, is provided on a board to which thesemiconductor device 1 is mounted, it is easy to apply the same power voltage to both terminals. - In FIG. 8, according to the arrangement of the
lands 209 and themetal balls 106, the terminal for byte-switch (CIOs) for theSRAM chip 101 is positioned close to the terminal for power supply Vccs. Therefore, it is easy to set the byte-switch terminal to a high (H) level, that is, to select a word (16 bits) mode. When a single power supply terminal, whose size covers the terminals C5 and B5, is provided on a board, the word mode is selected by applying the power (Vcc) to the power supply terminal. - In FIG. 8, according to the arrangement of the
lands 209 and themetal balls 106, the data terminal DQ15 of theflash memory chip 102 and the data terminal SA of theSRAM chip 101 are close to each other, so that theflash memory chip 102 and theSRAM chip 101 are easily set to an 8 bit mode together. When a single power supply terminal, whose size covers the terminals E7 and F8, is provided on the board, it is easy to set theflash memory chip 102 and theSRAM chip 101 to the 8 bit mode together by applying a voltage at a low (L) level to the single power supply terminal. - FIG. 9 shows a signal line pattern on a sample substrate100 (FIG. 1) for the temperature cycle test and the impact test. The signal lines 600 and signal lines on the other component mounting side, which is not shown, form a daisy chain (electric current line connecting all the solder balls in series on the back side of the substrate). In the tests, a stress is applied to the substrate, and the electrical connections between all the solder balls are checked.
- Although the present invention is described in detail by way of the embodiment, the invention is not limited to this, and modifications, such as simple design changes which fall within the scope of the invention, are included in this invention.
- For instance, while the stacked semiconductor chips are the SRAM chip and the flash memory chip, other semiconductor chips may be used.
- The structure of the present invention can be applied to bump electrodes of other semiconductor devices, i.e., in which semiconductor chips are not stacked, are arranged side by side on the substrate in a single package.
- In addition, the structure of the present invention can be applied to bump electrodes of a
semiconductor device 1 which contains a single chip in a single package. - The structure of the present invention can be applied to an LGA (land-grid-array) with bump electrodes which are formed by providing solder on the mount board and connecting the
lands 209 to the solder, and which eliminates themetal balls 106 from the semiconductor device shown in FIG. 2. In this modification, thelands 209 form a grid array, avoiding the corners of the array. On the underside of thesemiconductor device 1, reinforcing lands for solder balls must be provided. - According to the present invention, because the solder balls are excluded from the corners of the grid array, disconnection of the bump electrodes near the corners due to a stress arising from a change in temperature or an impact can be avoided, and a defective electrical connection can be eliminated.
- Moreover, because the solder balls, which are not connected to the semiconductor chip, are provided on the underside of the semiconductor device to absorb a stress arising from a change in temperature or an impact, a stress on the solder balls can be reduced, disconnection of the bump electrodes can be avoided, and a defective electrical connection can be eliminated.
- Moreover, because the metal balls forms the grid array in the area ACT in positions other than the corners and the center area, the number of the signal lines between the lands is limited to two or less while the number of the metal balls is not increased. Therefore, the semiconductor device can be reliably manufactured in a normal process using a normal material, eliminating advanced processes or use of expensive materials. Because the number of lines between the lands is decreased, the signal lines become wider, reducing the connection resistance, and the deterioration of the electric characteristics and disconnection of the lines can be avoided. Thus, the present invention improves the connection strength, simplifies the connections, and reduces the costs, without increasing the number of the balls.
- Moreover, because the connection balls are provided outside the area ACT, a stress on the metal balls in the area ACT is reduced, thereby preventing disconnection, and making the design of signal lines and the manufacturing process easy.
- Moreover, when designing an electronic device system using two or more semiconductor devices, the area to be occupied by two or more semiconductor chips is reduced because the semiconductor chips are stacked. When two or more semiconductor memory chips are stacked, the storage capacity is increased without increasing the area occupied by the chips. When the semiconductor chips, whose operations and functions differ from each other, can switch the width (length) of input/output data (e.g., a byte width, or a bit width), it is easy to meet users' demands without preparing various types of semiconductor devices with different byte widths.
- When stacking two or more chips, the bonding pads with the same functions of, i.e., receiving the same address signals or data signals, are positioned close to each other. This design simplifies the connections, reduces the number of the metal balls, and reduces the size of the package, without increasing the number of the bonding pads on the substrates. Thus, the electronic device system using the semiconductor device of the invention reduces its size, and improves the efficiency of the manufacturing process.
- This invention may be embodied in other forms or carried out in other ways without departing from the spirit thereof. The present embodiments are therefore to be considered in all respects illustrative and not limiting, the scope of the invention being indicated by the appended claims, and all modifications falling within the meaning and range of equivalency are intended to be embraced therein.
Claims (16)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP33652298A JP3179420B2 (en) | 1998-11-10 | 1998-11-10 | Semiconductor device |
JP10-336522 | 1998-11-10 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020105096A1 true US20020105096A1 (en) | 2002-08-08 |
US6459161B1 US6459161B1 (en) | 2002-10-01 |
Family
ID=18300009
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/437,899 Expired - Lifetime US6459161B1 (en) | 1998-11-10 | 1999-11-09 | Semiconductor device with connection terminals in the form of a grid array |
Country Status (6)
Country | Link |
---|---|
US (1) | US6459161B1 (en) |
EP (1) | EP1001462B1 (en) |
JP (1) | JP3179420B2 (en) |
KR (1) | KR20000035363A (en) |
DE (1) | DE69942762D1 (en) |
TW (1) | TW428258B (en) |
Cited By (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6717253B2 (en) * | 2002-01-31 | 2004-04-06 | Advanced Semiconductor Engineering, Inc. | Assembly package with stacked dies and signal transmission plate |
US20050046023A1 (en) * | 2003-08-28 | 2005-03-03 | Renesas Technology Corp. | Semiconductor device |
US20070194436A1 (en) * | 2006-02-17 | 2007-08-23 | Advanced Semiconductor Engineering, Inc. | Ball grid array package |
US20120032327A1 (en) * | 2010-08-09 | 2012-02-09 | Fujitsu Limited | Systems and methods for reinforcing chip packages |
US8716876B1 (en) * | 2011-11-11 | 2014-05-06 | Altera Corporation | Systems and methods for stacking a memory chip above an integrated circuit chip |
US8981547B2 (en) | 2011-10-03 | 2015-03-17 | Invensas Corporation | Stub minimization for multi-die wirebond assemblies with parallel windows |
US9070423B2 (en) | 2013-06-11 | 2015-06-30 | Invensas Corporation | Single package dual channel memory with co-support |
US9224431B2 (en) | 2011-10-03 | 2015-12-29 | Invensas Corporation | Stub minimization using duplicate sets of signal terminals |
US9281271B2 (en) | 2011-10-03 | 2016-03-08 | Invensas Corporation | Stub minimization using duplicate sets of signal terminals having modulo-x symmetry in assemblies without wirebonds to package substrate |
US9281296B2 (en) | 2014-07-31 | 2016-03-08 | Invensas Corporation | Die stacking techniques in BGA memory package for small footprint CPU and memory motherboard design |
US9287216B2 (en) | 2011-07-12 | 2016-03-15 | Invensas Corporation | Memory module in a package |
US9287195B2 (en) | 2011-10-03 | 2016-03-15 | Invensas Corporation | Stub minimization using duplicate sets of terminals having modulo-x symmetry for wirebond assemblies without windows |
US9368477B2 (en) | 2012-08-27 | 2016-06-14 | Invensas Corporation | Co-support circuit panel and microelectronic packages |
US9373565B2 (en) | 2011-10-03 | 2016-06-21 | Invensas Corporation | Stub minimization for assemblies without wirebonds to package substrate |
US9377824B2 (en) | 2011-10-03 | 2016-06-28 | Invensas Corporation | Microelectronic assembly including memory packages connected to circuit panel, the memory packages having stub minimization for wirebond assemblies without windows |
US9484080B1 (en) | 2015-11-09 | 2016-11-01 | Invensas Corporation | High-bandwidth memory application with controlled impedance loading |
US9679613B1 (en) | 2016-05-06 | 2017-06-13 | Invensas Corporation | TFD I/O partition for high-speed, high-density applications |
US9691437B2 (en) | 2014-09-25 | 2017-06-27 | Invensas Corporation | Compact microelectronic assembly having reduced spacing between controller and memory packages |
CN112309875A (en) * | 2020-11-02 | 2021-02-02 | 南方电网科学研究院有限责任公司 | Chip packaging method |
US11301151B2 (en) * | 2020-05-08 | 2022-04-12 | Macronix International Co., Ltd. | Multi-die memory apparatus and identification method thereof |
Families Citing this family (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6558170B1 (en) * | 2000-11-22 | 2003-05-06 | Fci Americas Technology, Inc. | Strain relief for BGA connector |
JP4521984B2 (en) * | 2000-11-29 | 2010-08-11 | 京セラ株式会社 | Multilayer semiconductor device and mounting substrate |
US6472747B2 (en) * | 2001-03-02 | 2002-10-29 | Qualcomm Incorporated | Mixed analog and digital integrated circuits |
US6564986B1 (en) * | 2001-03-08 | 2003-05-20 | Xilinx, Inc. | Method and assembly for testing solder joint fractures between integrated circuit package and printed circuit board |
JP4746770B2 (en) * | 2001-06-19 | 2011-08-10 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
JP4854148B2 (en) * | 2001-08-28 | 2012-01-18 | 富士通セミコンダクター株式会社 | Semiconductor device |
US7061116B2 (en) | 2001-09-26 | 2006-06-13 | Intel Corporation | Arrangement of vias in a substrate to support a ball grid array |
JP4677152B2 (en) * | 2001-09-26 | 2011-04-27 | エルピーダメモリ株式会社 | Semiconductor device |
US6476506B1 (en) * | 2001-09-28 | 2002-11-05 | Motorola, Inc. | Packaged semiconductor with multiple rows of bond pads and method therefor |
JP2004028885A (en) * | 2002-06-27 | 2004-01-29 | Fujitsu Ltd | Semiconductor device, semiconductor package, and method of testing semiconductor device |
JP4030383B2 (en) | 2002-08-26 | 2008-01-09 | 株式会社ルネサステクノロジ | Semiconductor device and manufacturing method thereof |
US6762495B1 (en) * | 2003-01-30 | 2004-07-13 | Qualcomm Incorporated | Area array package with non-electrically connected solder balls |
US20040227233A1 (en) * | 2003-05-16 | 2004-11-18 | Nokia Corporation | Interconnection pattern design |
JP4303610B2 (en) * | 2003-05-19 | 2009-07-29 | 富士フイルム株式会社 | Multilayer wiring board, component mounting method, and imaging apparatus |
US6965170B2 (en) * | 2003-11-18 | 2005-11-15 | International Business Machines Corporation | High wireability microvia substrate |
US20090078745A1 (en) * | 2007-09-26 | 2009-03-26 | Ee Hua Wong | Method for forming interconnects |
JP4860641B2 (en) * | 2008-01-31 | 2012-01-25 | 日立オートモティブシステムズ株式会社 | Electronic component circuit board |
KR101744756B1 (en) * | 2010-06-08 | 2017-06-09 | 삼성전자 주식회사 | Semiconductor packages |
WO2013052323A1 (en) * | 2011-10-03 | 2013-04-11 | Invensas Corporation | Stub minimization using duplicate sets of terminals for wirebond assemblies without windows |
WO2013052345A1 (en) * | 2011-10-03 | 2013-04-11 | Invensas Corporation | Stub minimization for assemblies without wirebonds to package substrate |
JP2015041647A (en) * | 2013-08-20 | 2015-03-02 | 船井電機株式会社 | Semiconductor package |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5853837A (en) * | 1981-09-25 | 1983-03-30 | Sharp Corp | Electronic circuit parts |
US4990996A (en) | 1987-12-18 | 1991-02-05 | Zilog, Inc. | Bonding pad scheme |
JPH01217931A (en) * | 1988-02-26 | 1989-08-31 | Hitachi Ltd | Flip chip |
JPH0338737A (en) | 1989-07-05 | 1991-02-19 | Seiko Epson Corp | CPU runaway prevention device |
US5334857A (en) * | 1992-04-06 | 1994-08-02 | Motorola, Inc. | Semiconductor device with test-only contacts and method for making the same |
US5729894A (en) | 1992-07-21 | 1998-03-24 | Lsi Logic Corporation | Method of assembling ball bump grid array semiconductor packages |
JP3287673B2 (en) * | 1993-11-30 | 2002-06-04 | 富士通株式会社 | Semiconductor device |
JPH07245360A (en) | 1994-03-02 | 1995-09-19 | Toshiba Corp | Semiconductor package and its manufacture |
JP3171297B2 (en) * | 1994-07-29 | 2001-05-28 | 富士通株式会社 | Package mounting method |
US5528083A (en) * | 1994-10-04 | 1996-06-18 | Sun Microsystems, Inc. | Thin film chip capacitor for electrical noise reduction in integrated circuits |
JPH08298269A (en) * | 1995-04-25 | 1996-11-12 | Toshiba Microelectron Corp | Semiconductor device and manufacture thereof |
JP3310499B2 (en) * | 1995-08-01 | 2002-08-05 | 富士通株式会社 | Semiconductor device |
JP3432982B2 (en) * | 1995-12-13 | 2003-08-04 | 沖電気工業株式会社 | Method for manufacturing surface mount semiconductor device |
JPH1070153A (en) * | 1996-08-26 | 1998-03-10 | Hitachi Ltd | How to connect electronic components |
JPH1092965A (en) * | 1996-09-19 | 1998-04-10 | Toshiba Corp | Surface mount semiconductor package |
US5796169A (en) | 1996-11-19 | 1998-08-18 | International Business Machines Corporation | Structurally reinforced ball grid array semiconductor package and systems |
JP2908373B2 (en) | 1997-03-28 | 1999-06-21 | 埼玉日本電気株式会社 | Groove ball grid array |
US6157085A (en) * | 1998-04-07 | 2000-12-05 | Citizen Watch Co., Ltd. | Semiconductor device for preventing exfoliation from occurring between a semiconductor chip and a resin substrate |
JP2000100851A (en) * | 1998-09-25 | 2000-04-07 | Sony Corp | Semiconductor substrate and manufacture thereof and structure and method for mounting semiconductor parts |
-
1998
- 1998-11-10 JP JP33652298A patent/JP3179420B2/en not_active Expired - Lifetime
-
1999
- 1999-11-09 EP EP99122317A patent/EP1001462B1/en not_active Expired - Lifetime
- 1999-11-09 US US09/437,899 patent/US6459161B1/en not_active Expired - Lifetime
- 1999-11-09 TW TW088119696A patent/TW428258B/en not_active IP Right Cessation
- 1999-11-09 DE DE69942762T patent/DE69942762D1/en not_active Expired - Lifetime
- 1999-11-10 KR KR1019990049612A patent/KR20000035363A/en not_active Ceased
Cited By (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6717253B2 (en) * | 2002-01-31 | 2004-04-06 | Advanced Semiconductor Engineering, Inc. | Assembly package with stacked dies and signal transmission plate |
US20050046023A1 (en) * | 2003-08-28 | 2005-03-03 | Renesas Technology Corp. | Semiconductor device |
US7479705B2 (en) * | 2003-08-28 | 2009-01-20 | Renesas Technology Corp. | Semiconductor device |
US20090091031A1 (en) * | 2003-08-28 | 2009-04-09 | Noriyuki Takahashi | Semiconductor device |
US7615872B2 (en) | 2003-08-28 | 2009-11-10 | Renesas Technology Corp. | Semiconductor device |
US20070194436A1 (en) * | 2006-02-17 | 2007-08-23 | Advanced Semiconductor Engineering, Inc. | Ball grid array package |
US20120032327A1 (en) * | 2010-08-09 | 2012-02-09 | Fujitsu Limited | Systems and methods for reinforcing chip packages |
US9508629B2 (en) | 2011-07-12 | 2016-11-29 | Invensas Corporation | Memory module in a package |
US9287216B2 (en) | 2011-07-12 | 2016-03-15 | Invensas Corporation | Memory module in a package |
US10692842B2 (en) | 2011-10-03 | 2020-06-23 | Invensas Corporation | Microelectronic package including microelectronic elements having stub minimization for wirebond assemblies without windows |
US9423824B2 (en) | 2011-10-03 | 2016-08-23 | Invensas Corporation | Stub minimization for multi-die wirebond assemblies with parallel windows |
US9281271B2 (en) | 2011-10-03 | 2016-03-08 | Invensas Corporation | Stub minimization using duplicate sets of signal terminals having modulo-x symmetry in assemblies without wirebonds to package substrate |
US10032752B2 (en) | 2011-10-03 | 2018-07-24 | Invensas Corporation | Microelectronic package having stub minimization using symmetrically-positioned duplicate sets of terminals for wirebond assemblies without windows |
US8981547B2 (en) | 2011-10-03 | 2015-03-17 | Invensas Corporation | Stub minimization for multi-die wirebond assemblies with parallel windows |
US9287195B2 (en) | 2011-10-03 | 2016-03-15 | Invensas Corporation | Stub minimization using duplicate sets of terminals having modulo-x symmetry for wirebond assemblies without windows |
US9679876B2 (en) | 2011-10-03 | 2017-06-13 | Invensas Corporation | Microelectronic package having at least two microelectronic elements that are horizontally spaced apart from each other |
US9373565B2 (en) | 2011-10-03 | 2016-06-21 | Invensas Corporation | Stub minimization for assemblies without wirebonds to package substrate |
US9377824B2 (en) | 2011-10-03 | 2016-06-28 | Invensas Corporation | Microelectronic assembly including memory packages connected to circuit panel, the memory packages having stub minimization for wirebond assemblies without windows |
US9224431B2 (en) | 2011-10-03 | 2015-12-29 | Invensas Corporation | Stub minimization using duplicate sets of signal terminals |
US10643977B2 (en) | 2011-10-03 | 2020-05-05 | Invensas Corporation | Microelectronic package having stub minimization using symmetrically-positioned duplicate sets of terminals for wirebond assemblies without windows |
US10090280B2 (en) | 2011-10-03 | 2018-10-02 | Invensas Corporation | Microelectronic package including microelectronic elements having stub minimization for wirebond assemblies without windows |
US9496243B2 (en) | 2011-10-03 | 2016-11-15 | Invensas Corporation | Microelectronic assembly with opposing microelectronic packages each having terminals with signal assignments that mirror each other with respect to a central axis |
US9679838B2 (en) | 2011-10-03 | 2017-06-13 | Invensas Corporation | Stub minimization for assemblies without wirebonds to package substrate |
US9515053B2 (en) | 2011-10-03 | 2016-12-06 | Invensas Corporation | Microelectronic packaging without wirebonds to package substrate having terminals with signal assignments that mirror each other with respect to a central axis |
US9530458B2 (en) | 2011-10-03 | 2016-12-27 | Invensas Corporation | Stub minimization using duplicate sets of signal terminals |
US8716876B1 (en) * | 2011-11-11 | 2014-05-06 | Altera Corporation | Systems and methods for stacking a memory chip above an integrated circuit chip |
US9368477B2 (en) | 2012-08-27 | 2016-06-14 | Invensas Corporation | Co-support circuit panel and microelectronic packages |
US9070423B2 (en) | 2013-06-11 | 2015-06-30 | Invensas Corporation | Single package dual channel memory with co-support |
US9460758B2 (en) | 2013-06-11 | 2016-10-04 | Invensas Corporation | Single package dual channel memory with co-support |
US9281296B2 (en) | 2014-07-31 | 2016-03-08 | Invensas Corporation | Die stacking techniques in BGA memory package for small footprint CPU and memory motherboard design |
US9691437B2 (en) | 2014-09-25 | 2017-06-27 | Invensas Corporation | Compact microelectronic assembly having reduced spacing between controller and memory packages |
US10026467B2 (en) | 2015-11-09 | 2018-07-17 | Invensas Corporation | High-bandwidth memory application with controlled impedance loading |
US9484080B1 (en) | 2015-11-09 | 2016-11-01 | Invensas Corporation | High-bandwidth memory application with controlled impedance loading |
US9928883B2 (en) | 2016-05-06 | 2018-03-27 | Invensas Corporation | TFD I/O partition for high-speed, high-density applications |
US9679613B1 (en) | 2016-05-06 | 2017-06-13 | Invensas Corporation | TFD I/O partition for high-speed, high-density applications |
US11301151B2 (en) * | 2020-05-08 | 2022-04-12 | Macronix International Co., Ltd. | Multi-die memory apparatus and identification method thereof |
CN112309875A (en) * | 2020-11-02 | 2021-02-02 | 南方电网科学研究院有限责任公司 | Chip packaging method |
Also Published As
Publication number | Publication date |
---|---|
US6459161B1 (en) | 2002-10-01 |
JP3179420B2 (en) | 2001-06-25 |
TW428258B (en) | 2001-04-01 |
EP1001462A3 (en) | 2000-12-13 |
EP1001462B1 (en) | 2010-09-15 |
KR20000035363A (en) | 2000-06-26 |
DE69942762D1 (en) | 2010-10-28 |
JP2000150699A (en) | 2000-05-30 |
EP1001462A2 (en) | 2000-05-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6459161B1 (en) | Semiconductor device with connection terminals in the form of a grid array | |
US5744827A (en) | Three dimensional stack package device having exposed coupling lead portions and vertical interconnection elements | |
US7104804B2 (en) | Method and apparatus for memory module circuit interconnection | |
US5726492A (en) | Semiconductor module including vertically mounted semiconductor chips | |
US6674175B2 (en) | Ball grid array chip packages having improved testing and stacking characteristics | |
US5677569A (en) | Semiconductor multi-package stack | |
US6438045B1 (en) | Redundancy mapping in a multichip semiconductor package | |
US7479408B2 (en) | Stack package made of chip scale packages | |
US7259450B2 (en) | Double-packaged multi-chip semiconductor module | |
US6812565B2 (en) | Semiconductor device and a method of manufacturing the same | |
US6388318B1 (en) | Surface mount-type package of ball grid array with multi-chip mounting | |
US6617695B1 (en) | Semiconductor device and semiconductor module using the same | |
EP2362416B1 (en) | Multi-die module | |
US6879047B1 (en) | Stacking structure for semiconductor devices using a folded over flexible substrate and method therefor | |
US6013953A (en) | Semiconductor device with improved connection reliability | |
US20230284382A1 (en) | Semiconductor device, electronic device, and method for manufacturing semiconductor device | |
US7227258B2 (en) | Mounting structure in integrated circuit module | |
JP2004253667A (en) | Semiconductor device, its manufacturing method, and semiconductor package | |
JPH1174449A (en) | Memory module | |
US6797993B2 (en) | Monolithic IC package | |
JP3846777B2 (en) | Ball grid array package | |
US20080079133A1 (en) | Stack type semiconductor device package | |
KR20000051969A (en) | Printed circuit board module | |
JPH02265266A (en) | Semiconductor devices and memory module devices | |
JPH10284682A (en) | Memory module |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NEC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SATO, MITSUTAKA;HIRATA, MASAYOSHI;SUZUKI, YASUHIRO;AND OTHERS;REEL/FRAME:010390/0595 Effective date: 19991102 Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SATO, MITSUTAKA;HIRATA, MASAYOSHI;SUZUKI, YASUHIRO;AND OTHERS;REEL/FRAME:010390/0595 Effective date: 19991102 Owner name: FUJITSU LIMITED, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SATO, MITSUTAKA;HIRATA, MASAYOSHI;SUZUKI, YASUHIRO;AND OTHERS;REEL/FRAME:010390/0595 Effective date: 19991102 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013782/0134 Effective date: 20021101 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: FUJITSU MICROELECTRONICS LIMITED, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:022248/0521 Effective date: 20090123 Owner name: FUJITSU MICROELECTRONICS LIMITED,JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:022248/0521 Effective date: 20090123 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:025375/0948 Effective date: 20100401 |
|
AS | Assignment |
Owner name: FUJITSU SEMICONDUCTOR LIMITED, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:FUJITSU MICROELECTRONICS LIMITED;REEL/FRAME:027158/0222 Effective date: 20100401 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: SOCIONEXT INC., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU SEMICONDUCTOR LIMITED;REEL/FRAME:037874/0625 Effective date: 20160129 |
|
AS | Assignment |
Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KABUSHIKI KAISHA TOSHIBA;REEL/FRAME:043894/0217 Effective date: 20170906 |
|
AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF ADDRESS;ASSIGNOR:RENESAS ELECTRONICS CORPORATION;REEL/FRAME:044928/0001 Effective date: 20150806 |