US20020094603A1 - Three-dimensional memory stacking using anisotropic epoxy interconnections - Google Patents
Three-dimensional memory stacking using anisotropic epoxy interconnections Download PDFInfo
- Publication number
- US20020094603A1 US20020094603A1 US10/092,073 US9207302A US2002094603A1 US 20020094603 A1 US20020094603 A1 US 20020094603A1 US 9207302 A US9207302 A US 9207302A US 2002094603 A1 US2002094603 A1 US 2002094603A1
- Authority
- US
- United States
- Prior art keywords
- base
- pads
- frame
- transposer
- conductive
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004593 Epoxy Substances 0.000 title claims abstract description 85
- 239000000758 substrate Substances 0.000 claims abstract description 54
- 238000000034 method Methods 0.000 claims description 50
- 230000004907 flux Effects 0.000 claims description 26
- 230000002093 peripheral effect Effects 0.000 claims description 13
- 239000004020 conductor Substances 0.000 claims description 9
- 238000003475 lamination Methods 0.000 claims description 7
- 229910000679 solder Inorganic materials 0.000 description 52
- 239000002245 particle Substances 0.000 description 21
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 20
- 230000008569 process Effects 0.000 description 17
- 239000000463 material Substances 0.000 description 15
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 10
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 10
- 229910052737 gold Inorganic materials 0.000 description 10
- 239000010931 gold Substances 0.000 description 10
- 229910052759 nickel Inorganic materials 0.000 description 10
- 229910052718 tin Inorganic materials 0.000 description 10
- 238000004140 cleaning Methods 0.000 description 9
- 230000008018 melting Effects 0.000 description 5
- 238000002844 melting Methods 0.000 description 5
- 239000002184 metal Substances 0.000 description 5
- 229910052751 metal Inorganic materials 0.000 description 5
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 4
- 238000001723 curing Methods 0.000 description 4
- 239000007788 liquid Substances 0.000 description 4
- 229910052709 silver Inorganic materials 0.000 description 4
- 239000004332 silver Substances 0.000 description 4
- 239000011135 tin Substances 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 3
- 239000000203 mixture Substances 0.000 description 3
- 125000006850 spacer group Chemical group 0.000 description 3
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 239000004952 Polyamide Substances 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 239000004033 plastic Substances 0.000 description 2
- 238000007747 plating Methods 0.000 description 2
- 229920002647 polyamide Polymers 0.000 description 2
- 238000006116 polymerization reaction Methods 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 231100000331 toxic Toxicity 0.000 description 2
- 230000002588 toxic effect Effects 0.000 description 2
- HSGAUFABPUECSS-UHFFFAOYSA-N [Ag][Cu][Sn][Bi] Chemical compound [Ag][Cu][Sn][Bi] HSGAUFABPUECSS-UHFFFAOYSA-N 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 230000000712 assembly Effects 0.000 description 1
- 238000000429 assembly Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000005260 corrosion Methods 0.000 description 1
- 230000007797 corrosion Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 239000012530 fluid Substances 0.000 description 1
- 238000009472 formulation Methods 0.000 description 1
- 238000013007 heat curing Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000012299 nitrogen atmosphere Substances 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 238000005476 soldering Methods 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
- H05K1/141—One or more single auxiliary printed circuits mounted on a main printed circuit, e.g. modules, adapters
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0652—Bump or bump-like direct electrical connections from substrate to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06572—Auxiliary carrier between devices, the carrier having an electrical connection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06582—Housing for the assembly, e.g. chip scale package [CSP]
- H01L2225/06586—Housing with external bump or bump-like connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01087—Francium [Fr]
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
- H05K1/144—Stacked arrangements of planar printed circuit boards
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10378—Interposers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10431—Details of mounted components
- H05K2201/10507—Involving several components
- H05K2201/10515—Stacked components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10674—Flip chip
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/20—Details of printed circuits not provided for in H05K2201/01 - H05K2201/10
- H05K2201/2018—Presence of a frame in a printed circuit or printed circuit assembly
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/36—Assembling printed circuits with other printed circuits
- H05K3/368—Assembling printed circuits with other printed circuits parallel to each other
Definitions
- the present invention relates generally to chip stacks, and more particularly to a chip stack which employs the use of an anisotropic epoxy as an alternative to solder to facilitate the interconnection of the various components of the chip stack.
- Z-Stacking perhaps one of the most commonly used techniques to increase memory capacity is the stacking of memory devices into a vertical chip stack, sometimes referred to as 3D packaging or Z-Stacking.
- Z-Stacking from two (2) to as many as eight (8) memory devices or other integrated circuit (IC) chips are interconnected in a single component (i.e., chip stack) which is mountable to the “footprint” typically used for a single package device such as a packaged chip.
- TSOP thin small outline package
- LCC leadless chip carrier
- chip stacks which are relatively easy and inexpensive to manufacture, and are well suited for use in a multitude of differing applications.
- the chip stack disclosed in the parent application provides yet a further alternative arrangement and technique for forming a volumetrically efficient chip stack.
- connections are routed from the bottom of the chip stack to the perimeter thereof so that interconnections can be made vertically which allows multiple integrated circuit chips such as BGA, CSP, fine pitch BGA, or flip chip devices to be stacked in a manner providing the potential for significant increases in the production rate of the chip stack and resultant reductions in the cost thereof.
- solder is the interconnect medium used to form the various interconnections between the components of the chip stacks.
- the current trend in electronics is for more functionality in a small device. This generally means more I/O's in a smaller package. Interconnecting these smaller devices in turn requires a denser circuit board or other interconnection scheme.
- the use of solder as the interconnect medium becomes increasingly less attractive. In this respect, smaller sizes require tighter control over such variables as solder paste and deposition, part geometries, reflow temperatures, etc.
- occurrences of solder bridging between neighboring interconnects becomes more common and difficult to control.
- the smaller dimensions make post assembly cleaning very difficult. With regard to such cleaning, CFC's are no longer allowed, with water washable flux being difficult to remove in small cavities due to the high surface tension of water. Either no-clean flux must be used or the chip stack assembly must be designed with cleaning objectives in mind.
- solder as an interconnect medium creates further challenges in relation to the three-dimensional stacking of devices.
- the rework of a stacked assembly becomes difficult, tedious, and labor intensive. Accordingly, the first pass yield must be high. Solder bridging or solder opens cannot be tolerated in such chip stacks.
- the present invention eliminates many of the problems and challenges arising as a result of the use of solder as the interconnect medium by providing a chip stack and method of stacking integrated circuit (IC) devices using an anisotropic epoxy for the interconnections between the layers as an alternative to solder.
- Anisotropic epoxy consists of a fast cure epoxy containing small conductive particles uniformly dispersed within the epoxy component of the material. The density of particles is limited to the amount that does not cause contact from particle to particle.
- the epoxy may be in the form of a liquid or film. Typically, gold plated nickel particles of uniform size anywhere from five to ten microns in diameter are used. The liquid is dispensed or film placed between opposing conductive pads, with heat and pressure thereafter being applied.
- the particles With pressure, particles are trapped between the conductive pads, thus forming a conductive conduit between the pads.
- the heat then cures the epoxy which holds the structure (i.e., layers) together. If the pads are nickel/gold plated, the particles form a pressure contact between the pads. If the pads are plated with a tin based metal and sufficient heat is applied, the particles form a metallugical connection between the pads.
- the composition of the particles does not include any toxic metal such as lead.
- the processing window associated with the use of an anisotropic epoxy as the interconnect medium in the chip stack is very tolerant, with process temperatures being below 200° C. Once cured, the anisotropic epoxy does not reflow at temperatures above 200° C.
- Chip stacks assembled through the use of the anisotropic epoxy can be easily made using a panel format, then separating the stacks using standard PCB routing procedures. For example, typical panels 4 inches by 51 ⁇ 2 inches with multiple stack sites (16 or more on a panel) may be processed then stacked in a stacking fixture, and cured with heat and pressure as provided by a lamination press. The panels can easily be designed with multiple devices per layer for each resultant chip stack.
- a chip stack comprising at least two base layers (i.e., an upper base layer and a lower base layer).
- Each of the base layers includes a base substrate having a first conductive pattern disposed thereon.
- the chip stack further comprises at least one interconnect frame having a second conductive pattern disposed thereon.
- the interconnect frame is disposed between the upper and lower base layers, with the second conductive pattern being electrically connected to the first conductive pattern of each of the base layers via an anisotropic epoxy.
- the chip stack comprises at least two integrated circuit chips which are electrically connected to respective ones of the first conductive patterns via the anisotropic epoxy.
- the integrated circuit chip electrically connected to the first conductive pattern of the lower base layer is at least partially circumvented by the interconnect frame and at least partially covered by the upper base layer.
- the chip stack further preferably comprises a transposer layer which includes a transposer substrate having a third conductive pattern disposed thereon.
- the first conductive pattern of the lower base layer is electrically connected to the third conductive pattern of the transposer layer via the anisotropic epoxy.
- the base substrate of each of the base layers defines opposed, generally planar top and bottom surfaces.
- the first conductive pattern itself comprises first and second sets of base pads which are disposed on the top surface of the base substrate, with the base pads of the second set being electrically connected to respective ones of the base pads of the first set via conductive traces.
- the first conductive pattern includes a third set of base pads disposed on the bottom surface of the base substrate and electrically connected to respective ones of the base pads of the second set. More particularly, each of the base pads of the second set is preferably electrically connected to a respective one of the base pads of the third set via a base feed-through hole.
- the base feed-through hole may be plugged with a conductive material selected from the group consisting of nickel, gold, tin, silver epoxy, and combinations thereof.
- the integrated circuit chips are disposed upon respective ones of the top surfaces of the base substrates and electrically connected to at least some of the base pads of respective ones of the first sets via solder or the anisotropic epoxy. Additionally, the base pads of the second set of the lower base layer are electrically connected to the second conductive pattern of the interconnect frame via the anisotropic epoxy, as are the base pads of the third set of the upper base layer.
- the interconnect frame of the chip stack itself defines opposed, generally planar top and bottom surfaces, with the second conductive pattern comprising first and second sets of frame pads disposed on respective ones of the top and bottom surfaces.
- Each of the frame pads of the first set is electrically connected to a respective one of the frame pads of the second set via a frame feed-through hole which also may be plugged with a conductive material preferably selected from the group consisting of nickel, gold, tin, silver epoxy, and combinations thereof.
- the interconnect frame is preferably disposed between the upper and lower base layers such that the frame pads of the second set are electrically connected to respective ones of the base pads of the second set of the lower base layer via the anisotropic epoxy, with the frame pads of the first set being electrically connected to respective ones of the base pads of the third set of the upper base layer via the anisotropic epoxy.
- the transposer substrate of the present chip stack also defines opposed, generally planar top and bottom surfaces, with the third conductive pattern comprising first and second sets of transposer pads disposed on respective ones of the top and bottom surface of the transposer substrate.
- the transposer pads of the first set are electrically connected to respective ones of the transposer pads of the second set.
- the base pads of the third set of the lower base layer are electrically connected to respective ones of the transposer pads of the first set via the anisotropic epoxy.
- the transposer pads of the first set, the frame pads of the first and second sets, and the base pads of the second and third sets are preferably arranged identical patterns.
- the transposer and base substrates each preferably have a generally rectangular configuration defining opposed pairs of longitudinal and lateral peripheral edge segments.
- the interconnect frame itself preferably has a generally rectangular configuration defining opposed pairs of longitudinal and lateral side sections.
- the transposer pads of the first set extend along the longitudinal and lateral peripheral edge segments of the transposer substrate.
- the first and second sets of frame pads extend along the longitudinal and lateral side sections of the interconnect frame, with the second and third sets of base pads extending along the longitudinal and lateral peripheral edge segments of the base substrate.
- Each of the transposer pads of the second set preferably has a generally spherical configuration.
- Each of the integrated circuit chips of the present chip stack preferably comprises a body having opposed, generally planar top and bottom surfaces, and a plurality of conductive contacts disposed on the bottom surface of the body.
- the conductive contacts of each of the integrated circuit chips are electrically connected to respective ones of the base pads of the first set of a respective one of the first conductive patterns.
- the electrical connection of the integrated circuit chips to respective ones of the first conductive patterns may be facilitated through the use of solder or through the use of the anisotropic epoxy.
- the transposer pads of the second set, the base pads of the first set, and the conductive contacts are themselves preferably arranged in identical patterns.
- the chip stack may further comprise a layer of flux/underfill (also referred to as a “no flow-fluxing underfill”) disposed between the bottom surface of the body of each of the integrated circuit chips and respective ones of the top surfaces of the base substrates.
- a layer of flux/underfill may be spread over the base pads of the first set of a respective one of the first conductive patterns.
- the body of each of the integrated circuit chips and the interconnect frame are preferably sized relative to each other such that the top surface of the body of the integrated circuit chip electrically connected to the lower base panel and at least partially circumvented by the interconnect frame does not protrude beyond the top surface thereof.
- the integrated circuit chips are preferably selected from the group consisting of a CSP (Chip Scale Package) such as a BGA (ball grid array) device, a fine pitch BGA device, and a flip chip device.
- the integrated circuit chips may also comprise LP (leaded plastic) devices or packages such as TSOP (thin small outline package) and TQFP devices.
- the integrated circuit chips may comprise bare die devices as well.
- the transposer and base substrates are each preferably fabricated from a polyamide or other suitable circuit board material which may be as thin as about 0.010 inches.
- a chip stack of the present invention may be assembled to include more than two base layers, more than one interconnect frame, and more than two integrated circuit chips.
- a multiplicity of additional interconnect frames, base layers, and integrated circuit chips may be included in the chip stack, with the second conductive pattern of each of the interconnect frames being electrically connected to the first conductive patterns of any adjacent pair of base layers via the anisotropic epoxy, and each of the integrated circuit chips being electrically connected to the first conductive pattern of a respective one of the base layers.
- the chip stack of the present invention may be assembled to include differing types of integrated circuit chips, i.e., an intermix of different types of packaged chips and bare die devices in any combination.
- a method of assembling a chip stack comprises the initial step of electrically connecting an integrated circuit chip to a first conductive pattern of a base layer.
- the integrated circuit chip may be electrically connected to the base layer either through the use of solder or the anisotropic epoxy.
- a second conductive pattern of an interconnect frame is electrically connected to the first conductive pattern via the anisotropic epoxy such that the interconnect frame at least partially circumvents the integrated circuit chip.
- Another integrated circuit chip is then electrically connected to the first conductive pattern of another base layer.
- the first conductive pattern of one of the base layers is then electrically connected to the second conductive pattern of the interconnect frame via the anisotropic epoxy such that one of the integrated circuit chips is disposed between the base layers.
- the method may further comprise the step of electrically connecting the first conductive pattern of one of the base layers to a third conductive pattern of a transposer layer via the anisotropic epoxy.
- a layer of flux/underfill may be applied to (i.e., spread over) each of the base layers over portions of the first conductive patterns prior to the electrical connection of respective ones of the integrated circuit chips thereto.
- a method of assembling a chip stack which comprises the initial steps of providing a transposer panel, at least two base panels, and at least one frame panel which each have opposed surfaces and a plurality of conductive pads disposed on the opposed surfaces thereof.
- a plurality of integrated circuit chips are also provided which each have opposed sides and include conductive contacts disposed on one of the sides thereof.
- an anisotropic epoxy is dispensed on at least some of the conductive pads of each of the transposer, base, and frame panels.
- Integrated circuit chips are then placed upon each of the base panels such that the conductive contacts of each of the integrated circuit chips are disposed on at least some of the conductive pads of respective ones of the base panels.
- one of the base panels is stacked upon the transposer panel such that at least some of the conductive pads of the base panel are disposed on at least some of the conductive pads of the transposer panel.
- the frame panel is then stacked upon the base panel such that at least some of the conductive pads of the frame panel are disposed on at least some of the conductive pads of the base panel.
- Another base panel is then stacked upon the frame panel such that at least some of the conductive pads of the base panel are disposed on at least some of the conductive of the frame panel.
- the assembly method further comprises the step of placing the chip stack into a heated lamination press to cure the anisotropic epoxy, thereby securing the base panels, frame panel(s), and transposer panel to each other.
- the curing process also facilitates the bonding of the conductive contacts of the integrated circuit chips to the conductive pads of respective ones of base panels in the event the anisotropic epoxy is employed as the interconnect medium therebetween.
- solder may alternatively be used as the interconnect medium between the integrated circuit chips and the base panels. If solder is used as the interconnect medium, the integrated circuit chips 70 will typically be pre-attached to the base panels through a solder reflow process.
- the assembly method may further comprise the steps of stacking spacer sheets between one of the base panels and the transposer panel, and between the frame panel and each of the base panels.
- the spacer sheets each have opposed surfaces and a plurality of openings disposed therein. When stacked between the base and transposer panels and between the frame and base panels, the openings of the spacer sheets are aligned with the conductive pads of such panels.
- FIG. 1 is a top perspective view of a chip stack constructed in accordance with the present invention
- FIG. 2 is a cross-sectional view of the chip stack taken along line 2 - 2 of FIG. 1;
- FIG. 3 is an enlargement of the encircled region 3 shown in FIG. 2;
- FIG. 4 is an exploded view of the chip stack shown in FIG. 1;
- FIG. 5 is an exploded view of the various panels which are stacked upon each other in accordance with a preferred method of assembling the chip stack of the present invention
- FIG. 6 is a partial cross-sectional view of the panels shown in FIG. 5 as stacked upon each other prior to an epoxy curing step of the present assembly method;
- FIG. 7 is an enlargement of the encircled region 7 shown in FIG. 8.
- FIG. 8 is partial cross-sectional view of the panels shown in FIG. 5 as stacked upon each other subsequent to the completion of the epoxy curing step of the present assembly method.
- FIG. 1 perspectively illustrates a chip stack 10 assembled in accordance with the present invention.
- the chip stack 10 comprises at least two identically configured base layers 12 .
- Each of the base layers 12 itself comprises a rectangularly configured base substrate 14 which defines a generally planar top surface 16 , a generally planar bottom surface 18 , an opposed pair of longitudinal peripheral edge segments 20 , and an opposed pair of lateral peripheral edge segments 22 .
- first conductive pattern Disposed on the base substrate 14 of each base layer 12 is a first conductive pattern which itself preferably comprises a first set of base pads 24 and a second set of base pads 26 which are each disposed on the top surface 16 of the base substrate 14 .
- the base pads 24 of the first set are preferably arranged in a generally rectangular pattern or array in the central portion of the base substrate 14 , with the base pads 26 of the second set extending linearly along the longitudinal and lateral peripheral edge segments 20 , 22 of the base substrate 14 .
- the base pads 24 of the first set are electrically connected to respective ones of the base pads 26 of the second set via conductive traces 28 .
- the first conductive pattern of each base layer 12 comprises a third set of base pads 30 which is disposed on the bottom surface 18 of the base substrate 14 .
- the base pads 30 of the third set are preferably arranged in an identical pattern to the base pads 26 of the second set, and extend linearly along the longitudinal and lateral peripheral edge segments 20 , 22 of the base substrate 14 such that each of the base pads 30 of the third set is aligned with and electrically connected to a respective one of the base pads 26 of the second set.
- each of the base pads 26 of the second set is electrically connected to a respective one of the base pads 30 of the third set via a base feed-through hole 32 .
- Each base feed-through hole 32 may be plugged with a conductive material or may be left open. If the holes 32 are plugged, the conductive material is preferably selected from the group consisting of nickel, gold, tin, silver epoxy, and combinations thereof.
- the base pads 26 , 30 of the second and third sets, as well as the base pads 24 of the first set may each be rectangular, oval, or circular in shape. In this respect, each base feed-through hole 32 preferably extends axially between each corresponding, coaxially aligned pair of the base pads 26 , 30 of the second and third sets.
- the chip stack 10 of the present invention comprises at least one rectangularly configured interconnect frame 34 .
- the interconnect frame 34 defines a generally planar top surface 36 , a generally planar bottom surface 38 , an opposed pair of longitudinal side sections 40 , and an opposed pair of lateral side sections 42 .
- Disposed on the interconnect frame 34 is a second conductive pattern which itself preferably comprises a first set of frame pads 44 disposed on the top surface 36 , and a second set of frame pads 46 disposed on the bottom surface 38 .
- the frame pads 44 , 46 of the first and second sets are preferably arranged in patterns which are identical to each other, and to the patterns of the second and third sets of base pads 26 , 30 of each of the base layers 12 .
- the frame pads 44 , 46 of the first and second sets each extend linearly along the longitudinal and lateral side sections 40 , 42 of the interconnect frame 34 , with each of the frame pads 44 of the first set being aligned with and electrically connected to a respective one of the frame pads 46 of the second set.
- the electrical connection of each of the frame pads 44 of the first set to a respective one of the frame pads 46 of the second set is preferably accomplished via a frame feed-through hole 48 which also may be plugged with a conductive material or may be left open.
- the conductive material is preferably selected from the same group used as the conductive material to plug the base feed-through holes 32 , i.e., nickel, gold, tin, silver epoxy, and combinations thereof.
- Each of the frame feed-through holes 48 preferably extends axially between a corresponding, coaxially aligned pair of the frame pads 44 , 46 of the first and second sets, with the plugging of the frame feed-through holes 48 preferably occurring prior to the surface plating of the frame pads 44 , 46 of the first and second sets to respective ones of the top and bottom surfaces 36 , 38 of the interconnect frame 34 .
- the interconnect frame 34 is disposed between the base layers 12 , with the second conductive pattern of the interconnect frame 34 being electrically connected to the first conductive pattern of each of the base layers 12 . More particularly, the frame pads 46 of the second set are electrically connected to respective ones of the base pads 26 of the second set of one of the base layers 12 (i.e., the base layer 12 immediately below the interconnect frame 34 in the chip stack 10 ), with the frame pads 44 of the first set being electrically connected to respective ones of the base pads 30 of the third set of one of the base layers 12 (i.e., the base layer 12 immediately above the interconnect frame 34 in the chip stack 10 ).
- each coaxially aligned pair of frame pads 44 , 46 of the first and second sets is itself coaxially aligned with a coaxially aligned set of base pads 26 , 30 of the second and third sets of each of the adjacent base layers 12 .
- the electrical connection of the second conductive pattern of the interconnect frame 34 to the first conductive pattern of each of the adjacent base layers 12 is preferably facilitated via an anisotropic epoxy 49 .
- the anisotropic epoxy 49 comprises a fast cure epoxy component 50 which contains small conductive particles 51 uniformly dispersed therewithin. As indicated above, the density of the particles 51 is limited to the amount that does not cause contact therebetween.
- the epoxy component 50 may be in the form of a liquid or film.
- gold plated nickel particles 51 of uniform size anywhere from 5 to 10 microns in diameter are used in the anisotropic epoxy 49 .
- the composition of these particles 51 does not include any toxic materials (e.g., lead).
- the anisotropic epoxy 49 is dispensed (if a liquid) or placed (if a film) between respective opposing, coaxially aligned sets of the base and frame pads 26 , 30 , 44 , 46 , with heat and pressure thereafter being applied. With pressure, the particles 51 are trapped between a respective opposing set of the base and frame pads 26 , 30 , 44 , 46 , thus forming a conductive conduit therebetween. The heat cures the epoxy component 50 , thereby maintaining the base layers 12 in attachment to the interconnect frame 34 .
- the interconnect frame 34 is prepared for use in the chip stack 10 by forming generally semi-spherically shaped bumps of the anisotropic epoxy 49 on each of the frame pads 44 , 46 of the first and second sets.
- the chip stack 10 of the present invention further preferably comprises a transposer layer 52 .
- the transposer layer 52 itself comprises a rectangularly configured transposer substrate 54 which defines a generally planar top surface 56 , a generally planar bottom surface 58 , an opposed pair of longitudinal peripheral edge segments 60 , and an opposed pair of lateral peripheral edge segments 62 .
- Disposed on the transposer substrate 54 is a third conductive pattern.
- the third conductive pattern comprises a first set of transposer pads 64 which are disposed on the top surface 56 of the transposer substrate 54 , and a second set of transposer pads 66 which are disposed on the bottom surface 58 thereof.
- the transposer pads 64 of the first set are electrically connected to respective ones of the transposer pads 66 of the second set via conductive traces.
- the transposer pads 64 of the first set are preferably arranged in a pattern which is identical to the patterns of the second and third sets of base pads 26 , 30 and the first and second sets of frame pads 44 , 46 .
- the transposer pads 64 of the first set extend linearly along the longitudinal and lateral peripheral edge segments 60 , 62 of the transposer substrate 54 .
- the transposer pads 66 of the second set are themselves preferably arranged in a generally rectangular pattern or array in the central portion of the bottom surface 58 of the transposer substrate 54 , with the pattern of the transposer pads 66 of the second set preferably being identical to the pattern of the base pads 24 of the first set of each of the base layers 12 .
- the transposer layer 52 is prepared for use in the chip stack 10 by forming generally spherically shaped solder balls 68 on each of the transposer pads 66 of the second set.
- These solder balls 68 are preferably formed by stencil printing solder paste onto each of the transposer pads 66 of the second set, and thereafter reflowing the solder paste to form the solder balls 68 .
- the aperture in the stencil used to form the solder balls 68 is typically larger than each of the transposer pads 66 and thick enough to deposit sufficient solder to form the solder balls 68 . As seen in FIG.
- the transposer layer 52 is also prepared for use in the chip stack 10 by forming generally semi-spherically shaped bumps of the anisotropic epoxy 49 on each of the transposer pads 64 of the first set. These bumps of the anisotropic epoxy 49 are preferably formed in the same manner previously described in relation to the formation of the bumps of the anisotropic epoxy 49 on the frame pads 44 , 46 of the first and second sets.
- the first conductive pattern of one of the base layers 12 (i.e., the lowermost base layer 12 in the chip stack 10 ) is electrically connected to the third conductive pattern of the transposer layer 52 . More particularly, each of the base pads 30 of the third set of the lowermost base layer 12 is electrically connected to a respective one of the transposer pads 64 of the first set.
- each of the base pads 30 of third set is coaxially alignable with a respective one of the transposer pads 64 of the first set, with the electrical connection therebetween preferably being facilitated via the anisotropic epoxy 49 in the same manner previously described in relation to the use of the anisotropic epoxy 49 to secure and electrically connect the interconnect frame 34 to the base substrates 14 of the base layers 12 .
- the base pads 24 , 26 , 30 of the first, second and third sets, the conductive traces 28 , the frame pads 44 , 46 of the first and second sets, and the transposer pads 64 , 66 of the first and second sets are each preferably fabricated from very thin copper having a thickness in the range of from about five microns to about twenty-five microns through the use of conventional etching techniques.
- the use of thin copper for the various pads and traces 28 allows for etching line widths and spacings down to a pitch of about 4 mils which substantially increases the routing density on each of the base layers 12 , as well as the transposer layer 52 .
- the base pads 26 , 30 , the frame pads 44 , 46 , and the transposer pads 64 may be nickel/gold plated or plated with a tin based metal. If such pads are nickel/gold plated, the particles 51 of the anisotropic epoxy 49 will form a pressure contact therebetween. If, alternatively, such pads are plated with a tin based metal and sufficient heat is applied, the particles 51 will form a metallurgical connection therebetween.
- the base substrate 14 , the interconnect frame 34 , and the transposer substrate 54 are each preferably fabricated from either FR-4, polyamide, or some other suitable material which can easily be routed. As indicated above, all of the base feed-through holes 32 and frame feed-through holes 48 may be plugged with a conductive material prior to the surface plating procedure used to form the base pads 24 , 26 , 30 of the first, second and third sets, and the frame pads 44 , 46 of the first and second sets.
- the material used to form each base substrate 14 and/or the transposer substrate 54 may be as thin as about 0.010 inches or may be a thicker multilayer structure.
- the chip stack 10 of the present invention further comprises at least two identically configured integrated circuit chips 70 which are electrically connected to respective ones of the first conductive patterns of the base layers 12 .
- Each of the integrated circuit chips 70 preferably comprises a rectangularly configured body 72 defining a generally planar top surface 74 , a generally planar bottom surface 76 , an opposed pair of longitudinal sides 78 , and an opposed pair of lateral sides 80 .
- Disposed on the bottom surface 76 of the body 72 are a plurality of generally seme-spherically shaped conductive contacts 82 which are preferably arranged in a pattern identical to the patterns of the base pads 24 of the first set and the transposer pads 66 of the second set.
- the conductive contacts 82 of each of the integrated circuit chips 70 are electrically connected to respective ones of the base pads 24 of the first set of a respective one of the first conductive patterns of the base layers 12 . Due to the conductive contacts 82 and base pads 24 of each of the first sets being arranged in identical patterns, the conductive contacts 82 of each of the integrated circuit chips 70 are coaxially alignable with respective ones of the base pads 24 of the corresponding first set.
- each of the integrated circuit chips 70 is preferably a CSP (Chip Scale Package) such as a BGA (ball grid array) device.
- CSP Chip Scale Package
- BGA ball grid array
- the integrated circuit chips 70 may each alternatively comprise a fine pitch BGA device or a flip chip device. Still further, the integrated circuit chips 70 may each comprise an LP (leaded plastic) package such as a TSOP (thin small outline package) device or a TQFP device. Still further, the integrated circuit chip 70 may each comprise a bare die device. Those of ordinary skill in the art will recognize that the chip stack 10 of the present invention may be assembled to include an intermix of integrated circuit chips 70 of differing types.
- a layer 84 of flux/underfill may be disposed between the bottom surface 76 of the body 72 of each of the integrated circuit chips 70 and respective ones of the top surfaces 16 of the base substrates 14 .
- Each layer 84 of the flux/underfill is preferably spread over the base pads 24 of the first set of a respective one of the first conductive patterns of the base layers 12 .
- Each layer 84 substantially encapsulates the conductive contacts 82 of the corresponding integrated circuit chip 70 when the same is electrically connected to the first conductive pattern of a respective one of the base layers 12 .
- the layer 84 of flux/underfill will only be used in relation to each integrated circuit chip 70 in the chip stack 10 when solder is employed as the interconnect medium between the integrated circuit chip 70 and respective ones of the first conductive patterns of the base layers 12 .
- a bakeout cycle is required to drive out the moisture in the base layer 12 and the corresponding integrated circuit chip 70 .
- a cycle of approximately eight hours at about 125° Celsius is desirable, which is followed by storage in a dry nitrogen atmosphere until use. If solder is used as the interconnect medium, the first step in the attachment of the integrated circuit chip 70 to the corresponding base layer 12 is the precise deposition of the layer 84 of an appropriate flux/underfill material over the base pads 24 of the corresponding first set.
- the integrated circuit chip 70 is then placed over the pad area, squeezing out the flux/underfill material of the layer 84 to the longitudinal and lateral sides 78 , 80 of the body 72 and seating the conductive contacts 82 onto respective ones of the base pads 24 of the corresponding first set. If done properly, the layer 84 of the flux/underfill material, when cured, will have no voids or minimum voids.
- the base layer 12 having the integrated circuit chip 70 positioned thereupon in the above-described manner is then run through a solder reflow cycle with no dwelling time at an intermediate temperature of approximately 150° Celsius. A post cure cycle to complete the polymerization of the layer 84 of the flux/underfill material may be required depending on the particular flux/underfill material used in the layer 84 . At this juncture, the base layer 12 having the integrated circuit chip 70 electrically connected thereto may be electrically tested.
- the standard approach for the attachment or electrical connection of the conductive contacts of a BGA device to an attachment or pad site is to first flux the pad site or conductive contacts of the BGA device, place the BGA device on the pad site in the proper orientation, reflow the solder pre-applied to the conductive contacts of the BGA device to facilitate the electrical connection to the pad site, clean, then underfill and cure.
- the cleaning step typically requires considerable time since the gap under the bottom surface of the body of the BGA device is very small and very difficult to penetrate with standard cleaning methods. Also, the removal of the cleaning fluid (which is generally water) requires long bakeout times.
- the underfill of an epoxy between the bottom surface of the body of the BGA device and the top surface of the substrate having the pad site thereon is a relatively easy procedure, but is very slow. If a no-clean flux is used for attachment, the residue from the flux typically becomes entrapped within the epoxy underfill and may cause corrosion problems. A subsequent solder reflow process to facilitate the attachment of the chip stack to a main printed circuit board (PCB) often causes the residue flux to vaporize which exerts pressure on the solder joints and could delaminate the structure. Most underfill materials become very hard (i.e., greater than ninety shore D) and are cured at a temperature of less than about 180° Celsius.
- solder is solid at this temperature and the underfill encases the solder with no room for expansion.
- the solder from the conductive contacts of the BGA device expands when molten again, thus exerting pressure which can delaminate the structure. If the chip stack is not subjected to subsequent reflow temperatures when completed, there is no problem. However, the chip stack must be able to withstand the subsequent reflow temperature.
- the flux/underfill material used for the layer 84 provides both flux and underfill properties with one formulation. As the temperature rises during the solder reflow proces, the flux characteristics of the material aid in the solder process, with extended exposure to the peak solder reflow temperature beginning the polymerization process of the underfill portion of the material. The flux is incorporated into the underfill, thus becoming one compatible material which is cured above the melting point of solder. Thus, there is room within the encased solder for expansion at the reflow temperature. No cleaning steps are required, though careful dispensing of the correct volume and accurate placement of the integrated circuit chip 70 upon its corresponding base layer 12 is critical.
- the layer 84 of flux/underfill will not be included. Rather, the anisotropic epoxy 49 will preferably be spread over the base pads 24 of the first set of each of the first conductive patterns of each of the base layers 12 .
- Each integrated circuit chip 70 is then placed over a corresponding pad area, with the conductive contacts 82 thereof being seated into the anisotropic epoxy 49 applied to the base pads 24 of the corresponding first set.
- the complete chip stack 10 shown in FIG. 1 includes a transposer layer 52 , two base layers 12 , one interconnect frame 34 , and two integrated circuit chips 70 .
- the first conductive pattern of the lowermost base layer 12 is electrically connected to the third conductive pattern of the transposer layer 52 via the anisotropic epoxy 49 in the above-described manner.
- the interconnect frame 34 is disposed or positioned between the adjacent pair of base layers 12 , with the second conductive pattern of the interconnect frame 34 being electrically connected to the first conductive patterns of such adjacent pair of base layers 12 via the anisotropic epoxy 49 in the above-described manner.
- the lower integrated circuit chip 70 is disposed between the adjacent pair of base layers 12 and circumvented by the interconnect frame 34 .
- the bodies 72 of the integrated circuit chips 70 and the interconnect frame 34 are preferably sized relative to each other such that the top surface 74 of the body 72 of the integrated circuit chip 70 which is circumvented by the interconnect frame 34 does not protrude beyond the top surface 36 thereof.
- the chip stack 10 As also indicated above, all the various electrical connections within the chip stack 10 , with the possible exception of the electrical connection of the integrated circuit chips 70 to the base layers 12 , are facilitated via the anisotropic epoxy 49 .
- the solder balls 68 form a ball grid array on the bottom of the chip stack 10 which is specifically suited for facilitating the attachment of the chip stack 10 to a printed circuit board (PCB).
- PCB printed circuit board
- the chip stack 10 may be assembled to include greater than two base layers 12 , one interconnect frame 34 , and two integrated circuit chips 70 .
- multiple chip stacks 10 may be concurrently assembled through the use of a transposer panel 86 , at least two base panels 88 , at least one frame panel 90 , and a plurality of integrated circuit chips 70 .
- the transposer panel 86 is formed to include multiple groups of the first and second sets of transposer pads 64 , 66 with such groups being formed on the transposer panel 86 in spaced relation to each other.
- each of the base panels 88 is formed to include multiple groups of the first, second and third sets of base pads 24 , 26 , 30 , with the frame panels 90 each being formed to include multiple groups of the first and second sets of frame pads 44 , 46 .
- the transposer panel 86 is prepared such that the transposer pads 64 of the first set of each group have the bumps on the anisotropic epoxy 49 formed thereon, with the transposer pads 66 of the second set of each group having the solder balls 68 formed thereon.
- each of the frame panels 90 is prepared such that the first and second sets of frame pads 44 , 46 of each group have the bumps of the anisotropic epoxy 49 formed thereon.
- the integrated circuit chips 70 are electrically connected to respective ones of each of the first sets of base pads 24 included on each of the base panels 88 .
- Such electrical connection is accomplished through the use of solder or the anisotropic epoxy 49 in the above-described manner.
- bumps of the anisotropic epoxy 49 are applied to each of the transposer pads 64 of the first set of the transposer panel 86 , and to each of the frame pads 44 , 46 of the first and second sets of the frame panel 90 .
- the transposer panel 86 is then cooperatively engaged to a stacking fixture such that the solder balls 68 face or are directed downwardly.
- a base panel 88 is then stacked upon the transposer panel 86 such that the base pads 30 of the third set of each group face or are directed downwardly and are aligned with respective ones of the transposer pads 64 of the first set of the corresponding group upon the transposer panel 86 immediately therebelow.
- a frame panel 90 is stacked upon the base panel 88 such that the bodies 72 of the integrated circuit chips 70 are each circumvented by the frame panel 90 .
- Another base panel 88 is then stacked upon the frame panel 90 in a manner wherein the base pads 30 of the third set of each group of such uppermost base panel 88 are aligned with respective ones of the frame pads 44 of the first set of the corresponding group upon the frame panel 90 immediately therebelow.
- the above-described stacking process may be continued or repeated to form a chip stack having a greater number of electrically interconnected integrated circuit chips 70 .
- a pressure plate is applied to the top of the stack to maintain such panels in prescribed orientations relative to each other.
- the stacked panels are then placed into a heated lamination press.
- the particles 51 of the anisotropic epoxy 49 are trapped between respective opposing pairs of the base, frame, and transposer pads 26 , 30 , 44 , 46 , 64 in the manner shown in FIGS. 7 and 8, thus forming a conductive conduit between such pads.
- the heat applied by the lamination press cures the epoxy component 50 of the anisotropic epoxy 49 , which thus holds the various panels and hence the structure together.
- the anisotropic epoxy 49 does not reflow at temperatures above 200° C.
- the processing window is very tolerant with process temperatures below 200° C.
- the particles 51 form a pressure contact between the pads. If such pads are plated with a tin based metal and sufficient heat is applied by the lamination press, the particles 51 form a metalurgical connection between the pads. By controlling the size of the particles 51 , bridging between adjacent pads is eliminated. Fine pitch between the pads can therefore be achieved. Additionally, since flux is not used, post assembly cleaning is not required.
- transposer panel 86 need not necessarily be included in the assembly process, since the lowermost base layer 12 in any chip stack may be used as a transposer board to facilitate the mounting or electrical connection of the chip stack to a PCB.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Wire Bonding (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
Abstract
A chip stack comprising at least two base layers, each of which includes a base substrate and a first conductive pattern disposed on the base substrate. The chip stack further comprises at least one interconnect frame having a second conductive pattern disposed thereon. The interconnect frame is disposed between the base layers, with the second conductive pattern being electrically connected to the first conductive pattern of each of the base layers via an anisotropic epoxy. Also included in the chip stack are at least two integrated circuit chips which are electrically connected to respective ones of the first conductive patterns. One of the integrated circuit chips is at least partially circumvented by the interconnect frame and at least partially covered by one of the base layers. The chip stack further comprises a transposer layer comprising a transposer substrate having a third conductive pattern disposed thereon. The first conductive pattern of one of the base layers is electrically connected to the third conductive pattern of the transposer layer via an anisotropic epoxy.
Description
- The present application is a continuation-in-part of U.S. application Ser. No. 09/598,343 entitled PANEL STACKING OF BGA DEVICES TO FORM THREE-DIMENSIONAL MODULES, filed Jun. 21, 2000.
- (Not Applicable)
- The present invention relates generally to chip stacks, and more particularly to a chip stack which employs the use of an anisotropic epoxy as an alternative to solder to facilitate the interconnection of the various components of the chip stack.
- Multiple techniques are currently employed in the prior art to increase memory capacity on a printed circuit board. Such techniques include the use of larger memory chips, if available, and increasing the size of the circuit board for purposes of allowing the same to accommodate more memory devices or chips. In another technique, vertical plug-in boards are used to increase the height of the circuit board to allow the same to accommodate additional memory devices or chips.
- Perhaps one of the most commonly used techniques to increase memory capacity is the stacking of memory devices into a vertical chip stack, sometimes referred to as 3D packaging or Z-Stacking. In the Z-Stacking process, from two (2) to as many as eight (8) memory devices or other integrated circuit (IC) chips are interconnected in a single component (i.e., chip stack) which is mountable to the “footprint” typically used for a single package device such as a packaged chip. The Z-Stacking process has been found to be volumetrically efficient, with packaged chips in TSOP (thin small outline package) or LCC (leadless chip carrier) form generally being considered to be the easiest to use in relation thereto. Though bare dies or chips may also be used in the Z-Stacking process, such use tends to make the stacking process more complex and not well suited to automation.
- In the Z-Stacking process, the IC chips or packaged chips must, in addition to being formed into a stack, be electrically interconnected to each other in a desired manner. There is known in the prior art various different arrangements and techniques for electrically interconnecting the IC chips or packaged chips within a stack. Examples of such arrangements and techniques are disclosed in Applicant's U.S. Pat. Nos. 4,956,694 entitled INTEGRATED CIRCUIT CHIP STACKING issued Sep. 11, 1990, 5,612,570 entitled CHIP STACK AND METHOD OF MAKING SAME issued Mar. 18, 1997, and 5,869,353 entitled MODULAR PANEL STACKING PROCESS issued Feb. 9, 1999.
- The various arrangements and techniques described in these issued patents and other currently pending patent applications of Applicant have been found to provide chip stacks which are relatively easy and inexpensive to manufacture, and are well suited for use in a multitude of differing applications. The chip stack disclosed in the parent application provides yet a further alternative arrangement and technique for forming a volumetrically efficient chip stack. In such chip stack, connections are routed from the bottom of the chip stack to the perimeter thereof so that interconnections can be made vertically which allows multiple integrated circuit chips such as BGA, CSP, fine pitch BGA, or flip chip devices to be stacked in a manner providing the potential for significant increases in the production rate of the chip stack and resultant reductions in the cost thereof.
- In the above-described chip stacks, solder is the interconnect medium used to form the various interconnections between the components of the chip stacks. The current trend in electronics is for more functionality in a small device. This generally means more I/O's in a smaller package. Interconnecting these smaller devices in turn requires a denser circuit board or other interconnection scheme. As the dimensions become smaller, the use of solder as the interconnect medium becomes increasingly less attractive. In this respect, smaller sizes require tighter control over such variables as solder paste and deposition, part geometries, reflow temperatures, etc. In these smaller devices, occurrences of solder bridging between neighboring interconnects becomes more common and difficult to control. Additionally, the smaller dimensions make post assembly cleaning very difficult. With regard to such cleaning, CFC's are no longer allowed, with water washable flux being difficult to remove in small cavities due to the high surface tension of water. Either no-clean flux must be used or the chip stack assembly must be designed with cleaning objectives in mind.
- In the assembly of chip stacks, the interest in lead-free solders is increasing and eventually will be required in Asia, Europe, and the United States. The most promising substitutes for tin/lead solder are based on tin-silver-copper-bismuth combinations which have melting points in excess of 200° C. These melting points are substantially higher than traditional tin/lead solders, which melt at approximately 180° C. These elevated melting points will require higher soldering temperatures. For packaged chip and flip chip assemblies, the higher melting points of lead-free solders may prove to be a concern, since these devices may not be able to withstand repeated elevated reflow temperatures. Further, the higher temperatures negate the use of a high temperature solder for subassemblies combined with a low temperature solder for attachment to a mother board.
- The use of solder as an interconnect medium creates further challenges in relation to the three-dimensional stacking of devices. The rework of a stacked assembly becomes difficult, tedious, and labor intensive. Accordingly, the first pass yield must be high. Solder bridging or solder opens cannot be tolerated in such chip stacks.
- The present invention eliminates many of the problems and challenges arising as a result of the use of solder as the interconnect medium by providing a chip stack and method of stacking integrated circuit (IC) devices using an anisotropic epoxy for the interconnections between the layers as an alternative to solder. Anisotropic epoxy consists of a fast cure epoxy containing small conductive particles uniformly dispersed within the epoxy component of the material. The density of particles is limited to the amount that does not cause contact from particle to particle. The epoxy may be in the form of a liquid or film. Typically, gold plated nickel particles of uniform size anywhere from five to ten microns in diameter are used. The liquid is dispensed or film placed between opposing conductive pads, with heat and pressure thereafter being applied. With pressure, particles are trapped between the conductive pads, thus forming a conductive conduit between the pads. The heat then cures the epoxy which holds the structure (i.e., layers) together. If the pads are nickel/gold plated, the particles form a pressure contact between the pads. If the pads are plated with a tin based metal and sufficient heat is applied, the particles form a metallugical connection between the pads. By controlling the size of the particles, bridging between adjacent pads can be eliminated, thus allowing for the achievement of fine pitch between the pads. Since flux is not used, post assembly cleaning is not required. Also, the composition of the particles does not include any toxic metal such as lead.
- The processing window associated with the use of an anisotropic epoxy as the interconnect medium in the chip stack is very tolerant, with process temperatures being below 200° C. Once cured, the anisotropic epoxy does not reflow at temperatures above 200° C. Chip stacks assembled through the use of the anisotropic epoxy can be easily made using a panel format, then separating the stacks using standard PCB routing procedures. For example, typical panels 4 inches by 5½ inches with multiple stack sites (16 or more on a panel) may be processed then stacked in a stacking fixture, and cured with heat and pressure as provided by a lamination press. The panels can easily be designed with multiple devices per layer for each resultant chip stack. Multiple devices such as BGA's, TSOP's, or bare die can be intermixed and placed on one base substrate. All interconnects between devices are made on the base substrate, with the I/O's for that layer being terminated in conductive pads around the perimeter of the base substrate as with a single device. The stacking then proceeds as a single device on a layer. These and other advantages of the present invention will be discussed in more detail below.
- In accordance with the present invention, there is provided a chip stack comprising at least two base layers (i.e., an upper base layer and a lower base layer). Each of the base layers includes a base substrate having a first conductive pattern disposed thereon. The chip stack further comprises at least one interconnect frame having a second conductive pattern disposed thereon. The interconnect frame is disposed between the upper and lower base layers, with the second conductive pattern being electrically connected to the first conductive pattern of each of the base layers via an anisotropic epoxy. In addition to the base layers and interconnect frame, the chip stack comprises at least two integrated circuit chips which are electrically connected to respective ones of the first conductive patterns via the anisotropic epoxy. The integrated circuit chip electrically connected to the first conductive pattern of the lower base layer is at least partially circumvented by the interconnect frame and at least partially covered by the upper base layer. The chip stack further preferably comprises a transposer layer which includes a transposer substrate having a third conductive pattern disposed thereon. The first conductive pattern of the lower base layer is electrically connected to the third conductive pattern of the transposer layer via the anisotropic epoxy.
- In the present chip stack, the base substrate of each of the base layers defines opposed, generally planar top and bottom surfaces. The first conductive pattern itself comprises first and second sets of base pads which are disposed on the top surface of the base substrate, with the base pads of the second set being electrically connected to respective ones of the base pads of the first set via conductive traces. In addition to the first and second sets of base pads, the first conductive pattern includes a third set of base pads disposed on the bottom surface of the base substrate and electrically connected to respective ones of the base pads of the second set. More particularly, each of the base pads of the second set is preferably electrically connected to a respective one of the base pads of the third set via a base feed-through hole. The base feed-through hole may be plugged with a conductive material selected from the group consisting of nickel, gold, tin, silver epoxy, and combinations thereof. The integrated circuit chips are disposed upon respective ones of the top surfaces of the base substrates and electrically connected to at least some of the base pads of respective ones of the first sets via solder or the anisotropic epoxy. Additionally, the base pads of the second set of the lower base layer are electrically connected to the second conductive pattern of the interconnect frame via the anisotropic epoxy, as are the base pads of the third set of the upper base layer.
- The interconnect frame of the chip stack itself defines opposed, generally planar top and bottom surfaces, with the second conductive pattern comprising first and second sets of frame pads disposed on respective ones of the top and bottom surfaces. Each of the frame pads of the first set is electrically connected to a respective one of the frame pads of the second set via a frame feed-through hole which also may be plugged with a conductive material preferably selected from the group consisting of nickel, gold, tin, silver epoxy, and combinations thereof. The interconnect frame is preferably disposed between the upper and lower base layers such that the frame pads of the second set are electrically connected to respective ones of the base pads of the second set of the lower base layer via the anisotropic epoxy, with the frame pads of the first set being electrically connected to respective ones of the base pads of the third set of the upper base layer via the anisotropic epoxy.
- The transposer substrate of the present chip stack also defines opposed, generally planar top and bottom surfaces, with the third conductive pattern comprising first and second sets of transposer pads disposed on respective ones of the top and bottom surface of the transposer substrate. The transposer pads of the first set are electrically connected to respective ones of the transposer pads of the second set. Additionally, the base pads of the third set of the lower base layer are electrically connected to respective ones of the transposer pads of the first set via the anisotropic epoxy.
- In the present chip stack, the transposer pads of the first set, the frame pads of the first and second sets, and the base pads of the second and third sets are preferably arranged identical patterns. Additionally, the transposer and base substrates each preferably have a generally rectangular configuration defining opposed pairs of longitudinal and lateral peripheral edge segments. The interconnect frame itself preferably has a generally rectangular configuration defining opposed pairs of longitudinal and lateral side sections. The transposer pads of the first set extend along the longitudinal and lateral peripheral edge segments of the transposer substrate. Similarly, the first and second sets of frame pads extend along the longitudinal and lateral side sections of the interconnect frame, with the second and third sets of base pads extending along the longitudinal and lateral peripheral edge segments of the base substrate. Each of the transposer pads of the second set preferably has a generally spherical configuration.
- Each of the integrated circuit chips of the present chip stack preferably comprises a body having opposed, generally planar top and bottom surfaces, and a plurality of conductive contacts disposed on the bottom surface of the body. The conductive contacts of each of the integrated circuit chips are electrically connected to respective ones of the base pads of the first set of a respective one of the first conductive patterns. The electrical connection of the integrated circuit chips to respective ones of the first conductive patterns may be facilitated through the use of solder or through the use of the anisotropic epoxy. The transposer pads of the second set, the base pads of the first set, and the conductive contacts are themselves preferably arranged in identical patterns. When solder is used as the interconnect medium for the integrated circuit chips, the chip stack may further comprise a layer of flux/underfill (also referred to as a “no flow-fluxing underfill”) disposed between the bottom surface of the body of each of the integrated circuit chips and respective ones of the top surfaces of the base substrates. Each layer of flux/underfill may be spread over the base pads of the first set of a respective one of the first conductive patterns. The body of each of the integrated circuit chips and the interconnect frame are preferably sized relative to each other such that the top surface of the body of the integrated circuit chip electrically connected to the lower base panel and at least partially circumvented by the interconnect frame does not protrude beyond the top surface thereof.
- The integrated circuit chips are preferably selected from the group consisting of a CSP (Chip Scale Package) such as a BGA (ball grid array) device, a fine pitch BGA device, and a flip chip device. However, the integrated circuit chips may also comprise LP (leaded plastic) devices or packages such as TSOP (thin small outline package) and TQFP devices. The integrated circuit chips may comprise bare die devices as well. Further, the transposer and base substrates are each preferably fabricated from a polyamide or other suitable circuit board material which may be as thin as about 0.010 inches.
- Those of ordinary skill in the art will recognize that a chip stack of the present invention may be assembled to include more than two base layers, more than one interconnect frame, and more than two integrated circuit chips. In this respect, a multiplicity of additional interconnect frames, base layers, and integrated circuit chips may be included in the chip stack, with the second conductive pattern of each of the interconnect frames being electrically connected to the first conductive patterns of any adjacent pair of base layers via the anisotropic epoxy, and each of the integrated circuit chips being electrically connected to the first conductive pattern of a respective one of the base layers. Additionally, the chip stack of the present invention may be assembled to include differing types of integrated circuit chips, i.e., an intermix of different types of packaged chips and bare die devices in any combination.
- Further in accordance with the present invention, there is provided a method of assembling a chip stack. The method comprises the initial step of electrically connecting an integrated circuit chip to a first conductive pattern of a base layer. The integrated circuit chip may be electrically connected to the base layer either through the use of solder or the anisotropic epoxy. Thereafter, a second conductive pattern of an interconnect frame is electrically connected to the first conductive pattern via the anisotropic epoxy such that the interconnect frame at least partially circumvents the integrated circuit chip. Another integrated circuit chip is then electrically connected to the first conductive pattern of another base layer. The first conductive pattern of one of the base layers is then electrically connected to the second conductive pattern of the interconnect frame via the anisotropic epoxy such that one of the integrated circuit chips is disposed between the base layers. The method may further comprise the step of electrically connecting the first conductive pattern of one of the base layers to a third conductive pattern of a transposer layer via the anisotropic epoxy. In the present assembly method, a layer of flux/underfill may be applied to (i.e., spread over) each of the base layers over portions of the first conductive patterns prior to the electrical connection of respective ones of the integrated circuit chips thereto.
- Still further in accordance with the present invention, there is provided a method of assembling a chip stack which comprises the initial steps of providing a transposer panel, at least two base panels, and at least one frame panel which each have opposed surfaces and a plurality of conductive pads disposed on the opposed surfaces thereof. A plurality of integrated circuit chips are also provided which each have opposed sides and include conductive contacts disposed on one of the sides thereof. In this assembly method, an anisotropic epoxy is dispensed on at least some of the conductive pads of each of the transposer, base, and frame panels. Integrated circuit chips are then placed upon each of the base panels such that the conductive contacts of each of the integrated circuit chips are disposed on at least some of the conductive pads of respective ones of the base panels. Thereafter, one of the base panels is stacked upon the transposer panel such that at least some of the conductive pads of the base panel are disposed on at least some of the conductive pads of the transposer panel. The frame panel is then stacked upon the base panel such that at least some of the conductive pads of the frame panel are disposed on at least some of the conductive pads of the base panel. Another base panel is then stacked upon the frame panel such that at least some of the conductive pads of the base panel are disposed on at least some of the conductive of the frame panel.
- The assembly method further comprises the step of placing the chip stack into a heated lamination press to cure the anisotropic epoxy, thereby securing the base panels, frame panel(s), and transposer panel to each other. The curing process also facilitates the bonding of the conductive contacts of the integrated circuit chips to the conductive pads of respective ones of base panels in the event the anisotropic epoxy is employed as the interconnect medium therebetween. As indicated above, solder may alternatively be used as the interconnect medium between the integrated circuit chips and the base panels. If solder is used as the interconnect medium, the
integrated circuit chips 70 will typically be pre-attached to the base panels through a solder reflow process. The assembly method may further comprise the steps of stacking spacer sheets between one of the base panels and the transposer panel, and between the frame panel and each of the base panels. The spacer sheets each have opposed surfaces and a plurality of openings disposed therein. When stacked between the base and transposer panels and between the frame and base panels, the openings of the spacer sheets are aligned with the conductive pads of such panels. - These, as well as other features of the present invention, will become more apparent upon reference to the drawings wherein:
- FIG. 1 is a top perspective view of a chip stack constructed in accordance with the present invention;
- FIG. 2 is a cross-sectional view of the chip stack taken along line2-2 of FIG. 1;
- FIG. 3 is an enlargement of the encircled region3 shown in FIG. 2;
- FIG. 4 is an exploded view of the chip stack shown in FIG. 1;
- FIG. 5 is an exploded view of the various panels which are stacked upon each other in accordance with a preferred method of assembling the chip stack of the present invention;
- FIG. 6 is a partial cross-sectional view of the panels shown in FIG. 5 as stacked upon each other prior to an epoxy curing step of the present assembly method;
- FIG. 7 is an enlargement of the encircled region7 shown in FIG. 8; and
- FIG. 8 is partial cross-sectional view of the panels shown in FIG. 5 as stacked upon each other subsequent to the completion of the epoxy curing step of the present assembly method.
- Referring now to the drawings wherein the showings are for purposes of illustrating a preferred embodiment of the present invention only, and not for purposes of limiting the same, FIG. 1 perspectively illustrates a
chip stack 10 assembled in accordance with the present invention. Thechip stack 10 comprises at least two identically configured base layers 12. Each of the base layers 12 itself comprises a rectangularly configuredbase substrate 14 which defines a generally planartop surface 16, a generally planarbottom surface 18, an opposed pair of longitudinalperipheral edge segments 20, and an opposed pair of lateralperipheral edge segments 22. - Disposed on the
base substrate 14 of eachbase layer 12 is a first conductive pattern which itself preferably comprises a first set ofbase pads 24 and a second set ofbase pads 26 which are each disposed on thetop surface 16 of thebase substrate 14. Thebase pads 24 of the first set are preferably arranged in a generally rectangular pattern or array in the central portion of thebase substrate 14, with thebase pads 26 of the second set extending linearly along the longitudinal and lateralperipheral edge segments base substrate 14. Thebase pads 24 of the first set are electrically connected to respective ones of thebase pads 26 of the second set via conductive traces 28. In addition to thebase pads base layer 12 comprises a third set ofbase pads 30 which is disposed on thebottom surface 18 of thebase substrate 14. Thebase pads 30 of the third set are preferably arranged in an identical pattern to thebase pads 26 of the second set, and extend linearly along the longitudinal and lateralperipheral edge segments base substrate 14 such that each of thebase pads 30 of the third set is aligned with and electrically connected to a respective one of thebase pads 26 of the second set. - As is best seen in FIGS. 2 and 3, each of the
base pads 26 of the second set is electrically connected to a respective one of thebase pads 30 of the third set via a base feed-throughhole 32. Each base feed-throughhole 32 may be plugged with a conductive material or may be left open. If theholes 32 are plugged, the conductive material is preferably selected from the group consisting of nickel, gold, tin, silver epoxy, and combinations thereof. Thebase pads base pads 24 of the first set, may each be rectangular, oval, or circular in shape. In this respect, each base feed-throughhole 32 preferably extends axially between each corresponding, coaxially aligned pair of thebase pads - In addition to the base layers12, the
chip stack 10 of the present invention comprises at least one rectangularly configuredinterconnect frame 34. Theinterconnect frame 34 defines a generally planartop surface 36, a generally planarbottom surface 38, an opposed pair oflongitudinal side sections 40, and an opposed pair oflateral side sections 42. Disposed on theinterconnect frame 34 is a second conductive pattern which itself preferably comprises a first set offrame pads 44 disposed on thetop surface 36, and a second set of frame pads 46 disposed on thebottom surface 38. Theframe pads 44, 46 of the first and second sets are preferably arranged in patterns which are identical to each other, and to the patterns of the second and third sets ofbase pads frame pads 44, 46 of the first and second sets each extend linearly along the longitudinal andlateral side sections interconnect frame 34, with each of theframe pads 44 of the first set being aligned with and electrically connected to a respective one of the frame pads 46 of the second set. As best seen in FIG. 3, similar to the electrical connection of thebase pads frame pads 44 of the first set to a respective one of the frame pads 46 of the second set is preferably accomplished via a frame feed-throughhole 48 which also may be plugged with a conductive material or may be left open. If theholes 48 are plugged, the conductive material is preferably selected from the same group used as the conductive material to plug the base feed-throughholes 32, i.e., nickel, gold, tin, silver epoxy, and combinations thereof. Each of the frame feed-throughholes 48 preferably extends axially between a corresponding, coaxially aligned pair of theframe pads 44, 46 of the first and second sets, with the plugging of the frame feed-throughholes 48 preferably occurring prior to the surface plating of theframe pads 44, 46 of the first and second sets to respective ones of the top andbottom surfaces interconnect frame 34. - In the
chip stack 10, theinterconnect frame 34 is disposed between the base layers 12, with the second conductive pattern of theinterconnect frame 34 being electrically connected to the first conductive pattern of each of the base layers 12. More particularly, the frame pads 46 of the second set are electrically connected to respective ones of thebase pads 26 of the second set of one of the base layers 12 (i.e., thebase layer 12 immediately below theinterconnect frame 34 in the chip stack 10), with theframe pads 44 of the first set being electrically connected to respective ones of thebase pads 30 of the third set of one of the base layers 12 (i.e., thebase layer 12 immediately above theinterconnect frame 34 in the chip stack 10). Due to thebase pads frame pads 44, 46 of the first and second sets all being arranged in identical patterns, each coaxially aligned pair offrame pads 44, 46 of the first and second sets is itself coaxially aligned with a coaxially aligned set ofbase pads - As best seen in FIGS. 2 and 3, the electrical connection of the second conductive pattern of the
interconnect frame 34 to the first conductive pattern of each of the adjacent base layers 12 is preferably facilitated via ananisotropic epoxy 49. Theanisotropic epoxy 49 comprises a fastcure epoxy component 50 which contains smallconductive particles 51 uniformly dispersed therewithin. As indicated above, the density of theparticles 51 is limited to the amount that does not cause contact therebetween. Theepoxy component 50 may be in the form of a liquid or film. Typically, gold platednickel particles 51 of uniform size anywhere from 5 to 10 microns in diameter are used in theanisotropic epoxy 49. The composition of theseparticles 51 does not include any toxic materials (e.g., lead). As will be discussed in more detail below, theanisotropic epoxy 49 is dispensed (if a liquid) or placed (if a film) between respective opposing, coaxially aligned sets of the base andframe pads particles 51 are trapped between a respective opposing set of the base andframe pads epoxy component 50, thereby maintaining the base layers 12 in attachment to theinterconnect frame 34. As will also be discussed below, theinterconnect frame 34 is prepared for use in thechip stack 10 by forming generally semi-spherically shaped bumps of theanisotropic epoxy 49 on each of theframe pads 44, 46 of the first and second sets. - The
chip stack 10 of the present invention further preferably comprises atransposer layer 52. Thetransposer layer 52 itself comprises a rectangularly configuredtransposer substrate 54 which defines a generally planartop surface 56, a generally planarbottom surface 58, an opposed pair of longitudinalperipheral edge segments 60, and an opposed pair of lateralperipheral edge segments 62. Disposed on thetransposer substrate 54 is a third conductive pattern. The third conductive pattern comprises a first set oftransposer pads 64 which are disposed on thetop surface 56 of thetransposer substrate 54, and a second set oftransposer pads 66 which are disposed on thebottom surface 58 thereof. Thetransposer pads 64 of the first set are electrically connected to respective ones of thetransposer pads 66 of the second set via conductive traces. Thetransposer pads 64 of the first set are preferably arranged in a pattern which is identical to the patterns of the second and third sets ofbase pads frame pads 44, 46. In this respect, thetransposer pads 64 of the first set extend linearly along the longitudinal and lateralperipheral edge segments transposer substrate 54. Thetransposer pads 66 of the second set are themselves preferably arranged in a generally rectangular pattern or array in the central portion of thebottom surface 58 of thetransposer substrate 54, with the pattern of thetransposer pads 66 of the second set preferably being identical to the pattern of thebase pads 24 of the first set of each of the base layers 12. - In the preferred embodiment, the
transposer layer 52 is prepared for use in thechip stack 10 by forming generally spherically shapedsolder balls 68 on each of thetransposer pads 66 of the second set. Thesesolder balls 68 are preferably formed by stencil printing solder paste onto each of thetransposer pads 66 of the second set, and thereafter reflowing the solder paste to form thesolder balls 68. The aperture in the stencil used to form thesolder balls 68 is typically larger than each of thetransposer pads 66 and thick enough to deposit sufficient solder to form thesolder balls 68. As seen in FIG. 5, thetransposer layer 52 is also prepared for use in thechip stack 10 by forming generally semi-spherically shaped bumps of theanisotropic epoxy 49 on each of thetransposer pads 64 of the first set. These bumps of theanisotropic epoxy 49 are preferably formed in the same manner previously described in relation to the formation of the bumps of theanisotropic epoxy 49 on theframe pads 44, 46 of the first and second sets. - In the
chip stack 10, the first conductive pattern of one of the base layers 12 (i.e., thelowermost base layer 12 in the chip stack 10) is electrically connected to the third conductive pattern of thetransposer layer 52. More particularly, each of thebase pads 30 of the third set of thelowermost base layer 12 is electrically connected to a respective one of thetransposer pads 64 of the first set. Due to thebase pads 30 of the third set and thetransposer pads 64 of the first set being arranged in identical patterns, each of thebase pads 30 of third set is coaxially alignable with a respective one of thetransposer pads 64 of the first set, with the electrical connection therebetween preferably being facilitated via theanisotropic epoxy 49 in the same manner previously described in relation to the use of theanisotropic epoxy 49 to secure and electrically connect theinterconnect frame 34 to thebase substrates 14 of the base layers 12. - In the
present chip stack 10, thebase pads frame pads 44, 46 of the first and second sets, and thetransposer pads transposer layer 52. Due to the preferred use of theanisotropic epoxy 49 to facilitate the electrical interconnection between theinterconnect frame 34 and the base layers 12, and between thelowermost base layer 12 and thetransposer layer 52, thebase pads frame pads 44, 46, and thetransposer pads 64 may be nickel/gold plated or plated with a tin based metal. If such pads are nickel/gold plated, theparticles 51 of theanisotropic epoxy 49 will form a pressure contact therebetween. If, alternatively, such pads are plated with a tin based metal and sufficient heat is applied, theparticles 51 will form a metallurgical connection therebetween. - Additionally, the
base substrate 14, theinterconnect frame 34, and thetransposer substrate 54 are each preferably fabricated from either FR-4, polyamide, or some other suitable material which can easily be routed. As indicated above, all of the base feed-throughholes 32 and frame feed-throughholes 48 may be plugged with a conductive material prior to the surface plating procedure used to form thebase pads frame pads 44, 46 of the first and second sets. The material used to form eachbase substrate 14 and/or thetransposer substrate 54 may be as thin as about 0.010 inches or may be a thicker multilayer structure. - The
chip stack 10 of the present invention further comprises at least two identically configured integratedcircuit chips 70 which are electrically connected to respective ones of the first conductive patterns of the base layers 12. Each of theintegrated circuit chips 70 preferably comprises a rectangularly configuredbody 72 defining a generally planartop surface 74, a generally planarbottom surface 76, an opposed pair oflongitudinal sides 78, and an opposed pair of lateral sides 80. Disposed on thebottom surface 76 of thebody 72 are a plurality of generally seme-spherically shapedconductive contacts 82 which are preferably arranged in a pattern identical to the patterns of thebase pads 24 of the first set and thetransposer pads 66 of the second set. Theconductive contacts 82 of each of theintegrated circuit chips 70 are electrically connected to respective ones of thebase pads 24 of the first set of a respective one of the first conductive patterns of the base layers 12. Due to theconductive contacts 82 andbase pads 24 of each of the first sets being arranged in identical patterns, theconductive contacts 82 of each of theintegrated circuit chips 70 are coaxially alignable with respective ones of thebase pads 24 of the corresponding first set. - The electrical connection of the
conductive contacts 82 of eachintegrated circuit chip 70 to respective ones of thebase pads 24 of the first set of a respective one of the first conductive patterns may be accomplished through the use of theanisotropic epoxy 49 or alternatively through the use of solder. If theanisotropic epoxy 49 is utilized, the same is preferably spread over theconductive contacts 82 and/or thebase pads 24 of the corresponding first set. Similarly, solder is preferably pre-applied to each of theconductive contacts 82 if used as the interconnect medium. In thechip stack 10, each of the integrated circuit chips 70 is preferably a CSP (Chip Scale Package) such as a BGA (ball grid array) device. Theintegrated circuit chips 70 may each alternatively comprise a fine pitch BGA device or a flip chip device. Still further, theintegrated circuit chips 70 may each comprise an LP (leaded plastic) package such as a TSOP (thin small outline package) device or a TQFP device. Still further, theintegrated circuit chip 70 may each comprise a bare die device. Those of ordinary skill in the art will recognize that thechip stack 10 of the present invention may be assembled to include an intermix ofintegrated circuit chips 70 of differing types. - In the
present chip stack 10, alayer 84 of flux/underfill may be disposed between thebottom surface 76 of thebody 72 of each of theintegrated circuit chips 70 and respective ones of thetop surfaces 16 of thebase substrates 14. Eachlayer 84 of the flux/underfill is preferably spread over thebase pads 24 of the first set of a respective one of the first conductive patterns of the base layers 12. Eachlayer 84 substantially encapsulates theconductive contacts 82 of the correspondingintegrated circuit chip 70 when the same is electrically connected to the first conductive pattern of a respective one of the base layers 12. Thelayer 84 of flux/underfill will only be used in relation to eachintegrated circuit chip 70 in thechip stack 10 when solder is employed as the interconnect medium between theintegrated circuit chip 70 and respective ones of the first conductive patterns of the base layers 12. - Prior to the attachment of the
integrated circuit chip 70 to arespective base layer 12, a bakeout cycle is required to drive out the moisture in thebase layer 12 and the correspondingintegrated circuit chip 70. A cycle of approximately eight hours at about 125° Celsius is desirable, which is followed by storage in a dry nitrogen atmosphere until use. If solder is used as the interconnect medium, the first step in the attachment of theintegrated circuit chip 70 to thecorresponding base layer 12 is the precise deposition of thelayer 84 of an appropriate flux/underfill material over thebase pads 24 of the corresponding first set. Theintegrated circuit chip 70 is then placed over the pad area, squeezing out the flux/underfill material of thelayer 84 to the longitudinal andlateral sides 78, 80 of thebody 72 and seating theconductive contacts 82 onto respective ones of thebase pads 24 of the corresponding first set. If done properly, thelayer 84 of the flux/underfill material, when cured, will have no voids or minimum voids. Thebase layer 12 having the integratedcircuit chip 70 positioned thereupon in the above-described manner is then run through a solder reflow cycle with no dwelling time at an intermediate temperature of approximately 150° Celsius. A post cure cycle to complete the polymerization of thelayer 84 of the flux/underfill material may be required depending on the particular flux/underfill material used in thelayer 84. At this juncture, thebase layer 12 having the integratedcircuit chip 70 electrically connected thereto may be electrically tested. - In the prior art, the standard approach for the attachment or electrical connection of the conductive contacts of a BGA device to an attachment or pad site is to first flux the pad site or conductive contacts of the BGA device, place the BGA device on the pad site in the proper orientation, reflow the solder pre-applied to the conductive contacts of the BGA device to facilitate the electrical connection to the pad site, clean, then underfill and cure. The cleaning step typically requires considerable time since the gap under the bottom surface of the body of the BGA device is very small and very difficult to penetrate with standard cleaning methods. Also, the removal of the cleaning fluid (which is generally water) requires long bakeout times.
- The underfill of an epoxy between the bottom surface of the body of the BGA device and the top surface of the substrate having the pad site thereon is a relatively easy procedure, but is very slow. If a no-clean flux is used for attachment, the residue from the flux typically becomes entrapped within the epoxy underfill and may cause corrosion problems. A subsequent solder reflow process to facilitate the attachment of the chip stack to a main printed circuit board (PCB) often causes the residue flux to vaporize which exerts pressure on the solder joints and could delaminate the structure. Most underfill materials become very hard (i.e., greater than ninety shore D) and are cured at a temperature of less than about 180° Celsius. The solder is solid at this temperature and the underfill encases the solder with no room for expansion. The solder from the conductive contacts of the BGA device expands when molten again, thus exerting pressure which can delaminate the structure. If the chip stack is not subjected to subsequent reflow temperatures when completed, there is no problem. However, the chip stack must be able to withstand the subsequent reflow temperature.
- The flux/underfill material used for the
layer 84 provides both flux and underfill properties with one formulation. As the temperature rises during the solder reflow proces, the flux characteristics of the material aid in the solder process, with extended exposure to the peak solder reflow temperature beginning the polymerization process of the underfill portion of the material. The flux is incorporated into the underfill, thus becoming one compatible material which is cured above the melting point of solder. Thus, there is room within the encased solder for expansion at the reflow temperature. No cleaning steps are required, though careful dispensing of the correct volume and accurate placement of theintegrated circuit chip 70 upon itscorresponding base layer 12 is critical. - On the other hand, if the
anisotropic epoxy 49 is used as the interconnect medium as an alternative to solder for the electrical connection of theintegrated circuit chips 70 to respective ones of the base layers 12, thelayer 84 of flux/underfill will not be included. Rather, theanisotropic epoxy 49 will preferably be spread over thebase pads 24 of the first set of each of the first conductive patterns of each of the base layers 12. Eachintegrated circuit chip 70 is then placed over a corresponding pad area, with theconductive contacts 82 thereof being seated into theanisotropic epoxy 49 applied to thebase pads 24 of the corresponding first set. - The
complete chip stack 10 shown in FIG. 1 includes atransposer layer 52, twobase layers 12, oneinterconnect frame 34, and two integrated circuit chips 70. The first conductive pattern of thelowermost base layer 12 is electrically connected to the third conductive pattern of thetransposer layer 52 via theanisotropic epoxy 49 in the above-described manner. Additionally, theinterconnect frame 34 is disposed or positioned between the adjacent pair of base layers 12, with the second conductive pattern of theinterconnect frame 34 being electrically connected to the first conductive patterns of such adjacent pair of base layers 12 via theanisotropic epoxy 49 in the above-described manner. Since theconductive contacts 82 of each of theintegrated circuit chips 70 are electrically connected to respective ones of thebase pads 24 of the first set of respective ones of the first conductive patterns, the lowerintegrated circuit chip 70 is disposed between the adjacent pair of base layers 12 and circumvented by theinterconnect frame 34. Thus, thebodies 72 of theintegrated circuit chips 70 and theinterconnect frame 34 are preferably sized relative to each other such that thetop surface 74 of thebody 72 of theintegrated circuit chip 70 which is circumvented by theinterconnect frame 34 does not protrude beyond thetop surface 36 thereof. - As also indicated above, all the various electrical connections within the
chip stack 10, with the possible exception of the electrical connection of theintegrated circuit chips 70 to the base layers 12, are facilitated via theanisotropic epoxy 49. Thesolder balls 68 form a ball grid array on the bottom of thechip stack 10 which is specifically suited for facilitating the attachment of thechip stack 10 to a printed circuit board (PCB). Those of ordinary skill in the art will recognize that thechip stack 10 may be assembled to include greater than twobase layers 12, oneinterconnect frame 34, and two integrated circuit chips 70. - Having thus described the structural attributes of the
chip stack 10, the preferred method of assembling the same will now be described with specific reference to FIGS. 5-8. In accordance with the present invention, multiple chip stacks 10 may be concurrently assembled through the use of atransposer panel 86, at least twobase panels 88, at least oneframe panel 90, and a plurality of integrated circuit chips 70. Thetransposer panel 86 is formed to include multiple groups of the first and second sets oftransposer pads transposer panel 86 in spaced relation to each other. Similarly, each of thebase panels 88 is formed to include multiple groups of the first, second and third sets ofbase pads frame panels 90 each being formed to include multiple groups of the first and second sets offrame pads 44, 46. As indicated above, thetransposer panel 86 is prepared such that thetransposer pads 64 of the first set of each group have the bumps on theanisotropic epoxy 49 formed thereon, with thetransposer pads 66 of the second set of each group having thesolder balls 68 formed thereon. Similarly, each of theframe panels 90 is prepared such that the first and second sets offrame pads 44, 46 of each group have the bumps of theanisotropic epoxy 49 formed thereon. - In a preferred assembly process, the
integrated circuit chips 70 are electrically connected to respective ones of each of the first sets ofbase pads 24 included on each of thebase panels 88. Such electrical connection is accomplished through the use of solder or theanisotropic epoxy 49 in the above-described manner. Subsequent to the pre-attachment of theintegrated circuit chips 70 to thebase panels 88, bumps of theanisotropic epoxy 49 are applied to each of thetransposer pads 64 of the first set of thetransposer panel 86, and to each of theframe pads 44, 46 of the first and second sets of theframe panel 90. Thetransposer panel 86 is then cooperatively engaged to a stacking fixture such that thesolder balls 68 face or are directed downwardly. Abase panel 88 is then stacked upon thetransposer panel 86 such that thebase pads 30 of the third set of each group face or are directed downwardly and are aligned with respective ones of thetransposer pads 64 of the first set of the corresponding group upon thetransposer panel 86 immediately therebelow. - In the next step of the assembly process, a
frame panel 90 is stacked upon thebase panel 88 such that thebodies 72 of theintegrated circuit chips 70 are each circumvented by theframe panel 90. Anotherbase panel 88 is then stacked upon theframe panel 90 in a manner wherein thebase pads 30 of the third set of each group of suchuppermost base panel 88 are aligned with respective ones of theframe pads 44 of the first set of the corresponding group upon theframe panel 90 immediately therebelow. As will be recognized, the above-described stacking process may be continued or repeated to form a chip stack having a greater number of electrically interconnected integrated circuit chips 70. - Upon the stacking of the various panels in the above-described manner, a pressure plate is applied to the top of the stack to maintain such panels in prescribed orientations relative to each other. The stacked panels are then placed into a heated lamination press. With the pressure applied by the lamination press, the
particles 51 of theanisotropic epoxy 49 are trapped between respective opposing pairs of the base, frame, andtransposer pads epoxy component 50 of theanisotropic epoxy 49, which thus holds the various panels and hence the structure together. Once cured, theanisotropic epoxy 49 does not reflow at temperatures above 200° C. The processing window is very tolerant with process temperatures below 200° C. Upon the completion of curing process for theanisotropic epoxy 49, the individual chip stacks are separated through the use of a router. - As indicated above, if the base, frame, and
transposer pads particles 51 form a pressure contact between the pads. If such pads are plated with a tin based metal and sufficient heat is applied by the lamination press, theparticles 51 form a metalurgical connection between the pads. By controlling the size of theparticles 51, bridging between adjacent pads is eliminated. Fine pitch between the pads can therefore be achieved. Additionally, since flux is not used, post assembly cleaning is not required. Those of ordinary skill in the art will recognize that atransposer panel 86 need not necessarily be included in the assembly process, since thelowermost base layer 12 in any chip stack may be used as a transposer board to facilitate the mounting or electrical connection of the chip stack to a PCB. - Additional modifications and improvements of the present invention may also be apparent to those of ordinary skill in the art. Thus, the particular combination of parts and steps described and illustrated herein is intended to represent only one embodiment of the present invention, and is not intended to serve as limitations of alternative devices and methods within the spirit and scope of the invention.
Claims (23)
1. A chip stack comprising:
at least two base layers, each of the base layers comprising:
a base substrate; and
a first conductive pattern disposed on the base substrate;
a least one interconnect frame having a second conductive pattern disposed thereon, the interconnect frame being disposed between the base layers, with the second conductive pattern being electrically connected to the first conductive pattern of each of the base layers via an anisotropic epoxy; and
at least two integrated circuit chips electrically connected to respective ones of the first conductive patterns, one of the integrated circuit chips being at least partially circumvented by the interconnect frame and at least partially covered by one of the base layers.
2. A chip stack of claim 1 further comprising:
a transposer layer comprising:
a transposer substrate; and
a third conductive pattern disposed on the transposer substrate;
the first conductive pattern of one of the base layers being electrically connected to the third conductive pattern via the anisotropic epoxy.
3. The chip stack of claim 2 wherein:
the base substrate defines opposed top and bottom surfaces; and
the first conductive pattern comprises:
a first set of base pads disposed on the top surface of the base substrate;
a second set of base pads disposed on the top surface of the base substrate and electrically connected to respective ones of the base pads of the first set; and
a third set of base pads disposed on the bottom surface of the base substrate and electrically connected to respective ones of the base pads of the second set;
the integrated circuit chips being disposed upon respective ones of the top surfaces of the base substrates and electrically connected to at least some of the base pads of respective ones of the first sets, with the base pads of the second set of one of the base layers being electrically connected to the second conductive pattern via the anisotropic epoxy, and the base pads of the third set of one of the base layers being electrically connected to the second conductive pattern via the anisotropic epoxy.
4. The chip stack of claim 3 wherein:
the interconnect frame defines opposed top and bottom surfaces; and
the second conductive pattern comprises:
a first set of frame pads disposed on the top surface of the interconnect frame; and
a second set of frame pads disposed on the bottom surface of the interconnect frame and electrically connected to respective ones of the frame pads of the first set;
the interconnect frame being disposed between the base layers such that the frame pads of the second set are electrically connected to respective ones of the base pads of the second set of one of the base layers via the anisotropic epoxy, and the frame pads of the first set are electrically connected to respective ones of the base pads of the third set of one of the base layers via the anisotropic epoxy.
5. The chip stack of claim 4 wherein:
the transposer substrate defines opposed top and bottom surfaces; and
the third conductive pattern comprises:
a first set of transposer pads disposed on the top surface of the transposer substrate; and
a second set of transposer pads disposed on the bottom surface of the transposer substrate and electrically connected to respective ones of the transposer pads of the first set;
the base pads of the third set of one of the base layers being electrically connected to respective ones of the transposer pads of the first set via the anisotropic epoxy.
6. The chip stack of claim 5 wherein the transposer pads of the first set, the frame pads of the first and second sets, and the base pads of the second and third sets are arranged in identical patterns.
7. The chip stack of claim 6 wherein:
the transposer and base substrates each have a generally rectangular configuration defining opposed pairs of longitudinal and lateral peripheral edge segments;
the interconnect frame has a generally rectangular configuration defining opposed pairs of longitudinal and lateral side sections;
the transposer pads of the first set extend along the longitudinal and lateral peripheral edge segments of the transposer substrate;
the first and second sets of frame pads extend along the longitudinal and lateral side sections of the interconnect frame; and
the second and third sets of base pads extend along the longitudinal and lateral peripheral edge segments of the base substrate.
8. The chip stack of claim 6 wherein each of the transposer pads of the second set has a generally spherical configuration.
9. The chip stack of claim 6 wherein:
each of the frame pads of the first set is electrically connected to a respective one of the frame pads of the second set via a frame feed-through hole; and
each of the base pads of the second set is electrically connected to a respective one of the base pads of the third set via a base feed-through hole.
10. The chip stack of claim 9 wherein each of the frame and base feed-through holes is plugged with a conductive material.
11. The chip stack of claim 6 wherein the integrated circuit chips each comprise:
a body having opposed, generally planar top and bottom surfaces; and
a plurality of conductive contacts disposed on the bottom surface of the body;
the conductive contacts of each of the integrated circuit chips being electrically connected to respective ones of the base pads of the first set of a respective one of the first conductive patterns.
12. The chip stack of claim 11 wherein the transposer pads of the second set, the base pads of the first set, and the conductive contacts are arranged in identical patterns.
13. The chip stack of claim 11 further comprising a layer of flux/underfill disposed between the bottom surface of the body of each of the integrated circuit chips and respective ones of the top surfaces of the base substrates.
14. The chip stack of claim 11 wherein the body of each of the integrated circuit chips and the interconnect frame are sized relative to each other such that the top surface of the body of the integrated circuit chip at least partially circumvented by the interconnect frame does not protrude beyond the top surface thereof.
15. The chip stack of claim 11 wherein the integrated circuit chips are each selected from the group consisting of:
a BGA device;
a fine pitch BGA device;
a CSP device; and
a flip chip device.
16. The chip stack of claim 1 further comprising:
a second interconnect frame, the second conductive pattern of which is electrically connected to the first conductive pattern of one of the base layers via the anisotropic epoxy such that the second interconnect frame at least partially circumvents one the integrated circuit chips;
a third base layer, the first conductive pattern of which is electrically connected to the second conductive pattern of the second interconnect frame via the anisotropic epoxy such that the third base layer at least partially covers one of the integrated circuit chips; and
a third integrated circuit chip electrically connected to the first conductive pattern of the third base layer.
17. The chip stack of claim 16 further comprising:
a multiplicity of additional interconnect frames, base layers, and integrated circuit chips;
the second conductive pattern of each of the interconnect frames being electrically connected to the first conductive patterns of any adjacent pair of base layers via the anisotropic epoxy, with each of the integrated circuit chips being electrically connected to the first conductive pattern of a respective one of the base layers.
18. A method of assembling a chip stack, comprising the steps of:
(a) electrically connecting an integrated circuit chip to a first conductive pattern of a base layer;
(b) electrically connecting a second conductive pattern of an interconnect frame to the first conductive pattern via an anisotropic epoxy such the interconnect frame at least partially circumvents the integrated circuit chip;
(c) electrically connecting another integrated circuit chip to the first conductive pattern of another base layer; and
(d) electrically connecting the first conductive pattern of one of the base layers to the second conductive pattern of the interconnect frame via the anisotropic epoxy such that one of the integrated circuit chips is disposed between the base layers.
19. The method of claim 18 further comprising the step of:
(e) electrically connecting the first conductive pattern of one of the base layers to a third conductive pattern of a transposer layer via the anisotropic epoxy.
20. The method of claim 18 wherein steps (a) and (c) each comprise applying a layer of flux/underfill to each of the base layers over portions of the first conductive patterns prior to the electrical connection of respective ones of the integrated circuit chips thereto.
21. A method of assembling a chip stack, comprising the steps of:
(a) providing a transposer panel which has opposed surfaces and a plurality of conductive pads disposed on the opposed surfaces thereof;
(b) providing at least two base panels which each have opposed surfaces and a plurality of conductive pads disposed on the opposed surfaces thereof;
(c) providing at least one frame panel which has opposed surfaces and a plurality of conductive pads disposed on the opposed surfaces thereof;
(d) providing a plurality of integrated circuit chips which each have opposed sides and a plurality of conductive contacts disposed on one of the sides thereof;
(e) dispensing an anisotropic epoxy on at least some of the conductive pads of each of the transposer, base, and frame panels;
(f) placing integrated circuit chips upon each of the base panels such that the conductive contacts of each of the integrated circuit chips are disposed on at least some of the conductive pads of respective ones of the base panels;
(g) stacking one of the base panels upon the transposer panel such that at least some of the conductive pads of the base panel are disposed on at least some of the conductive pads of the transposer panel;
(h) stacking the frame panel upon the base panel such that at least some of the conductive pads of the frame panel are disposed on at least some of the conductive pads of the base panel; and
(i) stacking another base panel upon the frame panel such that at least some of the conductive pads of the base panel are disposed on at least some of the conductive pads of the frame panel.
22. The method of claim 21 wherein steps (h) and (i) are repeated at least once subsequent to step (i).
23. The method of claim 21 further comprising the step of:
(j) placing the chip stack into a heated lamination press to cure the anisotropic epoxy.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/092,073 US20020094603A1 (en) | 2000-06-21 | 2002-03-06 | Three-dimensional memory stacking using anisotropic epoxy interconnections |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/598,343 US6404043B1 (en) | 2000-06-21 | 2000-06-21 | Panel stacking of BGA devices to form three-dimensional modules |
US09/826,621 US6472735B2 (en) | 2000-06-21 | 2001-04-05 | Three-dimensional memory stacking using anisotropic epoxy interconnections |
US10/092,073 US20020094603A1 (en) | 2000-06-21 | 2002-03-06 | Three-dimensional memory stacking using anisotropic epoxy interconnections |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/826,621 Division US6472735B2 (en) | 2000-06-21 | 2001-04-05 | Three-dimensional memory stacking using anisotropic epoxy interconnections |
Publications (1)
Publication Number | Publication Date |
---|---|
US20020094603A1 true US20020094603A1 (en) | 2002-07-18 |
Family
ID=24395181
Family Applications (7)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/598,343 Expired - Lifetime US6404043B1 (en) | 2000-06-21 | 2000-06-21 | Panel stacking of BGA devices to form three-dimensional modules |
US09/826,621 Expired - Lifetime US6472735B2 (en) | 2000-06-21 | 2001-04-05 | Three-dimensional memory stacking using anisotropic epoxy interconnections |
US09/922,977 Expired - Lifetime US6544815B2 (en) | 2000-06-21 | 2001-08-06 | Panel stacking of BGA devices to form three-dimensional modules |
US10/017,553 Expired - Lifetime US6566746B2 (en) | 2000-06-21 | 2001-12-14 | Panel stacking of BGA devices to form three-dimensional modules |
US10/092,073 Abandoned US20020094603A1 (en) | 2000-06-21 | 2002-03-06 | Three-dimensional memory stacking using anisotropic epoxy interconnections |
US10/290,994 Abandoned US20030064548A1 (en) | 2000-06-21 | 2002-11-08 | Panel stacking of BGA devices to form three-dimensional modules |
US10/316,566 Expired - Lifetime US6878571B2 (en) | 2000-06-21 | 2002-12-11 | Panel stacking of BGA devices to form three-dimensional modules |
Family Applications Before (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/598,343 Expired - Lifetime US6404043B1 (en) | 2000-06-21 | 2000-06-21 | Panel stacking of BGA devices to form three-dimensional modules |
US09/826,621 Expired - Lifetime US6472735B2 (en) | 2000-06-21 | 2001-04-05 | Three-dimensional memory stacking using anisotropic epoxy interconnections |
US09/922,977 Expired - Lifetime US6544815B2 (en) | 2000-06-21 | 2001-08-06 | Panel stacking of BGA devices to form three-dimensional modules |
US10/017,553 Expired - Lifetime US6566746B2 (en) | 2000-06-21 | 2001-12-14 | Panel stacking of BGA devices to form three-dimensional modules |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/290,994 Abandoned US20030064548A1 (en) | 2000-06-21 | 2002-11-08 | Panel stacking of BGA devices to form three-dimensional modules |
US10/316,566 Expired - Lifetime US6878571B2 (en) | 2000-06-21 | 2002-12-11 | Panel stacking of BGA devices to form three-dimensional modules |
Country Status (2)
Country | Link |
---|---|
US (7) | US6404043B1 (en) |
WO (1) | WO2001099187A1 (en) |
Cited By (36)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7033861B1 (en) | 2005-05-18 | 2006-04-25 | Staktek Group L.P. | Stacked module systems and method |
EP1652233A1 (en) * | 2003-08-08 | 2006-05-03 | Irvine Sensors Corporation | Stackable layers containing ball grid array packages |
US7193310B2 (en) | 2001-12-14 | 2007-03-20 | Stuktek Group L.P. | Stacking system and method |
US7202555B2 (en) | 2001-10-26 | 2007-04-10 | Staktek Group L.P. | Pitch change and chip scale stacking system and method |
US7289327B2 (en) | 2006-02-27 | 2007-10-30 | Stakick Group L.P. | Active cooling methods and apparatus for modules |
US7304382B2 (en) | 2006-01-11 | 2007-12-04 | Staktek Group L.P. | Managed memory component |
US7324352B2 (en) | 2004-09-03 | 2008-01-29 | Staktek Group L.P. | High capacity thin module system and method |
US7423885B2 (en) | 2004-09-03 | 2008-09-09 | Entorian Technologies, Lp | Die module system |
US7443023B2 (en) | 2004-09-03 | 2008-10-28 | Entorian Technologies, Lp | High capacity thin module system |
US7446410B2 (en) | 2004-09-03 | 2008-11-04 | Entorian Technologies, Lp | Circuit module with thermal casing systems |
US7459385B1 (en) * | 2003-11-20 | 2008-12-02 | Bridge Semiconductor Corporation | Method of making a semiconductor chip assembly with a laterally aligned bumped terminal and filler |
US7468893B2 (en) | 2004-09-03 | 2008-12-23 | Entorian Technologies, Lp | Thin module system and method |
US7468553B2 (en) | 2006-10-20 | 2008-12-23 | Entorian Technologies, Lp | Stackable micropackages and stacked modules |
US7480152B2 (en) | 2004-09-03 | 2009-01-20 | Entorian Technologies, Lp | Thin module system and method |
US7508058B2 (en) | 2006-01-11 | 2009-03-24 | Entorian Technologies, Lp | Stacked integrated circuit module |
US7508069B2 (en) | 2006-01-11 | 2009-03-24 | Entorian Technologies, Lp | Managed memory component |
US7511968B2 (en) | 2004-09-03 | 2009-03-31 | Entorian Technologies, Lp | Buffered thin module system and method |
US7511969B2 (en) | 2006-02-02 | 2009-03-31 | Entorian Technologies, Lp | Composite core circuit module system and method |
US7522421B2 (en) | 2004-09-03 | 2009-04-21 | Entorian Technologies, Lp | Split core circuit module |
US7542297B2 (en) | 2004-09-03 | 2009-06-02 | Entorian Technologies, Lp | Optimized mounting area circuit module system and method |
US7576995B2 (en) | 2005-11-04 | 2009-08-18 | Entorian Technologies, Lp | Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area |
US7579687B2 (en) | 2004-09-03 | 2009-08-25 | Entorian Technologies, Lp | Circuit module turbulence enhancement systems and methods |
US7595550B2 (en) | 2001-10-26 | 2009-09-29 | Entorian Technologies, Lp | Flex-based circuit module |
US7606050B2 (en) | 2004-09-03 | 2009-10-20 | Entorian Technologies, Lp | Compact module system and method |
US7605454B2 (en) | 2006-01-11 | 2009-10-20 | Entorian Technologies, Lp | Memory card and method for devising |
US7606049B2 (en) | 2004-09-03 | 2009-10-20 | Entorian Technologies, Lp | Module thermal management system and method |
US7606040B2 (en) | 2004-09-03 | 2009-10-20 | Entorian Technologies, Lp | Memory module system and method |
US7608920B2 (en) | 2006-01-11 | 2009-10-27 | Entorian Technologies, Lp | Memory card and method for devising |
US7616452B2 (en) | 2004-09-03 | 2009-11-10 | Entorian Technologies, Lp | Flex circuit constructions for high capacity circuit module systems and methods |
US7656678B2 (en) | 2001-10-26 | 2010-02-02 | Entorian Technologies, Lp | Stacked module systems |
US7714426B1 (en) | 2007-07-07 | 2010-05-11 | Keith Gann | Ball grid array package format layers and structure |
US7760513B2 (en) | 2004-09-03 | 2010-07-20 | Entorian Technologies Lp | Modified core for circuit module system and method |
USRE43536E1 (en) | 2002-02-07 | 2012-07-24 | Aprolase Development Co., Llc | Stackable layer containing ball grid array package |
US20120326321A1 (en) * | 2007-10-30 | 2012-12-27 | International Business Machines Corporation | Techniques for Modular Chip Fabrication |
DE102013221120A1 (en) * | 2013-10-17 | 2015-04-23 | Zf Friedrichshafen Ag | control device |
CN109326586A (en) * | 2018-08-24 | 2019-02-12 | 中国电子科技集团公司第二十九研究所 | A kind of energy supply control module and its manufacturing method |
Families Citing this family (348)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6525414B2 (en) * | 1997-09-16 | 2003-02-25 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device including a wiring board and semiconductor elements mounted thereon |
US6143981A (en) | 1998-06-24 | 2000-11-07 | Amkor Technology, Inc. | Plastic integrated circuit package and method and leadframe for making the package |
US7332375B1 (en) | 1998-06-24 | 2008-02-19 | Amkor Technology, Inc. | Method of making an integrated circuit package |
EP1196014B1 (en) * | 1999-07-09 | 2006-01-04 | Fujitsu Limited | Printed wiring board unit, hierarchical mounting auxiliary substrate and electronic apparatus |
TW472330B (en) * | 1999-08-26 | 2002-01-11 | Toshiba Corp | Semiconductor device and the manufacturing method thereof |
US6713854B1 (en) | 2000-10-16 | 2004-03-30 | Legacy Electronics, Inc | Electronic circuit module with a carrier having a mounting pad array |
US7102892B2 (en) * | 2000-03-13 | 2006-09-05 | Legacy Electronics, Inc. | Modular integrated circuit chip carrier |
GB0012420D0 (en) * | 2000-05-24 | 2000-07-12 | Ibm | Microcard interposer |
US6404043B1 (en) * | 2000-06-21 | 2002-06-11 | Dense-Pac Microsystems, Inc. | Panel stacking of BGA devices to form three-dimensional modules |
US7298031B1 (en) * | 2000-08-09 | 2007-11-20 | Micron Technology, Inc. | Multiple substrate microelectronic devices and methods of manufacture |
US6607937B1 (en) * | 2000-08-23 | 2003-08-19 | Micron Technology, Inc. | Stacked microelectronic dies and methods for stacking microelectronic dies |
WO2002030069A1 (en) * | 2000-10-06 | 2002-04-11 | Irvine Sensors Corporation | High speed multi-stage stacked layers switch |
US7337522B2 (en) * | 2000-10-16 | 2008-03-04 | Legacy Electronics, Inc. | Method and apparatus for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips |
JP2002251884A (en) * | 2001-02-21 | 2002-09-06 | Toshiba Corp | Semiconductor memory and system device therefor |
WO2002071819A1 (en) * | 2001-03-07 | 2002-09-12 | Sony Corporation | Land portion of printed wiring board, method for manufacturing printed wiring board, and printed wiring board mounting method |
WO2002074024A2 (en) * | 2001-03-14 | 2002-09-19 | Legacy Electronics, Inc. | A method and apparatus for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips |
US7034386B2 (en) * | 2001-03-26 | 2006-04-25 | Nec Corporation | Thin planar semiconductor device having electrodes on both surfaces and method of fabricating same |
KR100369393B1 (en) | 2001-03-27 | 2003-02-05 | 앰코 테크놀로지 코리아 주식회사 | Lead frame and semiconductor package using it and its manufacturing method |
JP4051893B2 (en) * | 2001-04-18 | 2008-02-27 | 株式会社日立製作所 | Electronics |
JP3999945B2 (en) * | 2001-05-18 | 2007-10-31 | 株式会社東芝 | Manufacturing method of semiconductor device |
US6730536B1 (en) | 2001-06-28 | 2004-05-04 | Amkor Technology, Inc. | Pre-drilled image sensor package fabrication method |
US6433413B1 (en) * | 2001-08-17 | 2002-08-13 | Micron Technology, Inc. | Three-dimensional multichip module |
US6747347B2 (en) * | 2001-08-30 | 2004-06-08 | Micron Technology, Inc. | Multi-chip electronic package and cooling system |
JP2003110091A (en) * | 2001-09-28 | 2003-04-11 | Toshiba Corp | Semiconductor device and method for manufacturing semiconductor device |
JP2003179099A (en) * | 2001-12-12 | 2003-06-27 | Toshiba Corp | Semiconductor device and method of manufacturing the same |
TW511265B (en) * | 2001-12-19 | 2002-11-21 | Via Tech Inc | Manufacturing method of multi-layer packaging substrate |
US6891276B1 (en) * | 2002-01-09 | 2005-05-10 | Bridge Semiconductor Corporation | Semiconductor package device |
WO2003063242A1 (en) * | 2002-01-16 | 2003-07-31 | Alfred E. Mann Foundation For Scientific Research | Space-saving packaging of electronic circuits |
FI119215B (en) | 2002-01-31 | 2008-08-29 | Imbera Electronics Oy | A method for immersing a component in a substrate and an electronic module |
US8455994B2 (en) * | 2002-01-31 | 2013-06-04 | Imbera Electronics Oy | Electronic module with feed through conductor between wiring patterns |
US6635970B2 (en) * | 2002-02-06 | 2003-10-21 | International Business Machines Corporation | Power distribution design method for stacked flip-chip packages |
US6657311B1 (en) * | 2002-05-16 | 2003-12-02 | Texas Instruments Incorporated | Heat dissipating flip-chip ball grid array |
KR20040022063A (en) * | 2002-09-06 | 2004-03-11 | 주식회사 유니세미콘 | A stack semiconductor package and it's manufacture method |
TWI290365B (en) * | 2002-10-15 | 2007-11-21 | United Test Ct Inc | Stacked flip-chip package |
TW567601B (en) * | 2002-10-18 | 2003-12-21 | Siliconware Precision Industries Co Ltd | Module device of stacked semiconductor package and method for fabricating the same |
US6905914B1 (en) | 2002-11-08 | 2005-06-14 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US7723210B2 (en) * | 2002-11-08 | 2010-05-25 | Amkor Technology, Inc. | Direct-write wafer level chip scale package |
JP4035034B2 (en) * | 2002-11-29 | 2008-01-16 | 株式会社ルネサステクノロジ | Semiconductor device and manufacturing method thereof |
US6856010B2 (en) * | 2002-12-05 | 2005-02-15 | Staktek Group L.P. | Thin scale outline package |
US6841883B1 (en) * | 2003-03-31 | 2005-01-11 | Micron Technology, Inc. | Multi-dice chip scale semiconductor components and wafer level methods of fabrication |
US20040207990A1 (en) * | 2003-04-21 | 2004-10-21 | Rose Andrew C. | Stair-step signal routing |
US7145226B2 (en) * | 2003-06-30 | 2006-12-05 | Intel Corporation | Scalable microelectronic package using conductive risers |
DE10334575B4 (en) * | 2003-07-28 | 2007-10-04 | Infineon Technologies Ag | Electronic component and use and method for producing the same |
FI20031341L (en) * | 2003-09-18 | 2005-03-19 | Imbera Electronics Oy | Method for manufacturing an electronic module |
US7095104B2 (en) * | 2003-11-21 | 2006-08-22 | International Business Machines Corporation | Overlap stacking of center bus bonded memory chips for double density and method of manufacturing the same |
DE10360708B4 (en) * | 2003-12-19 | 2008-04-10 | Infineon Technologies Ag | Semiconductor module with a semiconductor stack, rewiring plate, and method of making the same |
US7126829B1 (en) * | 2004-02-09 | 2006-10-24 | Pericom Semiconductor Corp. | Adapter board for stacking Ball-Grid-Array (BGA) chips |
US7345359B2 (en) * | 2004-03-05 | 2008-03-18 | Intel Corporation | Integrated circuit package with chip-side signal connections |
US7692287B2 (en) * | 2004-05-21 | 2010-04-06 | Nec Corporation | Semiconductor device and wiring board |
JP2006041438A (en) * | 2004-07-30 | 2006-02-09 | Shinko Electric Ind Co Ltd | Semiconductor chip built-in substrate, and its manufacturing method |
US20060053345A1 (en) * | 2004-09-03 | 2006-03-09 | Staktek Group L.P. | Thin module system and method |
KR100669830B1 (en) * | 2004-11-16 | 2007-04-16 | 삼성전자주식회사 | Multilayer Package Using Anisotropic Conductive Film |
US20060108676A1 (en) * | 2004-11-22 | 2006-05-25 | Punzalan Nelson V Jr | Multi-chip package using an interposer |
JP4504798B2 (en) * | 2004-12-16 | 2010-07-14 | パナソニック株式会社 | Multistage semiconductor module |
JP4433298B2 (en) * | 2004-12-16 | 2010-03-17 | パナソニック株式会社 | Multistage semiconductor module |
WO2006076381A2 (en) * | 2005-01-12 | 2006-07-20 | Legacy Electronics, Inc. | Radial circuit board, system, and methods |
US7745912B2 (en) * | 2005-03-25 | 2010-06-29 | Intel Corporation | Stress absorption layer and cylinder solder joint method and apparatus |
US7545031B2 (en) * | 2005-04-11 | 2009-06-09 | Stats Chippac Ltd. | Multipackage module having stacked packages with asymmetrically arranged die and molding |
JP4520355B2 (en) * | 2005-04-19 | 2010-08-04 | パナソニック株式会社 | Semiconductor module |
US20060250780A1 (en) * | 2005-05-06 | 2006-11-09 | Staktek Group L.P. | System component interposer |
TWI284394B (en) * | 2005-05-12 | 2007-07-21 | Advanced Semiconductor Eng | Lid used in package structure and the package structure of having the same |
US7777313B2 (en) * | 2005-06-07 | 2010-08-17 | Analog Devices, Inc. | Electronic package structures and methods |
US8258405B2 (en) * | 2005-06-30 | 2012-09-04 | Siemens Aktiengesellschaft | Sensor for a hardware protection system for sensitive electronic-data modules protecting against external manipulations |
WO2007003228A1 (en) * | 2005-06-30 | 2007-01-11 | Siemens Aktiengesellschaft | Hardware protection system for sensitive electronic-data modules protecting against external manipulations |
US7785928B2 (en) * | 2005-07-09 | 2010-08-31 | Gautham Viswanadam | Integrated circuit device and method of manufacturing thereof |
CN100447954C (en) * | 2005-10-31 | 2008-12-31 | 胜开科技股份有限公司 | Method for manufacturing metal balls of ball grid array of semiconductor component |
CN100541784C (en) * | 2005-11-10 | 2009-09-16 | 沈育浓 | Stacked semiconductor chip package |
CN100552940C (en) * | 2005-11-25 | 2009-10-21 | 全懋精密科技股份有限公司 | Stack structure of semiconductor element embedded loading board |
US7507603B1 (en) | 2005-12-02 | 2009-03-24 | Amkor Technology, Inc. | Etch singulated semiconductor package |
US7572681B1 (en) | 2005-12-08 | 2009-08-11 | Amkor Technology, Inc. | Embedded electronic component package |
US7332799B2 (en) * | 2005-12-28 | 2008-02-19 | Tessera, Inc. | Packaged chip having features for improved signal transmission on the package |
US7902660B1 (en) | 2006-05-24 | 2011-03-08 | Amkor Technology, Inc. | Substrate for semiconductor device and manufacturing method thereof |
JP2007324354A (en) * | 2006-05-31 | 2007-12-13 | Sony Corp | Semiconductor device |
US7968998B1 (en) | 2006-06-21 | 2011-06-28 | Amkor Technology, Inc. | Side leaded, bottom exposed pad and bottom exposed lead fusion quad flat semiconductor package |
US20080150132A1 (en) * | 2006-12-21 | 2008-06-26 | Tom Hu | Stack up pcb substrate for high density interconnect packages |
SG146460A1 (en) * | 2007-03-12 | 2008-10-30 | Micron Technology Inc | Apparatus for packaging semiconductor devices, packaged semiconductor components, methods of manufacturing apparatus for packaging semiconductor devices, and methods of manufacturing semiconductor components |
CN101266965B (en) * | 2007-03-15 | 2010-06-16 | 卓恩民 | Semiconductor package stacking structure and manufacturing method thereof |
WO2008117213A2 (en) * | 2007-03-23 | 2008-10-02 | Koninklijke Philips Electronics N.V. | An assembly of at least two printed circuit boards and a method of assembling at least two printed circuit boards |
US20080241991A1 (en) * | 2007-03-26 | 2008-10-02 | National Semiconductor Corporation | Gang flipping for flip-chip packaging |
ITMI20070933A1 (en) * | 2007-05-08 | 2008-11-09 | St Microelectronics Srl | MULTI PIASTRINA ELECTRONIC SYSTEM |
JP2008306105A (en) * | 2007-06-11 | 2008-12-18 | Oki Electric Ind Co Ltd | Method for manufacturing semiconductor device |
JP4986738B2 (en) * | 2007-06-27 | 2012-07-25 | 新光電気工業株式会社 | Semiconductor package and semiconductor device using the same |
US7977774B2 (en) | 2007-07-10 | 2011-07-12 | Amkor Technology, Inc. | Fusion quad flat semiconductor package |
US7687899B1 (en) | 2007-08-07 | 2010-03-30 | Amkor Technology, Inc. | Dual laminate package structure with embedded elements |
US7619305B2 (en) * | 2007-08-15 | 2009-11-17 | Powertech Technology Inc. | Semiconductor package-on-package (POP) device avoiding crack at solder joints of micro contacts during package stacking |
US7777351B1 (en) | 2007-10-01 | 2010-08-17 | Amkor Technology, Inc. | Thin stacked interposer package |
US8089159B1 (en) | 2007-10-03 | 2012-01-03 | Amkor Technology, Inc. | Semiconductor package with increased I/O density and method of making the same |
US7847386B1 (en) | 2007-11-05 | 2010-12-07 | Amkor Technology, Inc. | Reduced size stacked semiconductor package and method of making the same |
JP2009135398A (en) * | 2007-11-29 | 2009-06-18 | Ibiden Co Ltd | Combination substrate |
US20090140408A1 (en) * | 2007-11-30 | 2009-06-04 | Taewoo Lee | Integrated circuit package-on-package system with stacking via interconnect |
KR101364538B1 (en) * | 2007-12-12 | 2014-02-18 | 삼성전자주식회사 | Method for mounting electronic components of at least two types and apparatus for performing the method |
US7791175B2 (en) * | 2007-12-20 | 2010-09-07 | Mosaid Technologies Incorporated | Method for stacking serially-connected integrated circuits and multi-chip device made from same |
US8399973B2 (en) * | 2007-12-20 | 2013-03-19 | Mosaid Technologies Incorporated | Data storage and stackable configurations |
US20090160039A1 (en) * | 2007-12-20 | 2009-06-25 | National Semiconductor Corporation | Method and leadframe for packaging integrated circuits |
US8618669B2 (en) * | 2008-01-09 | 2013-12-31 | Ibiden Co., Ltd. | Combination substrate |
US7956453B1 (en) | 2008-01-16 | 2011-06-07 | Amkor Technology, Inc. | Semiconductor package with patterning layer and method of making same |
US7723852B1 (en) | 2008-01-21 | 2010-05-25 | Amkor Technology, Inc. | Stacked semiconductor package and method of making same |
US8067821B1 (en) | 2008-04-10 | 2011-11-29 | Amkor Technology, Inc. | Flat semiconductor package with half package molding |
US7768135B1 (en) | 2008-04-17 | 2010-08-03 | Amkor Technology, Inc. | Semiconductor package with fast power-up cycle and method of making same |
US7808084B1 (en) | 2008-05-06 | 2010-10-05 | Amkor Technology, Inc. | Semiconductor package with half-etched locking features |
TWI573201B (en) | 2008-07-18 | 2017-03-01 | 聯測總部私人有限公司 | Packaging structural member |
US8125064B1 (en) | 2008-07-28 | 2012-02-28 | Amkor Technology, Inc. | Increased I/O semiconductor package and method of making same |
US8184453B1 (en) | 2008-07-31 | 2012-05-22 | Amkor Technology, Inc. | Increased capacity semiconductor package |
US11302617B2 (en) * | 2008-09-06 | 2022-04-12 | Broadpak Corporation | Scalable semiconductor interposer integration |
KR20100033012A (en) * | 2008-09-19 | 2010-03-29 | 주식회사 하이닉스반도체 | Semiconductor package and stacked semiconductor package having the same |
US7847392B1 (en) | 2008-09-30 | 2010-12-07 | Amkor Technology, Inc. | Semiconductor device including leadframe with increased I/O |
US7989933B1 (en) | 2008-10-06 | 2011-08-02 | Amkor Technology, Inc. | Increased I/O leadframe and semiconductor device including same |
JP5185062B2 (en) * | 2008-10-21 | 2013-04-17 | パナソニック株式会社 | Multilayer semiconductor device and electronic device |
US8008758B1 (en) | 2008-10-27 | 2011-08-30 | Amkor Technology, Inc. | Semiconductor device with increased I/O leadframe |
US8089145B1 (en) | 2008-11-17 | 2012-01-03 | Amkor Technology, Inc. | Semiconductor device including increased capacity leadframe |
US8072050B1 (en) | 2008-11-18 | 2011-12-06 | Amkor Technology, Inc. | Semiconductor device with increased I/O leadframe including passive device |
US7875963B1 (en) | 2008-11-21 | 2011-01-25 | Amkor Technology, Inc. | Semiconductor device including leadframe having power bars and increased I/O |
US7982298B1 (en) | 2008-12-03 | 2011-07-19 | Amkor Technology, Inc. | Package in package semiconductor device |
US8487420B1 (en) | 2008-12-08 | 2013-07-16 | Amkor Technology, Inc. | Package in package semiconductor device with film over wire |
FR2939963B1 (en) * | 2008-12-11 | 2011-08-05 | St Microelectronics Grenoble | METHOD FOR MANUFACTURING SEMICONDUCTOR COMPONENT CARRIER, SUPPORT AND SEMICONDUCTOR DEVICE |
US20170117214A1 (en) | 2009-01-05 | 2017-04-27 | Amkor Technology, Inc. | Semiconductor device with through-mold via |
US8680656B1 (en) | 2009-01-05 | 2014-03-25 | Amkor Technology, Inc. | Leadframe structure for concentrated photovoltaic receiver package |
US8058715B1 (en) | 2009-01-09 | 2011-11-15 | Amkor Technology, Inc. | Package in package device for RF transceiver module |
US8026589B1 (en) | 2009-02-23 | 2011-09-27 | Amkor Technology, Inc. | Reduced profile stackable semiconductor package |
US7894230B2 (en) * | 2009-02-24 | 2011-02-22 | Mosaid Technologies Incorporated | Stacked semiconductor devices including a master device |
US7960818B1 (en) | 2009-03-04 | 2011-06-14 | Amkor Technology, Inc. | Conformal shield on punch QFN semiconductor package |
US8510244B2 (en) | 2009-03-20 | 2013-08-13 | ISC8 Inc. | Apparatus comprising artificial neuronal assembly |
US8575742B1 (en) | 2009-04-06 | 2013-11-05 | Amkor Technology, Inc. | Semiconductor device with increased I/O leadframe including power bars |
TWI395317B (en) * | 2009-05-15 | 2013-05-01 | Ind Tech Res Inst | Stacked-chip packaging structure and fabrication method thereof |
MY160276A (en) * | 2009-08-18 | 2017-02-28 | Multitest Elektronische Systeme Gmbh | An elastic unit as a separate elastic member to be mounted at an elastic unit receiving section of an align fixture |
US8796561B1 (en) | 2009-10-05 | 2014-08-05 | Amkor Technology, Inc. | Fan out build up substrate stackable package and method |
US10354995B2 (en) | 2009-10-12 | 2019-07-16 | Monolithic 3D Inc. | Semiconductor memory device and structure |
US11984445B2 (en) | 2009-10-12 | 2024-05-14 | Monolithic 3D Inc. | 3D semiconductor devices and structures with metal layers |
US11018133B2 (en) | 2009-10-12 | 2021-05-25 | Monolithic 3D Inc. | 3D integrated circuit |
US12027518B1 (en) | 2009-10-12 | 2024-07-02 | Monolithic 3D Inc. | 3D semiconductor devices and structures with metal layers |
US11374118B2 (en) | 2009-10-12 | 2022-06-28 | Monolithic 3D Inc. | Method to form a 3D integrated circuit |
US10157909B2 (en) | 2009-10-12 | 2018-12-18 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10910364B2 (en) | 2009-10-12 | 2021-02-02 | Monolitaic 3D Inc. | 3D semiconductor device |
US10366970B2 (en) | 2009-10-12 | 2019-07-30 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10043781B2 (en) | 2009-10-12 | 2018-08-07 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10388863B2 (en) | 2009-10-12 | 2019-08-20 | Monolithic 3D Inc. | 3D memory device and structure |
US8937381B1 (en) | 2009-12-03 | 2015-01-20 | Amkor Technology, Inc. | Thin stackable package and method |
US9691734B1 (en) | 2009-12-07 | 2017-06-27 | Amkor Technology, Inc. | Method of forming a plurality of electronic component packages |
CN102668074A (en) * | 2009-12-22 | 2012-09-12 | 株式会社村田制作所 | Circuit module manufacturing method, circuit module, and electronic apparatus including circuit module |
TWI470749B (en) * | 2009-12-23 | 2015-01-21 | Ind Tech Res Inst | Thermal conductive and electrical insulation complex film and chip package structure utilizing the same |
US8324511B1 (en) | 2010-04-06 | 2012-12-04 | Amkor Technology, Inc. | Through via nub reveal method and structure |
TWI395310B (en) * | 2010-04-29 | 2013-05-01 | Advanced Semiconductor Eng | Substrate, semiconductor package using the same and manufacturing method thereof |
US8294276B1 (en) | 2010-05-27 | 2012-10-23 | Amkor Technology, Inc. | Semiconductor device and fabricating method thereof |
DE102011079278B4 (en) | 2010-07-15 | 2023-02-16 | Ifm Electronic Gmbh | 3D electronic module |
US10217667B2 (en) | 2011-06-28 | 2019-02-26 | Monolithic 3D Inc. | 3D semiconductor device, fabrication method and system |
US8440554B1 (en) | 2010-08-02 | 2013-05-14 | Amkor Technology, Inc. | Through via connected backside embedded circuit features structure and method |
US8362602B2 (en) * | 2010-08-09 | 2013-01-29 | Headway Technologies, Inc. | Layered chip package and method of manufacturing same |
US8487445B1 (en) | 2010-10-05 | 2013-07-16 | Amkor Technology, Inc. | Semiconductor device having through electrodes protruding from dielectric layer |
US11482440B2 (en) | 2010-12-16 | 2022-10-25 | Monolithic 3D Inc. | 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits |
US10497713B2 (en) | 2010-11-18 | 2019-12-03 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US10896931B1 (en) | 2010-10-11 | 2021-01-19 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11469271B2 (en) | 2010-10-11 | 2022-10-11 | Monolithic 3D Inc. | Method to produce 3D semiconductor devices and structures with memory |
US11257867B1 (en) | 2010-10-11 | 2022-02-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with oxide bonds |
US11158674B2 (en) | 2010-10-11 | 2021-10-26 | Monolithic 3D Inc. | Method to produce a 3D semiconductor device and structure |
US11018191B1 (en) | 2010-10-11 | 2021-05-25 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11315980B1 (en) | 2010-10-11 | 2022-04-26 | Monolithic 3D Inc. | 3D semiconductor device and structure with transistors |
US11024673B1 (en) | 2010-10-11 | 2021-06-01 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11227897B2 (en) | 2010-10-11 | 2022-01-18 | Monolithic 3D Inc. | Method for producing a 3D semiconductor memory device and structure |
US11600667B1 (en) | 2010-10-11 | 2023-03-07 | Monolithic 3D Inc. | Method to produce 3D semiconductor devices and structures with memory |
US10290682B2 (en) | 2010-10-11 | 2019-05-14 | Monolithic 3D Inc. | 3D IC semiconductor device and structure with stacked memory |
US10679977B2 (en) | 2010-10-13 | 2020-06-09 | Monolithic 3D Inc. | 3D microdisplay device and structure |
US11605663B2 (en) | 2010-10-13 | 2023-03-14 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US10978501B1 (en) | 2010-10-13 | 2021-04-13 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with waveguides |
US12080743B2 (en) | 2010-10-13 | 2024-09-03 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11163112B2 (en) | 2010-10-13 | 2021-11-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with electromagnetic modulators |
US11869915B2 (en) | 2010-10-13 | 2024-01-09 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11694922B2 (en) | 2010-10-13 | 2023-07-04 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11404466B2 (en) | 2010-10-13 | 2022-08-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US11984438B2 (en) | 2010-10-13 | 2024-05-14 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11929372B2 (en) | 2010-10-13 | 2024-03-12 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US10943934B2 (en) | 2010-10-13 | 2021-03-09 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US11133344B2 (en) | 2010-10-13 | 2021-09-28 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US11327227B2 (en) | 2010-10-13 | 2022-05-10 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with electromagnetic modulators |
US11855100B2 (en) | 2010-10-13 | 2023-12-26 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US11043523B1 (en) | 2010-10-13 | 2021-06-22 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors |
US10833108B2 (en) | 2010-10-13 | 2020-11-10 | Monolithic 3D Inc. | 3D microdisplay device and structure |
US10998374B1 (en) | 2010-10-13 | 2021-05-04 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US11437368B2 (en) | 2010-10-13 | 2022-09-06 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with oxide bonding |
US12094892B2 (en) | 2010-10-13 | 2024-09-17 | Monolithic 3D Inc. | 3D micro display device and structure |
US11855114B2 (en) | 2010-10-13 | 2023-12-26 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with image sensors and wafer bonding |
US11063071B1 (en) | 2010-10-13 | 2021-07-13 | Monolithic 3D Inc. | Multilevel semiconductor device and structure with waveguides |
US11164898B2 (en) | 2010-10-13 | 2021-11-02 | Monolithic 3D Inc. | Multilevel semiconductor device and structure |
US11735462B2 (en) | 2010-11-18 | 2023-08-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with single-crystal layers |
US12100611B2 (en) | 2010-11-18 | 2024-09-24 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11610802B2 (en) | 2010-11-18 | 2023-03-21 | Monolithic 3D Inc. | Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes |
US12125737B1 (en) | 2010-11-18 | 2024-10-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US11854857B1 (en) | 2010-11-18 | 2023-12-26 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11569117B2 (en) | 2010-11-18 | 2023-01-31 | Monolithic 3D Inc. | 3D semiconductor device and structure with single-crystal layers |
US11521888B2 (en) | 2010-11-18 | 2022-12-06 | Monolithic 3D Inc. | 3D semiconductor device and structure with high-k metal gate transistors |
US12272586B2 (en) | 2010-11-18 | 2025-04-08 | Monolithic 3D Inc. | 3D semiconductor memory device and structure with memory and metal layers |
US11107721B2 (en) | 2010-11-18 | 2021-08-31 | Monolithic 3D Inc. | 3D semiconductor device and structure with NAND logic |
US11495484B2 (en) | 2010-11-18 | 2022-11-08 | Monolithic 3D Inc. | 3D semiconductor devices and structures with at least two single-crystal layers |
US11004719B1 (en) | 2010-11-18 | 2021-05-11 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11018042B1 (en) | 2010-11-18 | 2021-05-25 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US12136562B2 (en) | 2010-11-18 | 2024-11-05 | Monolithic 3D Inc. | 3D semiconductor device and structure with single-crystal layers |
US11862503B2 (en) | 2010-11-18 | 2024-01-02 | Monolithic 3D Inc. | Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11901210B2 (en) | 2010-11-18 | 2024-02-13 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11164770B1 (en) | 2010-11-18 | 2021-11-02 | Monolithic 3D Inc. | Method for producing a 3D semiconductor memory device and structure |
US12033884B2 (en) | 2010-11-18 | 2024-07-09 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11031275B2 (en) | 2010-11-18 | 2021-06-08 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11121021B2 (en) | 2010-11-18 | 2021-09-14 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11923230B1 (en) | 2010-11-18 | 2024-03-05 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11482439B2 (en) | 2010-11-18 | 2022-10-25 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors |
US11804396B2 (en) | 2010-11-18 | 2023-10-31 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers |
US11443971B2 (en) | 2010-11-18 | 2022-09-13 | Monolithic 3D Inc. | 3D semiconductor device and structure with memory |
US11615977B2 (en) | 2010-11-18 | 2023-03-28 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11211279B2 (en) | 2010-11-18 | 2021-12-28 | Monolithic 3D Inc. | Method for processing a 3D integrated circuit and structure |
US12154817B1 (en) | 2010-11-18 | 2024-11-26 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US12144190B2 (en) | 2010-11-18 | 2024-11-12 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding and memory cells preliminary class |
US11482438B2 (en) | 2010-11-18 | 2022-10-25 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11784082B2 (en) | 2010-11-18 | 2023-10-10 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11094576B1 (en) | 2010-11-18 | 2021-08-17 | Monolithic 3D Inc. | Methods for producing a 3D semiconductor memory device and structure |
US11508605B2 (en) | 2010-11-18 | 2022-11-22 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US11355380B2 (en) | 2010-11-18 | 2022-06-07 | Monolithic 3D Inc. | Methods for producing 3D semiconductor memory device and structure utilizing alignment marks |
US11355381B2 (en) | 2010-11-18 | 2022-06-07 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US12243765B2 (en) | 2010-11-18 | 2025-03-04 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US12068187B2 (en) | 2010-11-18 | 2024-08-20 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding and DRAM memory cells |
US8791501B1 (en) | 2010-12-03 | 2014-07-29 | Amkor Technology, Inc. | Integrated passive device structure and method |
US8674485B1 (en) | 2010-12-08 | 2014-03-18 | Amkor Technology, Inc. | Semiconductor device including leadframe with downsets |
US8390130B1 (en) | 2011-01-06 | 2013-03-05 | Amkor Technology, Inc. | Through via recessed reveal structure and method |
US8648450B1 (en) | 2011-01-27 | 2014-02-11 | Amkor Technology, Inc. | Semiconductor device including leadframe with a combination of leads and lands |
TWI557183B (en) | 2015-12-16 | 2016-11-11 | 財團法人工業技術研究院 | Oxane composition, and photovoltaic device comprising the same |
US9865310B2 (en) * | 2011-02-24 | 2018-01-09 | Interconnect Systems, Inc. | High density memory modules |
US8558369B2 (en) * | 2011-03-25 | 2013-10-15 | Stats Chippac Ltd. | Integrated circuit packaging system with interconnects and method of manufacture thereof |
US8945996B2 (en) | 2011-04-12 | 2015-02-03 | Micron Technology, Inc. | Methods of forming circuitry components and methods of forming an array of memory cells |
US20120286416A1 (en) * | 2011-05-11 | 2012-11-15 | Tessera Research Llc | Semiconductor chip package assembly and method for making same |
US10388568B2 (en) | 2011-06-28 | 2019-08-20 | Monolithic 3D Inc. | 3D semiconductor device and system |
KR101364020B1 (en) | 2011-11-02 | 2014-02-18 | 에스케이하이이엔지 주식회사 | Semiconductor package and the fabriation method thereof |
US8552548B1 (en) | 2011-11-29 | 2013-10-08 | Amkor Technology, Inc. | Conductive pad on protruding through electrode semiconductor device |
TWI433618B (en) * | 2012-02-08 | 2014-04-01 | Universal Scient Ind Shanghai | Stacked substrate structure |
US9704725B1 (en) | 2012-03-06 | 2017-07-11 | Amkor Technology, Inc. | Semiconductor device with leadframe configured to facilitate reduced burr formation |
US9048298B1 (en) | 2012-03-29 | 2015-06-02 | Amkor Technology, Inc. | Backside warpage control structure and fabrication method |
US9129943B1 (en) | 2012-03-29 | 2015-09-08 | Amkor Technology, Inc. | Embedded component package and fabrication method |
US11594473B2 (en) | 2012-04-09 | 2023-02-28 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11735501B1 (en) | 2012-04-09 | 2023-08-22 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11476181B1 (en) | 2012-04-09 | 2022-10-18 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11164811B2 (en) | 2012-04-09 | 2021-11-02 | Monolithic 3D Inc. | 3D semiconductor device with isolation layers and oxide-to-oxide bonding |
US10600888B2 (en) | 2012-04-09 | 2020-03-24 | Monolithic 3D Inc. | 3D semiconductor device |
US11881443B2 (en) | 2012-04-09 | 2024-01-23 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11616004B1 (en) | 2012-04-09 | 2023-03-28 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
US11410912B2 (en) | 2012-04-09 | 2022-08-09 | Monolithic 3D Inc. | 3D semiconductor device with vias and isolation layers |
US11088050B2 (en) | 2012-04-09 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device with isolation layers |
US11694944B1 (en) | 2012-04-09 | 2023-07-04 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and a connective path |
TWI581396B (en) * | 2012-10-17 | 2017-05-01 | 環旭電子股份有限公司 | 3d stacked package structure and method of manufacturing the same |
US11309292B2 (en) | 2012-12-22 | 2022-04-19 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11784169B2 (en) | 2012-12-22 | 2023-10-10 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11063024B1 (en) | 2012-12-22 | 2021-07-13 | Monlithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11018116B2 (en) | 2012-12-22 | 2021-05-25 | Monolithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11967583B2 (en) | 2012-12-22 | 2024-04-23 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11217565B2 (en) | 2012-12-22 | 2022-01-04 | Monolithic 3D Inc. | Method to form a 3D semiconductor device and structure |
US11961827B1 (en) | 2012-12-22 | 2024-04-16 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US12051674B2 (en) | 2012-12-22 | 2024-07-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11916045B2 (en) | 2012-12-22 | 2024-02-27 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US10115663B2 (en) | 2012-12-29 | 2018-10-30 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11087995B1 (en) | 2012-12-29 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10903089B1 (en) | 2012-12-29 | 2021-01-26 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11430668B2 (en) | 2012-12-29 | 2022-08-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US11004694B1 (en) | 2012-12-29 | 2021-05-11 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10651054B2 (en) | 2012-12-29 | 2020-05-12 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10600657B2 (en) | 2012-12-29 | 2020-03-24 | Monolithic 3D Inc | 3D semiconductor device and structure |
US11430667B2 (en) | 2012-12-29 | 2022-08-30 | Monolithic 3D Inc. | 3D semiconductor device and structure with bonding |
US12249538B2 (en) | 2012-12-29 | 2025-03-11 | Monolithic 3D Inc. | 3D semiconductor device and structure including power distribution grids |
US11177140B2 (en) | 2012-12-29 | 2021-11-16 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10892169B2 (en) | 2012-12-29 | 2021-01-12 | Monolithic 3D Inc. | 3D semiconductor device and structure |
JP6118652B2 (en) * | 2013-02-22 | 2017-04-19 | ルネサスエレクトロニクス株式会社 | Semiconductor chip and semiconductor device |
US11935949B1 (en) | 2013-03-11 | 2024-03-19 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US11869965B2 (en) | 2013-03-11 | 2024-01-09 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US8902663B1 (en) | 2013-03-11 | 2014-12-02 | Monolithic 3D Inc. | Method of maintaining a memory state |
US10325651B2 (en) | 2013-03-11 | 2019-06-18 | Monolithic 3D Inc. | 3D semiconductor device with stacked memory |
US12094965B2 (en) | 2013-03-11 | 2024-09-17 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers and memory cells |
US11923374B2 (en) | 2013-03-12 | 2024-03-05 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11088130B2 (en) | 2014-01-28 | 2021-08-10 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10840239B2 (en) | 2014-08-26 | 2020-11-17 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US12100646B2 (en) | 2013-03-12 | 2024-09-24 | Monolithic 3D Inc. | 3D semiconductor device and structure with metal layers |
US11398569B2 (en) | 2013-03-12 | 2022-07-26 | Monolithic 3D Inc. | 3D semiconductor device and structure |
JP2014179472A (en) * | 2013-03-15 | 2014-09-25 | Murata Mfg Co Ltd | Module and method for manufacturing the same |
US10224279B2 (en) | 2013-03-15 | 2019-03-05 | Monolithic 3D Inc. | Semiconductor device and structure |
US11720736B2 (en) | 2013-04-15 | 2023-08-08 | Monolithic 3D Inc. | Automation methods for 3D integrated circuits and devices |
US11487928B2 (en) | 2013-04-15 | 2022-11-01 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11030371B2 (en) | 2013-04-15 | 2021-06-08 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11341309B1 (en) | 2013-04-15 | 2022-05-24 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11574109B1 (en) | 2013-04-15 | 2023-02-07 | Monolithic 3D Inc | Automation methods for 3D integrated circuits and devices |
US9021414B1 (en) | 2013-04-15 | 2015-04-28 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
US11270055B1 (en) | 2013-04-15 | 2022-03-08 | Monolithic 3D Inc. | Automation for monolithic 3D devices |
CN105122443B (en) * | 2013-04-16 | 2018-11-13 | 株式会社村田制作所 | High-frequency component and the high-frequency model for having it |
KR101486790B1 (en) | 2013-05-02 | 2015-01-28 | 앰코 테크놀로지 코리아 주식회사 | Micro Lead Frame for semiconductor package |
JP6216157B2 (en) * | 2013-05-27 | 2017-10-18 | 新光電気工業株式会社 | Electronic component device and manufacturing method thereof |
US9282649B2 (en) * | 2013-10-08 | 2016-03-08 | Cisco Technology, Inc. | Stand-off block |
KR101563911B1 (en) | 2013-10-24 | 2015-10-28 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor package |
US11107808B1 (en) | 2014-01-28 | 2021-08-31 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11031394B1 (en) | 2014-01-28 | 2021-06-08 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US10297586B2 (en) | 2015-03-09 | 2019-05-21 | Monolithic 3D Inc. | Methods for processing a 3D semiconductor device |
US12094829B2 (en) | 2014-01-28 | 2024-09-17 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US20150221570A1 (en) * | 2014-02-04 | 2015-08-06 | Amkor Technology, Inc. | Thin sandwich embedded package |
US9673122B2 (en) | 2014-05-02 | 2017-06-06 | Amkor Technology, Inc. | Micro lead frame structure having reinforcing portions and method |
US10381328B2 (en) | 2015-04-19 | 2019-08-13 | Monolithic 3D Inc. | Semiconductor device and structure |
US10825779B2 (en) | 2015-04-19 | 2020-11-03 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11056468B1 (en) | 2015-04-19 | 2021-07-06 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11011507B1 (en) | 2015-04-19 | 2021-05-18 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US9401350B1 (en) | 2015-07-29 | 2016-07-26 | Qualcomm Incorporated | Package-on-package (POP) structure including multiple dies |
US11956952B2 (en) | 2015-08-23 | 2024-04-09 | Monolithic 3D Inc. | Semiconductor memory device and structure |
US11978731B2 (en) | 2015-09-21 | 2024-05-07 | Monolithic 3D Inc. | Method to produce a multi-level semiconductor memory device and structure |
US12100658B2 (en) | 2015-09-21 | 2024-09-24 | Monolithic 3D Inc. | Method to produce a 3D multilayer semiconductor device and structure |
US11937422B2 (en) | 2015-11-07 | 2024-03-19 | Monolithic 3D Inc. | Semiconductor memory device and structure |
US12250830B2 (en) | 2015-09-21 | 2025-03-11 | Monolithic 3D Inc. | 3D semiconductor memory devices and structures |
US12178055B2 (en) | 2015-09-21 | 2024-12-24 | Monolithic 3D Inc. | 3D semiconductor memory devices and structures |
WO2017053329A1 (en) | 2015-09-21 | 2017-03-30 | Monolithic 3D Inc | 3d semiconductor device and structure |
US11114427B2 (en) | 2015-11-07 | 2021-09-07 | Monolithic 3D Inc. | 3D semiconductor processor and memory device and structure |
US10522225B1 (en) | 2015-10-02 | 2019-12-31 | Monolithic 3D Inc. | Semiconductor device with non-volatile memory |
US10390429B2 (en) * | 2015-10-23 | 2019-08-20 | Hewlett Packard Enterprise Development Lp | Printed circuit board for receiving a switch chip and transceiver modules |
US10418369B2 (en) | 2015-10-24 | 2019-09-17 | Monolithic 3D Inc. | Multi-level semiconductor memory device and structure |
US11296115B1 (en) | 2015-10-24 | 2022-04-05 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US11114464B2 (en) | 2015-10-24 | 2021-09-07 | Monolithic 3D Inc. | 3D semiconductor device and structure |
US12120880B1 (en) | 2015-10-24 | 2024-10-15 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US10847540B2 (en) | 2015-10-24 | 2020-11-24 | Monolithic 3D Inc. | 3D semiconductor memory device and structure |
US12016181B2 (en) | 2015-10-24 | 2024-06-18 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US12035531B2 (en) | 2015-10-24 | 2024-07-09 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US12219769B2 (en) | 2015-10-24 | 2025-02-04 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
US11991884B1 (en) | 2015-10-24 | 2024-05-21 | Monolithic 3D Inc. | 3D semiconductor device and structure with logic and memory |
JP6572820B2 (en) * | 2016-04-25 | 2019-09-11 | 富士通株式会社 | Power supply structure |
US20180053753A1 (en) * | 2016-08-16 | 2018-02-22 | Freescale Semiconductor, Inc. | Stackable molded packages and methods of manufacture thereof |
US9887167B1 (en) * | 2016-09-19 | 2018-02-06 | Advanced Semiconductor Engineering, Inc. | Embedded component package structure and method of manufacturing the same |
US11329059B1 (en) | 2016-10-10 | 2022-05-10 | Monolithic 3D Inc. | 3D memory devices and structures with thinned single crystal substrates |
US11869591B2 (en) | 2016-10-10 | 2024-01-09 | Monolithic 3D Inc. | 3D memory devices and structures with control circuits |
US11251149B2 (en) | 2016-10-10 | 2022-02-15 | Monolithic 3D Inc. | 3D memory device and structure |
US11812620B2 (en) | 2016-10-10 | 2023-11-07 | Monolithic 3D Inc. | 3D DRAM memory devices and structures with control circuits |
US12225704B2 (en) | 2016-10-10 | 2025-02-11 | Monolithic 3D Inc. | 3D memory devices and structures with memory arrays and metal layers |
US11930648B1 (en) | 2016-10-10 | 2024-03-12 | Monolithic 3D Inc. | 3D memory devices and structures with metal layers |
US11711928B2 (en) | 2016-10-10 | 2023-07-25 | Monolithic 3D Inc. | 3D memory devices and structures with control circuits |
EP3355347A1 (en) * | 2017-01-31 | 2018-08-01 | Siemens Aktiengesellschaft | Contacting device for a semiconductor device |
US10665765B2 (en) | 2017-02-10 | 2020-05-26 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package and a method of manufacturing the same |
US10319684B2 (en) * | 2017-04-11 | 2019-06-11 | STATS ChipPAC Pte. Ltd. | Dummy conductive structures for EMI shielding |
KR102400748B1 (en) * | 2017-09-12 | 2022-05-24 | 삼성전자 주식회사 | Electronic device including interposer |
CN109392253B (en) * | 2018-09-17 | 2020-05-19 | 珠海欧比特电子有限公司 | Improved three-dimensional packaging method |
CN109769345A (en) * | 2019-02-20 | 2019-05-17 | 信利光电股份有限公司 | A kind of High density of PCB lamination |
US11158652B1 (en) | 2019-04-08 | 2021-10-26 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US10892016B1 (en) | 2019-04-08 | 2021-01-12 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11763864B2 (en) | 2019-04-08 | 2023-09-19 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures with bit-line pillars |
US11018156B2 (en) | 2019-04-08 | 2021-05-25 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
US11296106B2 (en) | 2019-04-08 | 2022-04-05 | Monolithic 3D Inc. | 3D memory semiconductor devices and structures |
CN112563249B (en) * | 2019-09-25 | 2025-02-14 | 江苏长电科技股份有限公司 | Integrated packaging structure |
KR20210116021A (en) * | 2020-03-17 | 2021-09-27 | 삼성전기주식회사 | Communication module |
CN112908943A (en) * | 2021-01-12 | 2021-06-04 | 华为技术有限公司 | Embedded packaging structure, preparation method thereof and terminal equipment |
US11778748B2 (en) * | 2021-02-19 | 2023-10-03 | Western Digital Technologies, Inc. | Connector for printed circuit board (PCB) memory drive |
CN113438810A (en) * | 2021-05-18 | 2021-09-24 | 深圳市致趣科技有限公司 | Connector manufacturing method, electronic equipment, connector and application |
CN114630491B (en) * | 2022-03-22 | 2023-06-09 | 广东松普微波技术有限公司 | Radio frequency 3D micro-packaging integrated structure, radio frequency packaging device and method thereof |
CN116709642B (en) * | 2023-08-07 | 2024-08-13 | 荣耀终端有限公司 | Circuit board assembly, electronic equipment, frame plate and component integration method |
CN118474999B (en) * | 2024-07-12 | 2024-11-29 | 荣耀终端有限公司 | Circuit board assembly and electronic equipment |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4902857A (en) * | 1988-12-27 | 1990-02-20 | American Telephone And Telegraph Company, At&T Bell Laboratories | Polymer interconnect structure |
Family Cites Families (51)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US581806A (en) * | 1897-05-04 | botjton | ||
US3723977A (en) | 1969-12-08 | 1973-03-27 | Owens Illinois Inc | Gas discharge panel with photoconductive material |
US3746934A (en) | 1971-05-06 | 1973-07-17 | Siemens Ag | Stack arrangement of semiconductor chips |
JPS60194548A (en) | 1984-03-16 | 1985-10-03 | Nec Corp | Chip carrier |
DE3633251A1 (en) | 1986-09-30 | 1988-03-31 | Siemens Ag | OPTOELECTRONIC COUPLING ELEMENT |
US5201451A (en) | 1987-03-11 | 1993-04-13 | International Business Machines Corp. | Method and apparatus for mounting a flexible film semiconductor chip carrier on a circuitized substrate |
US5198888A (en) | 1987-12-28 | 1993-03-30 | Hitachi, Ltd. | Semiconductor stacked device |
US4956694A (en) | 1988-11-04 | 1990-09-11 | Dense-Pac Microsystems, Inc. | Integrated circuit chip stacking |
JP2885414B2 (en) | 1989-03-13 | 1999-04-26 | 株式会社日立製作所 | Semiconductor device, mounting method thereof, and electronic device |
US5231304A (en) | 1989-07-27 | 1993-07-27 | Grumman Aerospace Corporation | Framed chip hybrid stacked layer assembly |
US5679977A (en) | 1990-09-24 | 1997-10-21 | Tessera, Inc. | Semiconductor chip assemblies, methods of making same and components for same |
JPH04209562A (en) | 1990-12-06 | 1992-07-30 | Fujitsu Ltd | Module structure of semiconductor package |
US5311401A (en) | 1991-07-09 | 1994-05-10 | Hughes Aircraft Company | Stacked chip assembly and manufacturing method therefor |
JP2555811B2 (en) | 1991-09-10 | 1996-11-20 | 富士通株式会社 | Flip chip bonding method for semiconductor chips |
US5239447A (en) | 1991-09-13 | 1993-08-24 | International Business Machines Corporation | Stepped electronic device package |
US5128831A (en) | 1991-10-31 | 1992-07-07 | Micron Technology, Inc. | High-density electronic package comprising stacked sub-modules which are electrically interconnected by solder-filled vias |
JP3232723B2 (en) * | 1992-03-09 | 2001-11-26 | 松下電器産業株式会社 | Electronic circuit device and method of manufacturing the same |
DE4207940C2 (en) | 1992-03-12 | 1995-08-17 | Gerd Kueppersbusch | Labeling device |
US5313096A (en) | 1992-03-16 | 1994-05-17 | Dense-Pac Microsystems, Inc. | IC chip package having chip attached to and wire bonded within an overlying substrate |
US5266833A (en) * | 1992-03-30 | 1993-11-30 | Capps David F | Integrated circuit bus structure |
US5269453A (en) | 1992-04-02 | 1993-12-14 | Motorola, Inc. | Low temperature method for forming solder bump interconnections to a plated circuit trace |
DE69330630T2 (en) * | 1992-05-15 | 2002-06-13 | Irvine Sensors Corp., Costa Mesa | NON-CONDUCTIVE EDGE LAYER FOR INTEGRATED STACK OF IC CHIPS |
US5544017A (en) * | 1992-08-05 | 1996-08-06 | Fujitsu Limited | Multichip module substrate |
FR2694840B1 (en) | 1992-08-13 | 1994-09-09 | Commissariat Energie Atomique | Three-dimensional multi-chip module. |
JPH0677644A (en) | 1992-08-27 | 1994-03-18 | Fujitsu Ltd | Method for forming terminal portion of three-dimensional structure electronic component |
EP0867942B1 (en) * | 1992-09-08 | 2002-04-24 | Seiko Epson Corporation | Liquid crystal display apparatus |
US5731633A (en) | 1992-09-16 | 1998-03-24 | Gary W. Hamilton | Thin multichip module |
US5282565A (en) | 1992-12-29 | 1994-02-01 | Motorola, Inc. | Solder bump interconnection formed using spaced solder deposit and consumable path |
US5324569A (en) | 1993-02-26 | 1994-06-28 | Hewlett-Packard Company | Composite transversely plastic interconnect for microchip carrier |
US5328087A (en) | 1993-03-29 | 1994-07-12 | Microelectronics And Computer Technology Corporation | Thermally and electrically conductive adhesive material and method of bonding with same |
US5454160A (en) * | 1993-12-03 | 1995-10-03 | Ncr Corporation | Apparatus and method for stacking integrated circuit devices |
EP0658937A1 (en) * | 1993-12-08 | 1995-06-21 | Hughes Aircraft Company | Vertical IC chip stack with discrete chip carriers formed from dielectric tape |
US5384689A (en) | 1993-12-20 | 1995-01-24 | Shen; Ming-Tung | Integrated circuit chip including superimposed upper and lower printed circuit boards |
US5435482A (en) * | 1994-02-04 | 1995-07-25 | Lsi Logic Corporation | Integrated circuit having a coplanar solder ball contact array |
US5700715A (en) | 1994-06-14 | 1997-12-23 | Lsi Logic Corporation | Process for mounting a semiconductor device to a circuit substrate |
JP2682477B2 (en) | 1994-11-16 | 1997-11-26 | 日本電気株式会社 | Circuit component mounting structure |
JP3117377B2 (en) | 1994-11-29 | 2000-12-11 | 京セラ株式会社 | Semiconductor device |
US5514907A (en) | 1995-03-21 | 1996-05-07 | Simple Technology Incorporated | Apparatus for stacking semiconductor chips |
US5612570A (en) | 1995-04-13 | 1997-03-18 | Dense-Pac Microsystems, Inc. | Chip stack and method of making same |
US5607538A (en) | 1995-09-07 | 1997-03-04 | Ford Motor Company | Method of manufacturing a circuit assembly |
US6013948A (en) * | 1995-11-27 | 2000-01-11 | Micron Technology, Inc. | Stackable chip scale semiconductor package with mating contacts on opposed surfaces |
US5763943A (en) | 1996-01-29 | 1998-06-09 | International Business Machines Corporation | Electronic modules with integral sensor arrays |
JPH1098076A (en) * | 1996-09-24 | 1998-04-14 | Oki Electric Ind Co Ltd | Mounting method of semiconductor element |
JPH10163368A (en) | 1996-12-02 | 1998-06-19 | Fujitsu Ltd | Semiconductor device manufacturing method and semiconductor device |
US5759046A (en) | 1996-12-30 | 1998-06-02 | International Business Machines Corporation | Dendritic interconnection system |
US5869353A (en) | 1997-11-17 | 1999-02-09 | Dense-Pac Microsystems, Inc. | Modular panel stacking process |
US6057381A (en) | 1998-07-02 | 2000-05-02 | National Starch And Chemical Investment Holding Corporation | Method of making an electronic component using reworkable underfill encapsulants |
US6313522B1 (en) * | 1998-08-28 | 2001-11-06 | Micron Technology, Inc. | Semiconductor structure having stacked semiconductor devices |
US6376769B1 (en) * | 1999-05-18 | 2002-04-23 | Amerasia International Technology, Inc. | High-density electronic package, and method for making same |
US6617671B1 (en) * | 1999-06-10 | 2003-09-09 | Micron Technology, Inc. | High density stackable and flexible substrate-based semiconductor device modules |
US6404043B1 (en) * | 2000-06-21 | 2002-06-11 | Dense-Pac Microsystems, Inc. | Panel stacking of BGA devices to form three-dimensional modules |
-
2000
- 2000-06-21 US US09/598,343 patent/US6404043B1/en not_active Expired - Lifetime
-
2001
- 2001-03-29 WO PCT/US2001/010130 patent/WO2001099187A1/en active Application Filing
- 2001-04-05 US US09/826,621 patent/US6472735B2/en not_active Expired - Lifetime
- 2001-08-06 US US09/922,977 patent/US6544815B2/en not_active Expired - Lifetime
- 2001-12-14 US US10/017,553 patent/US6566746B2/en not_active Expired - Lifetime
-
2002
- 2002-03-06 US US10/092,073 patent/US20020094603A1/en not_active Abandoned
- 2002-11-08 US US10/290,994 patent/US20030064548A1/en not_active Abandoned
- 2002-12-11 US US10/316,566 patent/US6878571B2/en not_active Expired - Lifetime
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4902857A (en) * | 1988-12-27 | 1990-02-20 | American Telephone And Telegraph Company, At&T Bell Laboratories | Polymer interconnect structure |
Cited By (48)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7202555B2 (en) | 2001-10-26 | 2007-04-10 | Staktek Group L.P. | Pitch change and chip scale stacking system and method |
US7656678B2 (en) | 2001-10-26 | 2010-02-02 | Entorian Technologies, Lp | Stacked module systems |
US7595550B2 (en) | 2001-10-26 | 2009-09-29 | Entorian Technologies, Lp | Flex-based circuit module |
US7193310B2 (en) | 2001-12-14 | 2007-03-20 | Stuktek Group L.P. | Stacking system and method |
USRE43536E1 (en) | 2002-02-07 | 2012-07-24 | Aprolase Development Co., Llc | Stackable layer containing ball grid array package |
EP1652233A1 (en) * | 2003-08-08 | 2006-05-03 | Irvine Sensors Corporation | Stackable layers containing ball grid array packages |
EP1652233A4 (en) * | 2003-08-08 | 2009-11-25 | Aprolase Dev Co Llc | Stackable layers containing ball grid array packages |
US7459385B1 (en) * | 2003-11-20 | 2008-12-02 | Bridge Semiconductor Corporation | Method of making a semiconductor chip assembly with a laterally aligned bumped terminal and filler |
US7468893B2 (en) | 2004-09-03 | 2008-12-23 | Entorian Technologies, Lp | Thin module system and method |
US7606040B2 (en) | 2004-09-03 | 2009-10-20 | Entorian Technologies, Lp | Memory module system and method |
US7459784B2 (en) | 2004-09-03 | 2008-12-02 | Entorian Technologies, Lp | High capacity thin module system |
US7443023B2 (en) | 2004-09-03 | 2008-10-28 | Entorian Technologies, Lp | High capacity thin module system |
US7760513B2 (en) | 2004-09-03 | 2010-07-20 | Entorian Technologies Lp | Modified core for circuit module system and method |
US7768796B2 (en) | 2004-09-03 | 2010-08-03 | Entorian Technologies L.P. | Die module system |
US7480152B2 (en) | 2004-09-03 | 2009-01-20 | Entorian Technologies, Lp | Thin module system and method |
US7626259B2 (en) | 2004-09-03 | 2009-12-01 | Entorian Technologies, Lp | Heat sink for a high capacity thin module system |
US7324352B2 (en) | 2004-09-03 | 2008-01-29 | Staktek Group L.P. | High capacity thin module system and method |
US7511968B2 (en) | 2004-09-03 | 2009-03-31 | Entorian Technologies, Lp | Buffered thin module system and method |
US7446410B2 (en) | 2004-09-03 | 2008-11-04 | Entorian Technologies, Lp | Circuit module with thermal casing systems |
US7522421B2 (en) | 2004-09-03 | 2009-04-21 | Entorian Technologies, Lp | Split core circuit module |
US7522425B2 (en) | 2004-09-03 | 2009-04-21 | Entorian Technologies, Lp | High capacity thin module system and method |
US7542297B2 (en) | 2004-09-03 | 2009-06-02 | Entorian Technologies, Lp | Optimized mounting area circuit module system and method |
US7616452B2 (en) | 2004-09-03 | 2009-11-10 | Entorian Technologies, Lp | Flex circuit constructions for high capacity circuit module systems and methods |
US7579687B2 (en) | 2004-09-03 | 2009-08-25 | Entorian Technologies, Lp | Circuit module turbulence enhancement systems and methods |
US7423885B2 (en) | 2004-09-03 | 2008-09-09 | Entorian Technologies, Lp | Die module system |
US7602613B2 (en) | 2004-09-03 | 2009-10-13 | Entorian Technologies, Lp | Thin module system and method |
US7606050B2 (en) | 2004-09-03 | 2009-10-20 | Entorian Technologies, Lp | Compact module system and method |
US7737549B2 (en) | 2004-09-03 | 2010-06-15 | Entorian Technologies Lp | Circuit module with thermal casing systems |
US7606042B2 (en) | 2004-09-03 | 2009-10-20 | Entorian Technologies, Lp | High capacity thin module system and method |
US7606049B2 (en) | 2004-09-03 | 2009-10-20 | Entorian Technologies, Lp | Module thermal management system and method |
US7033861B1 (en) | 2005-05-18 | 2006-04-25 | Staktek Group L.P. | Stacked module systems and method |
US7576995B2 (en) | 2005-11-04 | 2009-08-18 | Entorian Technologies, Lp | Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area |
US7605454B2 (en) | 2006-01-11 | 2009-10-20 | Entorian Technologies, Lp | Memory card and method for devising |
US7608920B2 (en) | 2006-01-11 | 2009-10-27 | Entorian Technologies, Lp | Memory card and method for devising |
US7508069B2 (en) | 2006-01-11 | 2009-03-24 | Entorian Technologies, Lp | Managed memory component |
US7508058B2 (en) | 2006-01-11 | 2009-03-24 | Entorian Technologies, Lp | Stacked integrated circuit module |
US7304382B2 (en) | 2006-01-11 | 2007-12-04 | Staktek Group L.P. | Managed memory component |
US7511969B2 (en) | 2006-02-02 | 2009-03-31 | Entorian Technologies, Lp | Composite core circuit module system and method |
US7289327B2 (en) | 2006-02-27 | 2007-10-30 | Stakick Group L.P. | Active cooling methods and apparatus for modules |
US7468553B2 (en) | 2006-10-20 | 2008-12-23 | Entorian Technologies, Lp | Stackable micropackages and stacked modules |
US7714426B1 (en) | 2007-07-07 | 2010-05-11 | Keith Gann | Ball grid array package format layers and structure |
US20100181662A1 (en) * | 2007-07-07 | 2010-07-22 | Keith Gann | Stackable layer containing ball grid array package |
US7982300B2 (en) | 2007-07-07 | 2011-07-19 | Aprolase Development Co., Llc | Stackable layer containing ball grid array package |
US8835218B2 (en) | 2007-07-07 | 2014-09-16 | Aprolase Development Co., Llc | Stackable layer containing ball grid array package |
US20120326321A1 (en) * | 2007-10-30 | 2012-12-27 | International Business Machines Corporation | Techniques for Modular Chip Fabrication |
US8629562B2 (en) * | 2007-10-30 | 2014-01-14 | International Business Machines Corporation | Techniques for modular chip fabrication |
DE102013221120A1 (en) * | 2013-10-17 | 2015-04-23 | Zf Friedrichshafen Ag | control device |
CN109326586A (en) * | 2018-08-24 | 2019-02-12 | 中国电子科技集团公司第二十九研究所 | A kind of energy supply control module and its manufacturing method |
Also Published As
Publication number | Publication date |
---|---|
WO2001099187A1 (en) | 2001-12-27 |
US6566746B2 (en) | 2003-05-20 |
US6878571B2 (en) | 2005-04-12 |
US6472735B2 (en) | 2002-10-29 |
US20010054758A1 (en) | 2001-12-27 |
US6404043B1 (en) | 2002-06-11 |
US6544815B2 (en) | 2003-04-08 |
US20030127746A1 (en) | 2003-07-10 |
US20020053728A1 (en) | 2002-05-09 |
US20010054770A1 (en) | 2001-12-27 |
US20030064548A1 (en) | 2003-04-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6472735B2 (en) | Three-dimensional memory stacking using anisotropic epoxy interconnections | |
US5872051A (en) | Process for transferring material to semiconductor chip conductive pads using a transfer substrate | |
US6137062A (en) | Ball grid array with recessed solder balls | |
US5675889A (en) | Solder ball connections and assembly process | |
US7915718B2 (en) | Apparatus for flip-chip packaging providing testing capability | |
US5203075A (en) | Method of bonding flexible circuit to cicuitized substrate to provide electrical connection therebetween using different solders | |
US5261155A (en) | Method for bonding flexible circuit to circuitized substrate to provide electrical connection therebetween using different solders | |
TWI515863B (en) | Carrier mounted electrical interconnect die component | |
US6351029B1 (en) | Stackable flex circuit chip package and method of making same | |
US6014316A (en) | IC stack utilizing BGA contacts | |
US5477419A (en) | Method and apparatus for electrically connecting an electronic part to a circuit board | |
US5133495A (en) | Method of bonding flexible circuit to circuitized substrate to provide electrical connection therebetween | |
US6479321B2 (en) | One-step semiconductor stack packaging method | |
US6329609B1 (en) | Method and structure to prevent distortion and expansion of organic spacer layer for thin film transfer-join technology | |
WO1999044401A1 (en) | Stacking layers containing enclosed ic chips | |
US20030051903A1 (en) | Retaining ring interconnect used for 3-D stacking | |
US6537852B2 (en) | Spacer - connector stud for stacked surface laminated multichip modules and methods of manufacture | |
US6573460B2 (en) | Post in ring interconnect using for 3-D stacking | |
GB2204184A (en) | Mounting electronic components on substrates | |
JPH08330716A (en) | Manufacture of ball grid array |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: STAKTEK GROUP L.P., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:DPAC TECHNOLOGIES CORP.;REEL/FRAME:015560/0750 Effective date: 20040609 |