US20020093028A1 - Semiconductor device and a process for manufacturing the same - Google Patents
Semiconductor device and a process for manufacturing the same Download PDFInfo
- Publication number
- US20020093028A1 US20020093028A1 US09/429,485 US42948599A US2002093028A1 US 20020093028 A1 US20020093028 A1 US 20020093028A1 US 42948599 A US42948599 A US 42948599A US 2002093028 A1 US2002093028 A1 US 2002093028A1
- Authority
- US
- United States
- Prior art keywords
- pseudo
- region
- conductive film
- semiconductor substrate
- device isolation
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 92
- 238000000034 method Methods 0.000 title claims description 51
- 230000008569 process Effects 0.000 title claims description 24
- 238000004519 manufacturing process Methods 0.000 title claims description 15
- 239000000758 substrate Substances 0.000 claims abstract description 65
- 238000002955 isolation Methods 0.000 claims abstract description 50
- 238000009792 diffusion process Methods 0.000 claims description 30
- 239000000463 material Substances 0.000 claims description 8
- 239000010408 film Substances 0.000 description 144
- 239000010410 layer Substances 0.000 description 46
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 22
- 229910052710 silicon Inorganic materials 0.000 description 22
- 239000010703 silicon Substances 0.000 description 22
- 239000011229 interlayer Substances 0.000 description 18
- 239000012535 impurity Substances 0.000 description 13
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 12
- 229910052814 silicon oxide Inorganic materials 0.000 description 12
- 229910052581 Si3N4 Inorganic materials 0.000 description 11
- 230000003071 parasitic effect Effects 0.000 description 11
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 11
- 238000000206 photolithography Methods 0.000 description 10
- 150000002500 ions Chemical class 0.000 description 9
- 238000005530 etching Methods 0.000 description 8
- 230000006870 function Effects 0.000 description 7
- 238000002513 implantation Methods 0.000 description 7
- 238000004380 ashing Methods 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- 238000005229 chemical vapour deposition Methods 0.000 description 5
- 230000003628 erosive effect Effects 0.000 description 5
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 4
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 4
- 150000002739 metals Chemical class 0.000 description 4
- -1 polycide Inorganic materials 0.000 description 4
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 4
- 229920005591 polysilicon Polymers 0.000 description 4
- 125000006850 spacer group Chemical group 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 3
- 238000007796 conventional method Methods 0.000 description 3
- 238000005468 ion implantation Methods 0.000 description 3
- 238000007254 oxidation reaction Methods 0.000 description 3
- 238000005498 polishing Methods 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- 238000007669 thermal treatment Methods 0.000 description 3
- 239000010409 thin film Substances 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 2
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 229910052697 platinum Inorganic materials 0.000 description 2
- 229910052715 tantalum Inorganic materials 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 229910016570 AlCu Inorganic materials 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 1
- 229910008479 TiSi2 Inorganic materials 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- DFJQEGUNXWZVAH-UHFFFAOYSA-N bis($l^{2}-silanylidene)titanium Chemical compound [Si]=[Ti]=[Si] DFJQEGUNXWZVAH-UHFFFAOYSA-N 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
- H01L21/76229—Concurrent filling of a plurality of trenches having a different trench shape or dimension, e.g. rectangular and V-shaped trenches, wide and narrow trenches, shallow and deep trenches
Definitions
- the present invention relates to a semiconductor device and a process for manufacturing the same. More particularly, the invention relates to a process for forming a device isolation region in an integrated circuit device.
- a trench is formed on the surface of a silicon substrate, an insulating film is formed on the silicon substrate including the trench and the insulating film is polished by a chemical mechanical polishing (CMP) method or the like, thereby to flatten the surface with the insulating film buried in the trench.
- CMP chemical mechanical polishing
- Japanese Unexamined Patent Publication No. HEI 9(1997)-181159 proposes a method for avoiding dishing and erosion about trenches by forming a dummy pattern of regularly repeated trenches.
- a pad oxide film 202 is formed on a silicon substrate 201 by a thermal oxidization method and a silicon nitride film 203 is formed by a reduced-pressure CVD method. Subsequently, a pattern of resist films 204 a to 204 i is formed by a photolithography process using a mask which defines an active region.
- the silicon nitride film 203 and the pad oxide film 202 are selectively etched sequentially using the resist pattern 204 a to 204 i as an etching mask. Further, the silicon substrate is etched anisotropically etched to form trenches 205 a to 205 h having a depth of about 0.3 ⁇ m to about 0.6 ⁇ m. Thereafter, the resist pattern 204 a to 204 i is removed by ashing.
- narrow device isolation regions such as 205 a and 205 b are each composed only of a single narrow trench, while wide device isolation regions, 206 a and 206 b , are composed of trenches 205 c , 205 d and 205 e and pseudo active regions 204 d and 204 , and of trenches 205 f , 205 g and 205 h and pseudo active regions 204 g and 204 h , respectively.
- a silicon oxide film 207 is formed on the resulting silicon substrate 201 by a CVD method and polished by a CMP method to expose the surface of the silicon nitride film 203 . Then the silicon nitride film 203 and the pad oxide film 202 are removed with a heated phosphoric acid solution and a diluted hydrofluoric acid solution, respectively. Thereafter, impurities are implanted for forming a well (not shown). Further, as shown in FIG. 5( c ), the surface of the resulting silicon substrate 201 is oxidized to form a gate oxide film 208 .
- a gate electrode 209 , source/drain regions 211 and an interconnect 210 are formed by conventional techniques.
- the interconnect 211 is formed on the trench 205 d sandwiched by the pseudo active regions 204 d and 204 e , and the width thereof is smaller than that of the trench 205 d.
- a resist used as a mask (not shown) for the impurity implantation is removed according to a conventional process. Thereafter, a thermal treatment is conducted to activate the implanted impurities. Further, a salicide such as TiSi 2 is formed as required on the surface of the active region and an interlayer dielectric film 212 is formed on the entire surface of the resulting silicon substrate 201 .
- the surface of the interlayer dielectric film 212 is polished and flattened by a CMP method.
- the dishing and erosion about trenches can be prevented.
- a problem of dishing in the interlayer dielectric film that, when the interlayer dielectric film 212 is flattened by the CMP method after its deposition, a sparse portion where interconnects do not exist is polished much faster than a dense portion.
- Such level difference in the interlayer dielectric film generated by varying density of interconnects decreases the depth of focus in later lithography processes for forming contact holes and a wiring layer, and produces variations in the depth of the contact holes. That makes difficult the etching process for forming the contact holes and also impedes the miniaturization of devices.
- the present invention provides a semiconductor device comprising: a semiconductor substrate; a plurality of active regions for forming semiconductor elements, the active regions being formed on the semiconductor substrate; a device isolation region for separating the plural active regions from each other, the device isolation region including a trench region filled with an insulating film and a pseudo active region formed adjacent to the trench region; a wiring layer formed above the semiconductor substrate; and a pseudo conductive film formed on the device isolation region, wherein, if the pseudo conductive film is partially or entirely located under the wiring layer, the pseudo conductive film is formed only on the trench region.
- the present invention provides a process for manufacturing a semiconductor device including: a semiconductor substrate of a first conductive type; a plurality of active regions for forming a MOS transistor provided with a gate insulating film, a gate electrode and source/drain regions, the active regions being formed on the semiconductor substrate; a device isolation region for separating the plural active regions from each other, the device isolation region including a trench region filled with an insulating film, and a pseudo active region formed adjacent to the trench region and having a diffusion layer of a second conductivity type on the surface thereof; a wiring layer formed above the semiconductor substrate; and a pseudo conductive film formed on the device isolation region, which is formed only on the trench region if the pseudo conductive film is partially or entirely located under the wiring layer, which process comprises the step of forming the diffusion layer of the second conductivity type on the surface of the pseudo active region simultaneously when the source/drain regions are formed, or which process comprises the step of forming the pseudo conductive film on the device isolation region simultaneously when the gate electrode is formed
- FIG. 1 is a schematic plan view of a major portion illustrating an embodiment of the semiconductor device of the present invention
- FIG. 2 is a schematic sectional view taken on line A-A′ of FIG. 1;
- FIGS. 3 ( a ) to 3 ( f ) are schematic sectional views of a major portion illustrating the process for manufacturing a semiconductor device in accordance with the present invention
- FIGS. 4 ( g ) to 4 ( 1 ) are schematic sectional views of a major portion illustrating the process for manufacturing a semiconductor device in accordance with the present invention.
- FIGS. 5 ( a ) to 5 ( f ) are schematic plan views of a major portion illustrating the conventional process for manufacturing a semiconductor device.
- the semiconductor device of the present invention is constituted mainly of a semiconductor substrate, device isolation regions and active regions for forming elements (devices), both the regions being formed on the semiconductor substrate, semiconductor elements such as transistors, and a wiring layer.
- materials for the semiconductor substrate are not particularly limited.
- semiconductors such as silicon and germanium, compound semiconductors such as GaAs and InGaAs, and the like, among which a silicon is preferred.
- the semiconductor substrate has a first conductivity type region which may be formed by doping either P-type or N-type impurities.
- the semiconductor substrate may be entirely of the first conductivity type or may have at least one region of the first conductivity type formed thereon as an impurity diffusion region (well).
- the concentration of the impurities is not particularly limited as far as it is a usual concentration for doping the impurities into a semiconductor substrate or an impurity diffusion region.
- the concentration may be 1 ⁇ 10 16 ions/cm 3 to 5 ⁇ 10 18 ions/cm 3 .
- a plurality of active regions for forming semiconductor devices are formed on the surface of the semiconductor device of the present invention.
- the shape, size and position of the active regions are not particularly limited and may be selected as appropriate depending upon the function, application and the like of a semiconductor device to be produced.
- semiconductor elements to be formed on the active regions a variety of elements such as transistors, capacitors and resistances may be mentioned. These elements may be formed singly or as a combination thereof.
- a DRAM, an SRAM, a memory device such as a FLASH memory and the like may be constructed in addition to a CMOS device.
- the device isolation regions are formed on the above-described semiconductor substrate.
- the device isolation regions are for isolating the plural active regions and are composed of trench regions in which insulating films are buried and pseudo active regions formed adjacent to the trench regions.
- the trench regions mean regions in which trenches are formed on the surface of the semiconductor substrate, insulating films are buried in the trenches and usually the surface thereof is flattened. However, in addition to the insulating film, an electrically conductive film such as a metal, polysilicon, silicide or the like film may exist in the trenches provided that the trench regions exhibit a device isolation function.
- the depth of the trenches may be adjusted so that a sufficient device isolation is ensured depending upon the characteristics of the semiconductor devices formed on the semiconductor substrate. For example, the depth may be 0.2 ⁇ m to 1.0 ⁇ m.
- the trench regions may be formed by a conventional method for trench isolation.
- the trench regions are produced by forming an insulating film such as an oxide or nitride film on the semiconductor substrate, forming openings in trench regions-to-be on the insulating film by a photolithography and etching technique, forming trenches having a desired depth and size in the semiconductor substrate at the openings, depositing an insulating film on the semiconductor substrate including the trenches preferably to a thickness larger than that of the trenches, and etching back the insulating film by a CMP method or the like, whereby the insulating film is buried in the trenches.
- the insulating film buried in the trench regions may have some depressions and projections on its surface.
- the insulating film is preferably buried substantially even with the surface of the active regions for forming devices and/or the surface of pseudo active regions, that is, the insulating film is preferably buried so that the surface of the insulating film, the active regions and the pseudo active regions are on the same plane.
- the semiconductor substrate of the semiconductor device according to the present invention has pseudo active regions.
- the pseudo active regions do not mean regions for forming semiconductor elements as the active regions. Nor do they mean regions for connection to a wiring diffusion layer, the semiconductor substrate and an impurity diffusion layer. They mean regions to allow retention of the device isolation function of the trench regions.
- the physical construction of the pseudo active regions may be substantially the same as that of usual active regions on which elements are not formed yet. Only one pseudo active region or a plurality of pseudo active regions may be formed in the device isolation region. The shape, size and position of the pseudo active region may be selected as appropriate for retaining the device isolation function of the trench regions. It is noted that preferably the pseudo active region has a region of a second conductive type on its surface.
- the second conductivity type means N type if the first conductivity type is P type, and it means P type if the first conductivity type is N type.
- the diffusion layer of the second conductivity type formed in the pseudo active region may be formed in part of the pseudo active region, but is preferably formed in the entire surface of the pseudo active region.
- the concentration of the impurity may be about 5 ⁇ 10 19 ions/cm 3 to about 1 ⁇ 10 21 ions/cm 3 .
- the diffusion layer of the second conductivity type is formed less deep than the bottom of the trench in the trench region. For example, in the case where the trench region is about 0.3 ⁇ m to about 1.0 ⁇ m deep, the diffusion layer of the second conductivity type may be about 0.1 ⁇ m to 0.2 ⁇ m thick.
- the semiconductor device of the present invention has a wiring layer above the semiconductor substrate.
- the wiring layer is usually formed for connection of a element or device to another element or device, a element (device) to a semiconductor substrate or to a wiring diffusion layer, a semiconductor substrate to another semiconductor substrate and a wiring diffusion layer to another wiring diffusion layer.
- Materials for the wiring layer are not particularly limited provided that they are conductive materials which are usually used for electrodes and wiring. Example thereof include metals such as Al, Cu, Pt, Ti, Ta and W, silicides of such metals, polysilicon and the like.
- the thickness of the wiring layer may be selected as appropriate depending upon applied voltages on the semiconductor device, the material for the wiring layer and the like.
- a pseudo conductive film is formed on the device isolation region.
- the pseudo conductive film means a conductive film which does not have an electrical function in circuitry unlike an electrodes and an interconnect.
- the pseudo conductive film may be formed of a material which is usually used for composing an electrode and an interconnect. Examples thereof include metals such as Al, Cu, Pt, Ti, Ta and W , silicides of such metals, polycide, polysilicon and the like.
- the thickness of the pseudo conductive layer is not particularly limited, and for example, may be the same as the thickness of a electrode of a element formed on the active region such as a transistor or a capacitor. In the case where a transistor is formed in the active region, the pseudo conductive film is preferably formed of the same material in the same thickness as the gate electrode of the transistor.
- the pseudo conductive film may be formed either on the trench region or on the pseudo active region provided that it is located on the device isolation region. Also it may be formed in any shape, any position and any size. However, if part of or all of the pseudo conductive film is arranged under the wiring layer, the entire pseudo conductive film must be formed only on the trench region. That is, the pseudo conductive film is required to be so located not to allow an increase in parasitic capacity caused by the overlapping of the wiring layer. It is noted that only one pseudo conductive film or a plurality of pseudo conductive film may be formed in one device isolation region.
- the shape of the pseudo conductive film is not particularly limited, and may be in the shape of a rectangular, a rectangular having a bend, a rectangular having a hole, an ellipse, a circle or the like.
- the shape of the pseudo conductive film is preferably equal to or smaller than the shape of the trench region, and more particularly the shape thereof is sufficiently smaller than that of the trench region so that the pseudo conductive film will not overlap the pseudo active region or the active region even if misalignment occurs.
- all the pseudo conductive films have the same shape for facilitating their layout.
- the pseudo conductive film is preferably in a floating state or fixed at a given potential.
- the floating state may easily be provided by placing the pseudo conductive film on the device isolation region.
- the given potential is not particularly limited and various potential values may be mentioned. For example, if the pseudo conductive film is located in a device isolation region sandwiched between active regions in which NMOSs are formed, the given potential may be a ground potential. If the pseudo conductive film is sandwiched between active regions in which PMOSs are formed, the given potential may be a supply voltage.
- the pseudo conductive film is preferably located in such a position that the pseudo conductive film is not affected electrically by an electrode composing the element.
- the pseudo conductive film is preferably located in such a position that it is not affected electrically by a gate electrode which is formed on the active region and extended to the device isolation region (the trench region).
- the pseudo conductive film may be located at a distance of at least about 1.0 ⁇ m to about 5.0 ⁇ m from the transistor (including the active region, the gate electrode and the extension of the gate electrode to the device isolation region), though the distance may be adjusted as appropriate depending on the size of the semiconductor device, the width of the gate electrode, the voltage applied to the gate electrode and the like.
- the semiconductor device of the present invention may usually be accomplished by the steps of ⁇ circle over (1) ⁇ forming a trench region in a semiconductor substrate, ⁇ circle over (2) ⁇ forming a region of the first conductivity type in the semiconductor substrate, ⁇ circle over (3) ⁇ forming a element in an active region, more particularly forming a gate insulating film and a gate electrode and then forming a source/drain region, thereby to form a transistor, and ⁇ circle over (4) ⁇ forming an interlayer dielectric film, a contact hall, a metal interconnect and the like on the element. These steps may be carried out by processes usually used in manufacture of semiconductor devices.
- either of the steps of ⁇ circle over (1) ⁇ forming the trench region and ⁇ circle over (2) ⁇ forming the first conductivity type region may be conducted first.
- either an N-type or a P-type transistor and both an N-type and a P-type transistors can be formed in the active regions.
- steps ⁇ circle over (1) ⁇ to ⁇ circle over (1) ⁇ it is possible to add appropriate steps such as the step of forming a different element such as a capacitor, the step of implanting ions for control of threshold voltage of the transistor, the step of forming a sidewall spacer on a sidewall of the gate electrode, the step of forming a lightly doped drain (LDD) region, the step of forming a diffusion layer, the step of forming an interconnect and the like, depending upon a desired use, function, performance and the like of a semiconductor device to be produced.
- steps such as the step of forming a different element such as a capacitor, the step of implanting ions for control of threshold voltage of the transistor, the step of forming a sidewall spacer on a sidewall of the gate electrode, the step of forming a lightly doped drain (LDD) region, the step of forming a diffusion layer, the step of forming an interconnect and the like, depending upon a desired use, function, performance and the like of a semiconductor device to be
- the pseudo conductive film is preferably formed at the same time as the gate electrode is formed in step ⁇ circle over (3) ⁇ . If a diffusion layer of the second conductivity type is to be formed on the surface of the pseudo active region, the diffusion layer is preferably formed at the same time as an impurity diffusion layer of the second conductivity type is formed in the active region on the semiconductor substrate. More particularly, in the above step ⁇ circle over (3) ⁇ , when the source/drain regions are formed in the active region of the semiconductor substrate, the diffusion layer of the second conductivity type is preferably formed on the surface of the pseudo active region with use of an appropriate mask.
- the diffusion layer of the second conductivity type is preferably formed on the surface of the pseudo active region with use of an appropriate mask when the interconnect of the diffusion layer is formed.
- a CMOS inverter an example of the semiconductor device of the present invention, is so constructed that an NMOS is formed on an active region ⁇ surrounded by trench regions 124 in a P-type well 110 formed in a silicon substrate 110 and a PMOS is formed on an active region (not shown) surrounded by trench regions in a N-type well 108 formed in the silicon substrate 101 .
- the NMOS is constituted of a gate electrode 112 a formed on the active region ⁇ with intervention of a gate insulating film 111 and source/drain regions 119 , 120 formed in the silicon substrate 101 in self-alignment to the gate electrode 112 a .
- the PMOS is also constituted of a gate electrode formed on the active region with intervention of a gate insulating film, and source/drain regions.
- the gate electrode 112 a is formed by a continuous pattern.
- the source region 120 of the NMOS is connected to an interconnect 123 a provided above the NMOS with intervention of an interlayer dielectric film 121 and is provided with a first reference potential.
- the interconnect 123 a is also used for providing the P-type well 110 with the first reference potential via a P-type diffusion layer 116 formed on the surface of the active region ⁇ in the P-type well 110 .
- a like structure is also formed in the PMOS.
- the gate electrode 112 a of the NMOS is connected to an interconnect 123 c which serves as an input line to the CMOS inverter, and the drain region 119 of the NMOS is connected to an interconnect 123 b which serves as an output line from the CMOS inverter.
- pseudo active regions a to e in a rectangular shape are formed at spaced intervals in a device isolation region other than the active region ⁇ provided with the gate electrode 112 a and the active region ⁇ .
- the pseudo active regions a to e have N-type diffusion layers 118 formed on the surface thereof, and a P-type diffusion layer 116 is formed on the surface of a pseudo active region f in the N-type well 108 . Thereby PN junction is formed on the surface of the pseudo active regions a to f.
- pseudo conductive films 112 b to 112 f are formed regularly on the trench regions 124 .
- the interlayer capacity C1 per unit area between the wiring and the pseudo conductive film is given by
- ⁇ is specific dielectric constant of a silicon oxide film and ⁇ 0 is dielectric constant in vacuum.
- the interlayer capacity C2 per unit area between the pseudo conductive film and the silicon substrate is given by
- the total parasitic capacitance C t01 is calculated to be 3.83 nF/cm 2 .
- the thickness T3 of the gate insulating film 111 is 3 nm.
- the total parasitic capacity can be reduced about 33% compared with the case where the pseudo conductive film is mounted on the pseudo active region. That can realize improvement of device characteristics such as speedup of circuitry operation and reduction of power consumption.
- FIGS. 3 ( a ) to 4 ( l ) show cross-sectional views on line A-A′ of FIG. 1.
- a pad silicon oxide film 102 is formed to a thickness of 10 to 30 nm on a P-type silicon substrate 101 by thermal oxidation, and then a silicon nitride film 103 is deposited to a thickness of 100 to 250 nm by a LPCVD method.
- a resist pattern 104 of a desired configuration is formed by a photolithography technique.
- the resist pattern 104 at this stage is for defining active regions ⁇ and ⁇ for forming elements and pseudo active regions a, b, c, d and e.
- the silicon nitride film 103 and the silicon oxide film 102 are removed at openings by an RIE method. Then, the silicon substrate 101 is dug 200 to 400 nm to form trenches 105 .
- the resist pattern 104 is removed by ashing.
- silicon oxide thin films (not shown) are formed to a thickness of about 10 to 50 nm in the trenches 105 .
- silicon oxide thin films are not formed on the active regions ⁇ , ⁇ and the pseudo active regions a, b, c, d and e since the silicon nitride film 103 which is an oxidation-resistant film exists thereon.
- a silicon oxide film 106 is deposited to a thickness of 400 to 800 nm by a CVD method or by spin coating method so as to fill the trenches 105 completely.
- the thickness of the silicon oxide film 106 is larger than the depth of the trenches 105 .
- the silicon oxide film 106 is polished by a CMP method to expose the surface of the silicon nitride film 103 and leave the silicon oxide film 106 only in the trenches 105 .
- trench regions 124 are formed.
- the silicon nitride film 103 serves as a stopper to polishing, and the pseudo active regions a to f are arranged in the device isolation region. Accordingly, the dishing and erosion, which are problems specific to the CMP process, are not produced and a very flat surface can be obtained.
- the silicon nitride film 103 is removed by etching with a heated phosphoric acid solution. Thereafter, a resist pattern 107 is formed by a photolithography technique, and then using this pattern as a mask, phosphorus ions are implanted into the silicon substrate 101 twice to four times with varying implantation energy, to form an N-well 108 .
- the N-well 108 must be deeper than the trenches 105 , and the ion implantation is preferably performed at an energy of 300 to 600 keV or more at least once.
- the dose of ions at each implantation is 1 ⁇ 10 12 to 5 ⁇ 10 13 cm ⁇ 2 in accordance with desired PMOS characteristics and N-well resistance.
- the resist pattern 107 is removed by ashing.
- a resist pattern 109 is formed by a photolithography technique, and then using the pattern as a mask, boron ions are implanted into the silicon substrate 101 twice to four times with varying implantation energy, to form a P-well 110 .
- the P-well 110 must be deeper than the trenches 105 , and the ion implantation is preferably performed at an energy of 200 to 400 keV or more at least once.
- the dose of ions at each implantation is 1 ⁇ 10 12 to 5 ⁇ 10 13 cm ⁇ 2 in accordance with desired NMOS characteristics and P-well resistance.
- the N-well 108 and P-well 110 are formed after the trench regions 124 are formed in the process illustrated in FIG. 3( a ) to 3 ( f ), the trench regions 124 may be formed after the wells are formed. Also either of the N-well 108 and the P-well 110 may be formed earlier.
- the resist pattern 109 is removed by ashing.
- the silicon oxide film 102 is removed by etching with a diluted hydrofluoric acid solution.
- Gate insulating films 111 are formed to a thickness of 3 to 10 nm on the active regions ⁇ , ⁇ and the pseudo active regions a to f.
- Polysilicon film is deposited to a thickness of 150 to 300 nm by a CVD method and then a gate electrode 112 a and pseudo conductive films 112 b to 112 f are formed by a photolithography and etching technique.
- a resist pattern 113 is removed by ashing.
- ion implantation is carried out for forming an LLD (not shown) on the surface of the silicon substrate 101 .
- a silicon nitride film or silicon oxide film is deposited to a thickness of 50 to 150 nm by a CVD method and etched back by an RIE method, to form spacer insulating films 114 on sidewalls of the gate electrode 112 a and the pseudo conductive films 112 b to 112 f.
- a resist pattern 115 is formed by a photolithography technique to cover all the P-well region 110 except the active region ⁇ .
- this resist pattern 115 is used as a mask, BF 2 ions are implanted at an implantation energy of 20 to 60 keV with a dose of 2 to 5 ⁇ 10 15 /cm 2 , to form a p-type diffusion layer 116 on the surface of the active region ⁇ .
- source/drain regions (not shown) of PMOS are formed by implanting ions on the surface of the silicon substrate 101 in self-alignment using the gate electrode, the pseudo conductive film 112 f and the spacer insulating films 114 as masks.
- a resist pattern 117 is formed by a photolithography technique to cover the active region ⁇ in the P-well 110 and the entire N-well region 108 except a part of N-well region (not shown).
- this resist pattern 117 By use this resist pattern 117 as a mask, As ions are implanted at an implantation energy of 20 to 60 keV with a dose of 2 to 5 ⁇ 10 15 /cm 2 , to form the N-type diffusion layer 118 on the surface of the pseudo active regions a, b, c, d, e and also to form source/drain regions 119 , 120 of NMOS in self-alignment to the gate electrode 112 and the spacer insulating films 114 in the active region ⁇ . At this time, an N-type impurity is implanted simultaneously to the gate electrode 112 a and the pseudo conductive films 112 b to 112 e.
- the resist pattern 117 is removed by ashing. Subsequently, the impurities of boron and arsenic doped in the active regions ⁇ , ⁇ , the pseudo active regions a, b, c, d, e, f, the gate electrode 112 a and the pseudo conductive films 112 b to 112 f are activated by conducting thermal treatment in an oven at 700 to 900° C. for several ten minutes and/or rapid thermal treatment at 1,000 to 1,100° C. for several seconds.
- an interlayer dielectric film 121 are formed in a thickness of 600 to 900 nm by a conventional method and flattened by a CMP method. Further, contact holes are opened, contact plugs 122 are formed by embedding tungsten or the like, and interconnects 123 a to 123 c are formed of AlCu or the like are formed. A semiconductor device is thus completed.
- the device isolation region includes the trench region filled with an insulating film and the pseudo active region, and the pseudo conductive film, if partially or entirely situated under the wiring layer, is formed only on the trench region. Accordingly, it is possible to prevent the dishing and erosion of the trench region and interlayer dielectric film, which have conventionally been problems, while at the same time the parasitic capacity generated by the overlapping of the wiring layer and pseudo conductive film can be suppressed. Therefore, it is possible to speed up the operation of circuits and reduce power consumption, thereby to improve characteristics of devices.
- the pseudo conductive film in a floating state, can be formed without being connected to any other interconnect or electrode. This reduces difficulty in designing with regard to the pseudo conductive film and facilitates production.
- the actuation of a parasitic transistor can be suppressed by allowing the pseudo conductive film to function as a so-called shield plate device isolation.
- the device isolation characteristics can be improved further.
- the gate electrode is disposed on the active region with intervention of the gate insulating film and the pseudo conductive film is so situated to avoid electrical influence from the gate electrode, the generation of a parasitic capacity between the pseudo conductive film and the wiring layer thereon can be suppressed.
- the gate electrode is disposed on the active region with intervention of the gate insulating film and the pseudo conductive film is formed of the same material as the gate electrode, it is unnecessary to deposit and pattern a conductive film only for forming the pseudo conductive film. This facilitates the formation of the pseudo conductive film and avoids a rise in production cost.
- the semiconductor substrate is of the first conductivity type and the pseudo conductive region has the diffusion layer of the second conductivity type on its surface, PN junction is generated in the pseudo active region and a depletion layer can be formed. Therefore, the parasitic capacity can be reduced more.
- the above-described semiconductor devices can be manufactured without any addition or change to the conventional process.
- the improvement of the performance of semiconductor devices is possible without leading to a rise in production cost.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Element Separation (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- This application is related to Japanese application No. HEI 10(1998)-325252 filed on Nov. 16, 1998, whose priority is claimed under 35 USC § 119, the disclosure of which is incorporated by reference in its entirety.
- 1.Field of the Invention
- The present invention relates to a semiconductor device and a process for manufacturing the same. More particularly, the invention relates to a process for forming a device isolation region in an integrated circuit device.
- 2.Description of Related Art
- With high integration of integrated circuit devices, miniaturization of device isolation regions as well as devices themselves is in progress. Recently, device isolation techniques using trenches are under development in place of conventionally utilized LOCOS methos.
- In the trench isolation techniques, a trench is formed on the surface of a silicon substrate, an insulating film is formed on the silicon substrate including the trench and the insulating film is polished by a chemical mechanical polishing (CMP) method or the like, thereby to flatten the surface with the insulating film buried in the trench.
- However, such techniques have a so-called dishing problem that, in the case where an insulating film buried in a wide trench is polished, the insulating film is polished faster in the central portion of the trench and the insulating film becomes thin there.
- There is also a so-called erosion problem that, in an active region surrounded by wide trenches (of several μ m width, for example), the polishing of the active region progresses excessively and therefore the surface of the silicon substrate is polished.
- To cope with these problems, for example, Japanese Unexamined Patent Publication No. HEI 9(1997)-181159 proposes a method for avoiding dishing and erosion about trenches by forming a dummy pattern of regularly repeated trenches.
- This method is described with reference to FIGS.5(a) to 5(f).
- First, as shown in FIG. 5(a), a
pad oxide film 202 is formed on asilicon substrate 201 by a thermal oxidization method and asilicon nitride film 203 is formed by a reduced-pressure CVD method. Subsequently, a pattern ofresist films 204 a to 204 i is formed by a photolithography process using a mask which defines an active region. - Subsequently, as shown in FIG. 5(b), the
silicon nitride film 203 and thepad oxide film 202 are selectively etched sequentially using theresist pattern 204 a to 204 i as an etching mask. Further, the silicon substrate is etched anisotropically etched to formtrenches 205 a to 205 h having a depth of about 0.3 μm to about 0.6 μm. Thereafter, theresist pattern 204 a to 204 i is removed by ashing. At this time, narrow device isolation regions such as 205 a and 205 b are each composed only of a single narrow trench, while wide device isolation regions, 206 a and 206 b, are composed oftrenches active regions 204 d and 204, and oftrenches active regions - Subsequently, a
silicon oxide film 207 is formed on the resultingsilicon substrate 201 by a CVD method and polished by a CMP method to expose the surface of thesilicon nitride film 203. Then thesilicon nitride film 203 and thepad oxide film 202 are removed with a heated phosphoric acid solution and a diluted hydrofluoric acid solution, respectively. Thereafter, impurities are implanted for forming a well (not shown). Further, as shown in FIG. 5(c), the surface of the resultingsilicon substrate 201 is oxidized to form agate oxide film 208. - Thereafter, as shown in FIG. 5(d), a
gate electrode 209, source/drain regions 211 and aninterconnect 210 are formed by conventional techniques. Theinterconnect 211 is formed on thetrench 205 d sandwiched by the pseudoactive regions trench 205 d. - Next, as shown in FIG. 5(e), a resist used as a mask (not shown) for the impurity implantation is removed according to a conventional process. Thereafter, a thermal treatment is conducted to activate the implanted impurities. Further, a salicide such as TiSi2 is formed as required on the surface of the active region and an interlayer
dielectric film 212 is formed on the entire surface of the resultingsilicon substrate 201. - Subsequently, as shown in FIG. 5(f), the surface of the interlayer
dielectric film 212 is polished and flattened by a CMP method. - According to the above-described method, the dishing and erosion about trenches can be prevented. However, there still remains a problem of dishing in the interlayer dielectric film that, when the interlayer
dielectric film 212 is flattened by the CMP method after its deposition, a sparse portion where interconnects do not exist is polished much faster than a dense portion. Such level difference in the interlayer dielectric film generated by varying density of interconnects decreases the depth of focus in later lithography processes for forming contact holes and a wiring layer, and produces variations in the depth of the contact holes. That makes difficult the etching process for forming the contact holes and also impedes the miniaturization of devices. - The present invention provides a semiconductor device comprising: a semiconductor substrate; a plurality of active regions for forming semiconductor elements, the active regions being formed on the semiconductor substrate; a device isolation region for separating the plural active regions from each other, the device isolation region including a trench region filled with an insulating film and a pseudo active region formed adjacent to the trench region; a wiring layer formed above the semiconductor substrate; and a pseudo conductive film formed on the device isolation region, wherein, if the pseudo conductive film is partially or entirely located under the wiring layer, the pseudo conductive film is formed only on the trench region.
- In another aspect, the present invention provides a process for manufacturing a semiconductor device including: a semiconductor substrate of a first conductive type; a plurality of active regions for forming a MOS transistor provided with a gate insulating film, a gate electrode and source/drain regions, the active regions being formed on the semiconductor substrate; a device isolation region for separating the plural active regions from each other, the device isolation region including a trench region filled with an insulating film, and a pseudo active region formed adjacent to the trench region and having a diffusion layer of a second conductivity type on the surface thereof; a wiring layer formed above the semiconductor substrate; and a pseudo conductive film formed on the device isolation region, which is formed only on the trench region if the pseudo conductive film is partially or entirely located under the wiring layer, which process comprises the step of forming the diffusion layer of the second conductivity type on the surface of the pseudo active region simultaneously when the source/drain regions are formed, or which process comprises the step of forming the pseudo conductive film on the device isolation region simultaneously when the gate electrode is formed.
- These and other objects of the present application will become more readily apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description.
- FIG. 1 is a schematic plan view of a major portion illustrating an embodiment of the semiconductor device of the present invention;
- FIG. 2 is a schematic sectional view taken on line A-A′ of FIG. 1;
- FIGS.3(a) to 3(f) are schematic sectional views of a major portion illustrating the process for manufacturing a semiconductor device in accordance with the present invention;
- FIGS.4(g) to 4( 1 ) are schematic sectional views of a major portion illustrating the process for manufacturing a semiconductor device in accordance with the present invention; and
- FIGS.5(a) to 5(f) are schematic plan views of a major portion illustrating the conventional process for manufacturing a semiconductor device.
- The semiconductor device of the present invention is constituted mainly of a semiconductor substrate, device isolation regions and active regions for forming elements (devices), both the regions being formed on the semiconductor substrate, semiconductor elements such as transistors, and a wiring layer.
- In the semiconductor device of the present invention, materials for the semiconductor substrate are not particularly limited. For example, usable are semiconductors such as silicon and germanium, compound semiconductors such as GaAs and InGaAs, and the like, among which a silicon is preferred. Preferably, the semiconductor substrate has a first conductivity type region which may be formed by doping either P-type or N-type impurities. The semiconductor substrate may be entirely of the first conductivity type or may have at least one region of the first conductivity type formed thereon as an impurity diffusion region (well). The concentration of the impurities is not particularly limited as far as it is a usual concentration for doping the impurities into a semiconductor substrate or an impurity diffusion region. For example, the concentration may be 1×1016 ions/cm3 to 5×1018 ions/cm3.
- A plurality of active regions for forming semiconductor devices (elements) are formed on the surface of the semiconductor device of the present invention. The shape, size and position of the active regions are not particularly limited and may be selected as appropriate depending upon the function, application and the like of a semiconductor device to be produced. As semiconductor elements to be formed on the active regions, a variety of elements such as transistors, capacitors and resistances may be mentioned. These elements may be formed singly or as a combination thereof. For example, a DRAM, an SRAM, a memory device such as a FLASH memory and the like may be constructed in addition to a CMOS device.
- The device isolation regions are formed on the above-described semiconductor substrate. The device isolation regions are for isolating the plural active regions and are composed of trench regions in which insulating films are buried and pseudo active regions formed adjacent to the trench regions.
- The trench regions mean regions in which trenches are formed on the surface of the semiconductor substrate, insulating films are buried in the trenches and usually the surface thereof is flattened. However, in addition to the insulating film, an electrically conductive film such as a metal, polysilicon, silicide or the like film may exist in the trenches provided that the trench regions exhibit a device isolation function. The depth of the trenches may be adjusted so that a sufficient device isolation is ensured depending upon the characteristics of the semiconductor devices formed on the semiconductor substrate. For example, the depth may be 0.2 μm to 1.0 μm. The trench regions may be formed by a conventional method for trench isolation. For example, the trench regions are produced by forming an insulating film such as an oxide or nitride film on the semiconductor substrate, forming openings in trench regions-to-be on the insulating film by a photolithography and etching technique, forming trenches having a desired depth and size in the semiconductor substrate at the openings, depositing an insulating film on the semiconductor substrate including the trenches preferably to a thickness larger than that of the trenches, and etching back the insulating film by a CMP method or the like, whereby the insulating film is buried in the trenches. The insulating film buried in the trench regions may have some depressions and projections on its surface. However, the insulating film is preferably buried substantially even with the surface of the active regions for forming devices and/or the surface of pseudo active regions, that is, the insulating film is preferably buried so that the surface of the insulating film, the active regions and the pseudo active regions are on the same plane.
- Further, the semiconductor substrate of the semiconductor device according to the present invention has pseudo active regions. The pseudo active regions do not mean regions for forming semiconductor elements as the active regions. Nor do they mean regions for connection to a wiring diffusion layer, the semiconductor substrate and an impurity diffusion layer. They mean regions to allow retention of the device isolation function of the trench regions. The physical construction of the pseudo active regions may be substantially the same as that of usual active regions on which elements are not formed yet. Only one pseudo active region or a plurality of pseudo active regions may be formed in the device isolation region. The shape, size and position of the pseudo active region may be selected as appropriate for retaining the device isolation function of the trench regions. It is noted that preferably the pseudo active region has a region of a second conductive type on its surface. This is because, where the region of the second conductivity type is formed on the substrate of the first conductivity type, a depletion layer extends due to PN junction and a parasitic capacity can be reduced. Here the second conductivity type means N type if the first conductivity type is P type, and it means P type if the first conductivity type is N type. The diffusion layer of the second conductivity type formed in the pseudo active region may be formed in part of the pseudo active region, but is preferably formed in the entire surface of the pseudo active region. The concentration of the impurity may be about 5×1019 ions/cm3 to about 1×1021 ions/cm3. Preferably the diffusion layer of the second conductivity type is formed less deep than the bottom of the trench in the trench region. For example, in the case where the trench region is about 0.3 μm to about 1.0 μm deep, the diffusion layer of the second conductivity type may be about 0.1 μm to 0.2 μm thick.
- The semiconductor device of the present invention has a wiring layer above the semiconductor substrate. The wiring layer is usually formed for connection of a element or device to another element or device, a element (device) to a semiconductor substrate or to a wiring diffusion layer, a semiconductor substrate to another semiconductor substrate and a wiring diffusion layer to another wiring diffusion layer. Materials for the wiring layer are not particularly limited provided that they are conductive materials which are usually used for electrodes and wiring. Example thereof include metals such as Al, Cu, Pt, Ti, Ta and W, silicides of such metals, polysilicon and the like. The thickness of the wiring layer may be selected as appropriate depending upon applied voltages on the semiconductor device, the material for the wiring layer and the like.
- Further, in the semiconductor device of the present invention, a pseudo conductive film is formed on the device isolation region. Here the pseudo conductive film means a conductive film which does not have an electrical function in circuitry unlike an electrodes and an interconnect. The pseudo conductive film may be formed of a material which is usually used for composing an electrode and an interconnect. Examples thereof include metals such as Al, Cu, Pt, Ti, Ta and W , silicides of such metals, polycide, polysilicon and the like. The thickness of the pseudo conductive layer is not particularly limited, and for example, may be the same as the thickness of a electrode of a element formed on the active region such as a transistor or a capacitor. In the case where a transistor is formed in the active region, the pseudo conductive film is preferably formed of the same material in the same thickness as the gate electrode of the transistor.
- The pseudo conductive film may be formed either on the trench region or on the pseudo active region provided that it is located on the device isolation region. Also it may be formed in any shape, any position and any size. However, if part of or all of the pseudo conductive film is arranged under the wiring layer, the entire pseudo conductive film must be formed only on the trench region. That is, the pseudo conductive film is required to be so located not to allow an increase in parasitic capacity caused by the overlapping of the wiring layer. It is noted that only one pseudo conductive film or a plurality of pseudo conductive film may be formed in one device isolation region. The shape of the pseudo conductive film is not particularly limited, and may be in the shape of a rectangular, a rectangular having a bend, a rectangular having a hole, an ellipse, a circle or the like. However, in the case where at least part of the pseudo conductive film overlaps the wiring layer, the shape of the pseudo conductive film is preferably equal to or smaller than the shape of the trench region, and more particularly the shape thereof is sufficiently smaller than that of the trench region so that the pseudo conductive film will not overlap the pseudo active region or the active region even if misalignment occurs. In the case where a plurality of pseudo conductive films are formed on the semiconductor substrate, all the pseudo conductive films have the same shape for facilitating their layout.
- The pseudo conductive film is preferably in a floating state or fixed at a given potential. The floating state may easily be provided by placing the pseudo conductive film on the device isolation region. In the case of fixing the pseudo conductive film at the predetermined potential, it is possible to suppress actuation of a parasitic transistor as shield plate device isolation and improve device isolation characteristics. The given potential is not particularly limited and various potential values may be mentioned. For example, if the pseudo conductive film is located in a device isolation region sandwiched between active regions in which NMOSs are formed, the given potential may be a ground potential. If the pseudo conductive film is sandwiched between active regions in which PMOSs are formed, the given potential may be a supply voltage.
- If a element is formed on the active region, the pseudo conductive film is preferably located in such a position that the pseudo conductive film is not affected electrically by an electrode composing the element. For example, if the element is a transistor, the pseudo conductive film is preferably located in such a position that it is not affected electrically by a gate electrode which is formed on the active region and extended to the device isolation region (the trench region). More particularly, the pseudo conductive film may be located at a distance of at least about 1.0 μm to about 5.0 μm from the transistor (including the active region, the gate electrode and the extension of the gate electrode to the device isolation region), though the distance may be adjusted as appropriate depending on the size of the semiconductor device, the width of the gate electrode, the voltage applied to the gate electrode and the like.
- The semiconductor device of the present invention may usually be accomplished by the steps of {circle over (1)} forming a trench region in a semiconductor substrate, {circle over (2)} forming a region of the first conductivity type in the semiconductor substrate, {circle over (3)} forming a element in an active region, more particularly forming a gate insulating film and a gate electrode and then forming a source/drain region, thereby to form a transistor, and {circle over (4)} forming an interlayer dielectric film, a contact hall, a metal interconnect and the like on the element. These steps may be carried out by processes usually used in manufacture of semiconductor devices. It is noted that, in these steps, either of the steps of {circle over (1)} forming the trench region and {circle over (2)} forming the first conductivity type region may be conducted first. Further, in the case where a transistor is produced, either an N-type or a P-type transistor and both an N-type and a P-type transistors can be formed in the active regions. Also before, during and after the above-described steps {circle over (1)} to {circle over (1)}, it is possible to add appropriate steps such as the step of forming a different element such as a capacitor, the step of implanting ions for control of threshold voltage of the transistor, the step of forming a sidewall spacer on a sidewall of the gate electrode, the step of forming a lightly doped drain (LDD) region, the step of forming a diffusion layer, the step of forming an interconnect and the like, depending upon a desired use, function, performance and the like of a semiconductor device to be produced.
- In the present invention, the pseudo conductive film is preferably formed at the same time as the gate electrode is formed in step {circle over (3)}. If a diffusion layer of the second conductivity type is to be formed on the surface of the pseudo active region, the diffusion layer is preferably formed at the same time as an impurity diffusion layer of the second conductivity type is formed in the active region on the semiconductor substrate. More particularly, in the above step {circle over (3)}, when the source/drain regions are formed in the active region of the semiconductor substrate, the diffusion layer of the second conductivity type is preferably formed on the surface of the pseudo active region with use of an appropriate mask. Alternatively, if an interconnect of a diffusion layer is to be formed in part of the active region in other step than the above steps {circle over (1)} to {circle over (4)}, the diffusion layer of the second conductivity type is preferably formed on the surface of the pseudo active region with use of an appropriate mask when the interconnect of the diffusion layer is formed.
- The semiconductor device and the process for manufacturing the device of the present invention are now described by way of example with reference to the accompanying drawings.
- As shown in FIGS. 1 and 2, a CMOS inverter, an example of the semiconductor device of the present invention, is so constructed that an NMOS is formed on an active region β surrounded by
trench regions 124 in a P-type well 110 formed in asilicon substrate 110 and a PMOS is formed on an active region (not shown) surrounded by trench regions in a N-type well 108 formed in thesilicon substrate 101. - The NMOS is constituted of a
gate electrode 112 a formed on the active region β with intervention of agate insulating film 111 and source/drain regions silicon substrate 101 in self-alignment to thegate electrode 112 a. The PMOS is also constituted of a gate electrode formed on the active region with intervention of a gate insulating film, and source/drain regions. Thegate electrode 112 a is formed by a continuous pattern. - The
source region 120 of the NMOS is connected to aninterconnect 123 a provided above the NMOS with intervention of aninterlayer dielectric film 121 and is provided with a first reference potential. Theinterconnect 123 a is also used for providing the P-type well 110 with the first reference potential via a P-type diffusion layer 116 formed on the surface of the active region α in the P-type well 110. A like structure is also formed in the PMOS. - The
gate electrode 112 a of the NMOS is connected to aninterconnect 123 c which serves as an input line to the CMOS inverter, and thedrain region 119 of the NMOS is connected to aninterconnect 123 b which serves as an output line from the CMOS inverter. - In the P-type well110 in the CMOS inverter, pseudo active regions a to e in a rectangular shape are formed at spaced intervals in a device isolation region other than the active region β provided with the
gate electrode 112 a and the active region α. The pseudo active regions a to e have N-type diffusion layers 118 formed on the surface thereof, and a P-type diffusion layer 116 is formed on the surface of a pseudo active region f in the N-type well 108. Thereby PN junction is formed on the surface of the pseudo active regions a to f. - Further, pseudo
conductive films 112 b to 112 f are formed regularly on thetrench regions 124. - With this constitution, it is possible to improve flatness when the interlayer dielectric film is polished by CMP and prevent the dishing of the interlayer dielectric film. More particularly, a region having a sparse wiring pattern shows a level difference of about 200 nm on the surface if pseudo conductive films do not exist, while the region provided with a dense wiring pattern by providing the pseudo conductive films shows a reduced level difference of about several tens nm on its surface. As a result, it is possible to improve DOF margin by about 0.2 μm in photolithography technique for providing contact holes and wiring.
- Particularly, under the wiring layer, by locating the pseudo conductive film on the trench, interlayer capacity C1 by the interlayer dielectric film between the wiring layer and the pseudo conductive film is connected in series with interlayer capacity C2 by the interlayer dielectric film between the pseudo conductive film and the silicon substrate. That is, the total parasitic capacity Ct01 between the wiring and the substrate in the trench region is represented by:
- If the thickness T1 of the
interlayer dielectric film 121 on the pseudo conductive thin film is 600 nm, the interlayer capacity C1 per unit area between the wiring and the pseudo conductive film is given by - C1=ε·ε0 /T1=5.75nF/cm 2
- , wherein ε is specific dielectric constant of a silicon oxide film and ε0 is dielectric constant in vacuum.
- If the depth T2 of the
trench region 124 is 300 nm, the interlayer capacity C2 per unit area between the pseudo conductive film and the silicon substrate is given by - C2=ε·ε0 /T2=11.5nF/cm 2.
- Therefore, the total parasitic capacitance Ct01 is calculated to be 3.83 nF/cm2.
- On the other hand, if the pseudo conductive film is placed on the pseudo active region, capacity C3 per unit area of an oxide film between the pseudo conductive film and the silicon substrate is given by
- C3=ε·ε0 /T3=1151.8nF/cm 2,
- provided that the thickness T3 of the
gate insulating film 111 is 3 nm. -
- Thus, by providing the pseudo conductive film on the trench region as disclosed by the present invention, the total parasitic capacity can be reduced about 33% compared with the case where the pseudo conductive film is mounted on the pseudo active region. That can realize improvement of device characteristics such as speedup of circuitry operation and reduction of power consumption.
- The process for manufacturing the above-described semiconductor device is now described with reference to FIGS.3(a) to 4(l). FIGS. 3(a) to 4(l) show cross-sectional views on line A-A′ of FIG. 1.
- First, as shown in FIG. 3(a), a pad
silicon oxide film 102 is formed to a thickness of 10 to 30 nm on a P-type silicon substrate 101 by thermal oxidation, and then asilicon nitride film 103 is deposited to a thickness of 100 to 250 nm by a LPCVD method. - Nest, as shown in FIG. 3(b), a resist
pattern 104 of a desired configuration is formed by a photolithography technique. The resistpattern 104 at this stage is for defining active regions α and β for forming elements and pseudo active regions a, b, c, d and e. By use of the resistpattern 104 as a mask, thesilicon nitride film 103 and thesilicon oxide film 102 are removed at openings by an RIE method. Then, thesilicon substrate 101 is dug 200 to 400 nm to formtrenches 105. - Subsequently, as shown in FIG. 3(c), the resist
pattern 104 is removed by ashing. Thereafter, silicon oxide thin films (not shown) are formed to a thickness of about 10 to 50 nm in thetrenches 105. At this time, silicon oxide thin films are not formed on the active regions α, β and the pseudo active regions a, b, c, d and e since thesilicon nitride film 103 which is an oxidation-resistant film exists thereon. Next, asilicon oxide film 106 is deposited to a thickness of 400 to 800 nm by a CVD method or by spin coating method so as to fill thetrenches 105 completely. Preferably the thickness of thesilicon oxide film 106 is larger than the depth of thetrenches 105. - Thereafter, as shown in FIG. 3(d), the
silicon oxide film 106 is polished by a CMP method to expose the surface of thesilicon nitride film 103 and leave thesilicon oxide film 106 only in thetrenches 105. Thustrench regions 124 are formed. At this time, thesilicon nitride film 103 serves as a stopper to polishing, and the pseudo active regions a to f are arranged in the device isolation region. Accordingly, the dishing and erosion, which are problems specific to the CMP process, are not produced and a very flat surface can be obtained. - Next, as shown in FIG. 3(e), the
silicon nitride film 103 is removed by etching with a heated phosphoric acid solution. Thereafter, a resistpattern 107 is formed by a photolithography technique, and then using this pattern as a mask, phosphorus ions are implanted into thesilicon substrate 101 twice to four times with varying implantation energy, to form an N-well 108. Here, the N-well 108 must be deeper than thetrenches 105, and the ion implantation is preferably performed at an energy of 300 to 600 keV or more at least once. The dose of ions at each implantation is 1×1012 to 5×1013 cm−2 in accordance with desired PMOS characteristics and N-well resistance. - Subsequently, as shown in FIG. 3(f), the resist
pattern 107 is removed by ashing. Thereafter, a resistpattern 109 is formed by a photolithography technique, and then using the pattern as a mask, boron ions are implanted into thesilicon substrate 101 twice to four times with varying implantation energy, to form a P-well 110. Here, the P-well 110 must be deeper than thetrenches 105, and the ion implantation is preferably performed at an energy of 200 to 400 keV or more at least once. The dose of ions at each implantation is 1×1012 to 5×1013 cm−2 in accordance with desired NMOS characteristics and P-well resistance. - It is noted that, though the N-well108 and P-well 110 are formed after the
trench regions 124 are formed in the process illustrated in FIG. 3(a) to 3(f), thetrench regions 124 may be formed after the wells are formed. Also either of the N-well 108 and the P-well 110 may be formed earlier. - Next, as shown in FIG. 4(g), the resist
pattern 109 is removed by ashing. Subsequently, thesilicon oxide film 102 is removed by etching with a diluted hydrofluoric acid solution.Gate insulating films 111 are formed to a thickness of 3 to 10 nm on the active regions α, β and the pseudo active regions a to f. Polysilicon film is deposited to a thickness of 150 to 300 nm by a CVD method and then agate electrode 112 a and pseudoconductive films 112 b to 112 f are formed by a photolithography and etching technique. - Next, as shown in FIG. 4(h), a resist
pattern 113 is removed by ashing. By use of thegate electrode 112 a and pseudoconductive films 112 b to 112 f as masks, ion implantation is carried out for forming an LLD (not shown) on the surface of thesilicon substrate 101. Subsequently, a silicon nitride film or silicon oxide film is deposited to a thickness of 50 to 150 nm by a CVD method and etched back by an RIE method, to form spacer insulatingfilms 114 on sidewalls of thegate electrode 112 a and the pseudoconductive films 112 b to 112 f. - As shown in FIG. 4(i), a resist
pattern 115 is formed by a photolithography technique to cover all the P-well region 110 except the active region α. By use this resistpattern 115 as a mask, BF2 ions are implanted at an implantation energy of 20 to 60 keV with a dose of 2 to 5×1015/cm2, to form a p-type diffusion layer 116 on the surface of the active region α. In the active regions in the W-well 108, source/drain regions (not shown) of PMOS are formed by implanting ions on the surface of thesilicon substrate 101 in self-alignment using the gate electrode, the pseudoconductive film 112 f and thespacer insulating films 114 as masks. - Subsequently, as shown in FIG. 4(j), a resist
pattern 117 is formed by a photolithography technique to cover the active region α in the P-well 110 and the entire N-well region 108 except a part of N-well region (not shown). By use this resistpattern 117 as a mask, As ions are implanted at an implantation energy of 20 to 60 keV with a dose of 2 to 5×1015/cm2, to form the N-type diffusion layer 118 on the surface of the pseudo active regions a, b, c, d, e and also to form source/drain regions spacer insulating films 114 in the active region β. At this time, an N-type impurity is implanted simultaneously to thegate electrode 112 a and the pseudoconductive films 112 b to 112 e. - Further, as shown in FIG. 4(k), the resist
pattern 117 is removed by ashing. Subsequently, the impurities of boron and arsenic doped in the active regions α, β, the pseudo active regions a, b, c, d, e, f, thegate electrode 112 a and the pseudoconductive films 112 b to 112 f are activated by conducting thermal treatment in an oven at 700 to 900° C. for several ten minutes and/or rapid thermal treatment at 1,000 to 1,100° C. for several seconds. - Next, as shown in FIG. 4(l), an
interlayer dielectric film 121 are formed in a thickness of 600 to 900 nm by a conventional method and flattened by a CMP method. Further, contact holes are opened, contact plugs 122 are formed by embedding tungsten or the like, and interconnects 123 a to 123 c are formed of AlCu or the like are formed. A semiconductor device is thus completed. - According to the present invention, the device isolation region includes the trench region filled with an insulating film and the pseudo active region, and the pseudo conductive film, if partially or entirely situated under the wiring layer, is formed only on the trench region. Accordingly, it is possible to prevent the dishing and erosion of the trench region and interlayer dielectric film, which have conventionally been problems, while at the same time the parasitic capacity generated by the overlapping of the wiring layer and pseudo conductive film can be suppressed. Therefore, it is possible to speed up the operation of circuits and reduce power consumption, thereby to improve characteristics of devices.
- Also, in the case where the surface of the trench region and that of the pseudo active region are set to be in the same plane, a later photolithography and etching technique can be done with ease and with accuracy.
- Further, in the case where the pseudo conductive film is in a floating state, the pseudo conductive film can be formed without being connected to any other interconnect or electrode. This reduces difficulty in designing with regard to the pseudo conductive film and facilitates production.
- In the case where the pseudo conductive film is fixed at a predetermined potential, the actuation of a parasitic transistor can be suppressed by allowing the pseudo conductive film to function as a so-called shield plate device isolation. The device isolation characteristics can be improved further.
- Further, in the case where the gate electrode is disposed on the active region with intervention of the gate insulating film and the pseudo conductive film is so situated to avoid electrical influence from the gate electrode, the generation of a parasitic capacity between the pseudo conductive film and the wiring layer thereon can be suppressed.
- Further, in the case where the gate electrode is disposed on the active region with intervention of the gate insulating film and the pseudo conductive film is formed of the same material as the gate electrode, it is unnecessary to deposit and pattern a conductive film only for forming the pseudo conductive film. This facilitates the formation of the pseudo conductive film and avoids a rise in production cost.
- In the case where the pseudo conductive film is divided in plurality within one device isolation region, layout in designing becomes easy. Further where the plural separate pseudo conductive films have the same shape, the layout becomes still easier.
- In the case where the semiconductor substrate is of the first conductivity type and the pseudo conductive region has the diffusion layer of the second conductivity type on its surface, PN junction is generated in the pseudo active region and a depletion layer can be formed. Therefore, the parasitic capacity can be reduced more.
- Further, according to the process for manufacturing a semiconductor device of the present invention, the above-described semiconductor devices can be manufactured without any addition or change to the conventional process. Thus, the improvement of the performance of semiconductor devices is possible without leading to a rise in production cost.
Claims (11)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP10-325252 | 1998-11-16 | ||
JP32525298A JP3414656B2 (en) | 1998-11-16 | 1998-11-16 | Semiconductor device and manufacturing method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020093028A1 true US20020093028A1 (en) | 2002-07-18 |
US6441456B1 US6441456B1 (en) | 2002-08-27 |
Family
ID=18174744
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/429,485 Expired - Lifetime US6441456B1 (en) | 1998-11-16 | 1999-10-29 | Semiconductor device and a process for manufacturing the same |
Country Status (4)
Country | Link |
---|---|
US (1) | US6441456B1 (en) |
JP (1) | JP3414656B2 (en) |
KR (1) | KR100346063B1 (en) |
TW (1) | TW445536B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070152244A1 (en) * | 2005-12-29 | 2007-07-05 | Dongbu Electronics Co., Ltd. | Narrow width metal oxide semiconductor transistor |
KR101442252B1 (en) * | 2007-02-17 | 2014-09-23 | 세이코 인스트루 가부시키가이샤 | Semiconductor device |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000349145A (en) * | 1999-04-02 | 2000-12-15 | Oki Electric Ind Co Ltd | Semiconductor device |
JP2002368088A (en) * | 2001-06-05 | 2002-12-20 | Fujitsu Ltd | LSI design method having dummy pattern generation step and LCR extraction step, and computer program for performing the same |
JP4176342B2 (en) * | 2001-10-29 | 2008-11-05 | 川崎マイクロエレクトロニクス株式会社 | Semiconductor device and layout method thereof |
JP2003289072A (en) * | 2002-03-28 | 2003-10-10 | Sharp Corp | Substrate with flattened film and substrate for display device, and method for manufacturing the same |
JP4575002B2 (en) | 2004-02-27 | 2010-11-04 | Okiセミコンダクタ株式会社 | Manufacturing method of semiconductor device |
JP2006134939A (en) * | 2004-11-02 | 2006-05-25 | Nec Electronics Corp | Semiconductor device |
US7671469B2 (en) * | 2007-12-31 | 2010-03-02 | Mediatek Inc. | SiGe device with SiGe-embedded dummy pattern for alleviating micro-loading effect |
US8237227B2 (en) | 2008-08-29 | 2012-08-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dummy gate structure for gate last process |
JP5489528B2 (en) | 2009-05-12 | 2014-05-14 | キヤノン株式会社 | Method for manufacturing photoelectric conversion device |
JP2014187377A (en) * | 2014-05-23 | 2014-10-02 | Renesas Electronics Corp | Semiconductor device and method of manufacturing the same |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0729850A (en) * | 1993-06-24 | 1995-01-31 | Kawasaki Steel Corp | Fabrication of semiconductor device |
JPH08130295A (en) * | 1994-09-08 | 1996-05-21 | Mitsubishi Electric Corp | Semiconductor memory device and semiconductor device |
JP3323051B2 (en) * | 1995-04-26 | 2002-09-09 | シャープ株式会社 | Method for manufacturing semiconductor device |
JPH09260376A (en) * | 1996-03-18 | 1997-10-03 | Toshiba Corp | Semiconductor device and its manufacture |
US6130139A (en) * | 1996-11-26 | 2000-10-10 | Matsushita Electric Industrial Co., Ltd. | Method of manufacturing trench-isolated semiconductor device |
JP3001045B2 (en) * | 1997-03-28 | 2000-01-17 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
-
1998
- 1998-11-16 JP JP32525298A patent/JP3414656B2/en not_active Expired - Fee Related
-
1999
- 1999-10-29 US US09/429,485 patent/US6441456B1/en not_active Expired - Lifetime
- 1999-10-30 TW TW088118903A patent/TW445536B/en not_active IP Right Cessation
- 1999-11-15 KR KR1019990050639A patent/KR100346063B1/en active IP Right Grant
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070152244A1 (en) * | 2005-12-29 | 2007-07-05 | Dongbu Electronics Co., Ltd. | Narrow width metal oxide semiconductor transistor |
US7528455B2 (en) * | 2005-12-29 | 2009-05-05 | Dongbu Electronics Co., Ltd. | Narrow width metal oxide semiconductor transistor |
US20090186461A1 (en) * | 2005-12-29 | 2009-07-23 | Jung Ho Ahn | Narrow Width Metal Oxide Semiconductor Transistor |
US7906399B2 (en) | 2005-12-29 | 2011-03-15 | Dongbu Electronics Co., Ltd. | Narrow width metal oxide semiconductor transistor |
KR101442252B1 (en) * | 2007-02-17 | 2014-09-23 | 세이코 인스트루 가부시키가이샤 | Semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
JP3414656B2 (en) | 2003-06-09 |
US6441456B1 (en) | 2002-08-27 |
KR100346063B1 (en) | 2002-07-24 |
KR20000035481A (en) | 2000-06-26 |
JP2000150806A (en) | 2000-05-30 |
TW445536B (en) | 2001-07-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8158483B2 (en) | Semiconductor device and its manufacturing method | |
KR100538719B1 (en) | Semiconductor device and method of manufacturing the same | |
US4727045A (en) | Plugged poly silicon resistor load for static random access memory cells | |
US6337262B1 (en) | Self aligned T-top gate process integration | |
KR100385408B1 (en) | Semiconductor device and manufacturing method thereof | |
US5324973A (en) | Semiconductor SRAM with trench transistors | |
US6800921B1 (en) | Method of fabricating a polysilicon capacitor utilizing fet and bipolar base polysilicon layers | |
US5612240A (en) | Method for making electrical connections to self-aligned contacts that extends beyond the photo-lithographic resolution limit | |
US6441456B1 (en) | Semiconductor device and a process for manufacturing the same | |
US6541822B2 (en) | Method of manufacturing an SOI type semiconductor that can restrain floating body effect | |
US20060281302A1 (en) | Semiconductor damascene trench and methods thereof | |
JP5234886B2 (en) | Manufacturing method of semiconductor device | |
JP2006344809A (en) | Semiconductor device and manufacturing method thereof | |
US20060134874A1 (en) | Manufacture method of MOS semiconductor device having extension and pocket | |
JP3990858B2 (en) | Semiconductor device | |
US6284578B1 (en) | MOS transistors having dual gates and self-aligned interconnect contact windows | |
US6512278B2 (en) | Stacked semiconductor integrated circuit device having an inter-electrode barrier to silicide formation | |
EP1146556A1 (en) | A process for fabricating an integrated ciruit that has embedded dram and logic devices | |
JP3116889B2 (en) | Method for manufacturing semiconductor device | |
US5979784A (en) | Method of forming local interconnection of a static random access memory | |
JPS63237463A (en) | Static type semiconductor memory and manufacture thereof | |
JP2009010274A (en) | Semiconductor device and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SHARP KABUSHIKI KAISHA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KONISHI, AKITO;KAWAMURA, AKIO;REEL/FRAME:010364/0065 Effective date: 19991019 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: INTELLECTUAL PROPERTIES I KFT., HUNGARY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SHARP KABUSHIKI KAISHA;REEL/FRAME:027387/0650 Effective date: 20111115 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD, KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTELLECTUAL PROPERTIES I KFT.;REEL/FRAME:035120/0878 Effective date: 20141222 |
|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE NAME PREVIOUSLY RECORDED AT REEL: 035120 FRAME: 0878. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNOR:INTELLECTUAL PROPERTIES I KFT.;REEL/FRAME:035837/0619 Effective date: 20141222 |