US20020090917A1 - Frequency synthesizer and method of generating frequency-divided signal - Google Patents
Frequency synthesizer and method of generating frequency-divided signal Download PDFInfo
- Publication number
- US20020090917A1 US20020090917A1 US10/028,313 US2831301A US2002090917A1 US 20020090917 A1 US20020090917 A1 US 20020090917A1 US 2831301 A US2831301 A US 2831301A US 2002090917 A1 US2002090917 A1 US 2002090917A1
- Authority
- US
- United States
- Prior art keywords
- frequency
- signal
- outputted
- mixer
- divided
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims description 13
- 238000009499 grossing Methods 0.000 claims description 5
- 239000003990 capacitor Substances 0.000 description 12
- 238000010586 diagram Methods 0.000 description 9
- 230000001413 cellular effect Effects 0.000 description 5
- 238000010295 mobile communication Methods 0.000 description 4
- 230000003247 decreasing effect Effects 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 230000035945 sensitivity Effects 0.000 description 3
- 238000004891 communication Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000010355 oscillation Effects 0.000 description 2
- 230000010363 phase shift Effects 0.000 description 2
- 102220103881 rs201490575 Human genes 0.000 description 2
- 230000002542 deteriorative effect Effects 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 102220124522 rs746215581 Human genes 0.000 description 1
- 102220037952 rs79161998 Human genes 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03B—GENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
- H03B21/00—Generation of oscillations by combining unmodulated signals of different frequencies
- H03B21/01—Generation of oscillations by combining unmodulated signals of different frequencies by beating unmodulated signals of different frequencies
- H03B21/02—Generation of oscillations by combining unmodulated signals of different frequencies by beating unmodulated signals of different frequencies by plural beating, i.e. for frequency synthesis ; Beating in combination with multiplication or division of frequency
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/099—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/183—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between fixed numbers or the frequency divider dividing by a fixed number
- H03L7/185—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between fixed numbers or the frequency divider dividing by a fixed number using a mixer in the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/197—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
- H03L7/1974—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division
Definitions
- the present invention relates to a frequency synthesizer used to a mobile radio device and a method of generating a frequency-divided signal, which are capable of stably obtaining an excellent C/N characteristic (ratio) over a wide frequency band.
- a frequency synthesizer is used for generating an arbitrary local oscillating frequency from a reference signal.
- GSM Global System for Mobile Communication
- IMT International Mobile Communications 2000
- the frequency synthesizer must be operated over a wide frequency range.
- the frequency synthesizer used to these cellular phones comprises a voltage controlled oscillator 1 for setting a signal into oscillation, signal whose frequency corresponds to a voltage (Vt) applied to its frequency control voltage terminal, thereby permitting a frequency band of the oscillating signal (output signal) to be changed according to the frequency band control signal.
- Vt voltage
- the voltage controlled oscillator 1 is referred to as “VCO”, hereinafter.
- the frequency synthesizer also comprises an adjustable frequency divider 2 for dividing a frequency of the output signal from the VCO 1 , whose frequency is referred to as “fvco” hereinafter, and a phase comparator 3 for comparing a phase of the output signal (frequency-divided signal) from the frequency divider 2 , whose frequency is referred to as “fdiv” hereinafter, with that of a reference signal, whose frequency is referred to as “fref” hereinafter, thereby outputting a signal representing a difference between the phase of the output signal (fdiv) and that of the reference signal (fref).
- the frequency synthesizer comprises a loop filter 4 for smoothing the signal outputted from the phase comparator 3 .
- FIG. 2 is a circuit diagram indicating a principle upon which the VCO 1 operates.
- the VCO 1 comprises a capacitor C 0 , a negative resistor ⁇ R and an inductor L, which are connected in parallel with each other.
- the VCO 1 also comprises a capacitor C 1 and a variable capacitor Cv, which are connected in series with each other. The in-series portion of capacitor C 1 and the variable capacitor Cv is connected with the capacitor C 0 in parallel.
- the VCO 1 further comprises a capacitor C 2 and a switch SW which are connected in series with each other. The in-series portion of the capacitor C 2 and the switch SW is connected with the capacitance C 0 in parallel.
- the in-parallel portion of the negative resistor ⁇ R, the capacitance C 0 and the inductor L is taken as a parallel circuit with an active element, such as a transistor or the like, and the active element is subjected to source voltage to generate power.
- the negative resistor ⁇ R is different from a usual resistor because the negative resistor ⁇ R generates power.
- An oscillating frequency of the VCO 1 that is, the frequency fcvo of the output signal from the VCO 1 is expressed as the equation (1) in cases where the switch SW is OFF or expressed as the equation (2) in cases where the switch SW is ON:
- varying the division frequency ratio of the variable frequency divider 2 causes the frequency fdiv of the output signal from the frequency divider 2 to be varied so that the phase comparator 3 outputs a phase difference signal between the output signal (fdiv) and the reference signal (fref).
- the outputted phase difference signal is sent through the loop filter 4 to the VCO 1 , causing the voltage Vt of the frequency control voltage terminal to be varied, thus varying the output signal (fvco).
- the frequency synthesizer is configured as negative feedback loop so that, when finally the phase of the reference signal (fref and that of the output signal (fdiv) coincide with each other, the phase of the output signal (fdiv) is locked to that of the reference signal (fref), whereby the frequency of the output signal (fvco) from the VCO 1 keeps to be stable.
- Adding a switch or the like into the resonant circuit causes the ON resistance and the parasitic capacitance of the added switch to decrease the quality factor Q of the oscillator, thereby deteriorating the C/N of the VCO itself.
- the frequency band used in the frequency synthesizer makes change the communication quality of the mobile radio device.
- the present invention is directed to overcome the foregoing disadvantages. Accordingly, it is an object of the present invention to provide a frequency synthesizer and a method of generating a frequency-divided signal, which are capable of switching its frequency band without greatly changing the C/N characteristic thereof.
- a frequency synthesizer comprising: a voltage controlled oscillator having a terminal for oscillating a signal whose frequency corresponds to a control signal applied to the terminal; a first frequency divider for dividing the frequency of the signal outputted from the voltage controlled oscillator so as to output a first frequency-divided signal, said first frequency-divided signal having a divided frequency; a comparator for comparing a phase of the first frequency-divided signal with that of a reference signal so as to output a difference signal representing a difference between the phase of the first frequency-divided signal and that of the reference signal; a loop filter for smoothing the difference signal outputted from the comparator so as to output the smoothed signal as the control signal to the terminal of the voltage controlled oscillator; a frequency division unit for dividing the frequency of the signal outputted from the voltage control oscillator so as to output a second frequency-divided signal, said second frequency-divided signal having a divided
- a method of generating a frequency divided signal comprising the steps of: oscillating by a voltage controlled oscillator a signal whose frequency corresponds to a control signal, said voltage controlled oscillator having a terminal, said control signal being applied to the terminal; dividing by a first frequency divider the frequency of the signal outputted from the voltage controlled oscillator so as to output a divided signal, said divided signal having a divided frequency; comparing by a comparator a phase of the divided signal with that of a reference signal so as to output a difference signal representing a difference between the phase of the divided signal and that of the reference signal; smoothing the difference signal outputted from the comparator so as to supply the smoothed signal as the control signal to the terminal of the voltage controlled oscillator; and mixing by a mixer unit a frequency-divided signal and the signal outputted from the voltage control oscillator so as to output a mixed signal, said frequency-divided signal being obtained by dividing the frequency of the signal
- only controlling the frequency division ratio of the frequency division unit and the operating mode (upconvert mode or downconvert mode) of the mixer unit permits the frequency band to be switched, thereby setting the frequency division ratio and the operating mode in no relation to a PLL (Phase Locked Loop).
- PLL Phase Locked Loop
- FIG. 1 is a block diagram schematically showing a configuration of a conventional frequency synthesizer
- FIG. 2 is a circuit diagram indicating a principal upon which a VCO shown in FIG. 1;
- FIG. 3 is a block diagram schematically showing a configuration of a frequency synthesizer according to a first embodiment of the present invention
- FIG. 4 is a circuit diagram indicating a principal upon which a VCO shown in FIG. 3 operates according to the first embodiment of the present invention
- FIG. 5 is a circuit diagram showing a configuration of a mixer unit shown in FIG. 3 according to the first embodiment of the present invention.
- FIG. 6 is a block diagram schematically showing a configuration of a frequency synthesizer according to a first embodiment of the present invention.
- a frequency synthesizer F 1 according to a first embodiment of the present invention, as shown in FIG. 3, comprises a VCO 1 A, a frequency divider 2 , a phase comparator 3 and a loop filter 4 , which are similar to the structure shown in FIG. 1.
- the frequency synthesizer F 1 comprises a frequency divider 5 for dividing an output signal from the VCO 1 on the basis of the frequency division ratio previously set according to the control signal, and a mixer unit 6 for mixing an output signal from the frequency divider 2 and the output signal from the VCO 1 A, which are the differential point as compared with the conventional frequency synthesizer shown in FIG. 1.
- VCO 1 A comprises no frequency switching function.
- FIG. 4 is a circuit diagram indicating a principle upon which the VCO 1 A operates.
- the frequency divider 5 can switch the frequency division ratio into 1/m1 or 1/m2 so that the frequency divider 5 multiplies the frequency fvco of the output signal by the frequency division ratio, whereby to output the frequency-divided signal whose frequency is taken as fvco/m (m is m1 or m2).
- the mixer unit 6 is an image reject mixer unit capable of being switchably served as upconvert mixer and as a downconvert mixer according to the phase control signal.
- the VCO 1 A turns into the phase lock state through the process which is described as the operations of the conventional frequency synthesizer shown in the Prior Art.
- the mixer unit 6 When the mixer unit 6 is used as the upconvert mixer, in a case where the frequency division rate is set to m1 or m2, the frequency of the output signal from the mixer unit 6 is represented as fvco+fvco/m1 or fvco+fvco/m2 so that switching the frequency division ratio of the frequency divider 5 permits the frequency band of the output signal from the mixer unit 6 to be varied within the range between the fvco/m1 and the fvco/m2.
- the mixer unit 6 When the mixer unit 6 is used as the downconvert mixer, in a case where the frequency division rate is set to m1 or m2, the frequency of the output signal from the mixer unit 6 is represented as fvco ⁇ fvco/m1 or fvco ⁇ fvco/m2 so that switching the frequency division ratio of the frequency divider 5 permits the frequency band of the output signal from the mixer unit 6 to be varied within the range between fvco/m2 and fvco/m1 to be varied.
- the mixer unit 6 comprises a first 90 degree phase shifter 61 for dividing the output signal fvco from the VCO 1 A into signals S 1 a (cos ⁇ ) and S 1 b (sin ⁇ ). Between the phase (cos ⁇ ) of the signal S 1 a (cos ⁇ ) and that (sin ⁇ ) of the signal S 1 b (sin ⁇ ), 90 degree phase shift occurs.
- the mixer unit 6 comprises a second 90 degree phase shifter 62 for dividing the output signal from the frequency divider 5 into signals S 2 a (cos ⁇ ) and S 2 b (sin ⁇ ). Between the phase (cos ⁇ ) of the signal S 2 a (cos ⁇ ) and that (sin ⁇ ) of the signal S 2 b 1 (sin ⁇ ), 90 degree phase shift occurs.
- the mixer unit 6 also comprises a first mixer 63 for mixing the signal S 1 a (cos ⁇ ) outputted as one side from the first shifter 61 and the signal S 2 a (cos ⁇ ) outputted as one side from the second shifter 62 , and a second mixer 64 for mixing the signal S 1 b (sin ⁇ ) outputted as other side from the first shifter 61 and the signal S 2 b 1 (sin ⁇ ) outputted as other side from the second shifter 62 .
- the mixer unit 6 further comprises an adder 65 for adding the output signals from the first and second mixers 63 and 64 .
- the phase control signal is inputted in the second 90 degree shifter 62 so that the 90 degree shifter 62 can output a signal S 2 b 2 ( ⁇ sin ⁇ ) whose phase ( ⁇ sin ⁇ ) is reversed from the phase (sin ⁇ ) of the signal S 2 b 1 (sin ⁇ ).
- the phase shifter 62 can switchably output the signal S 2 b 1 (sin ⁇ ) or the signal S 2 b 2 ( ⁇ sin ⁇ ) according to the content of the phase control signal.
- phase shifter When integrating the phase shifter in IC (Integrated Circuit), the phase shifter is usually configured as a differential circuit so that only switching positive phase signal and negative phase signal simply permits the phase to be reversed.
- the first mixer 63 mixes the output signal S 1 a (cos ⁇ ) outputted from the first shifter 61 and the signal S 2 a (cos ⁇ ) outputted from the second shifter 62 so as to output a signal S 10 represented as the equation (4).
- the second mixer 64 mixes the output signal S 1 b (sin ⁇ ) outputted from the first shifter 61 and the signal S 2 b 1 (sin ⁇ ) outputted from the second shifter 62 so as to output a signal S 11 represented as the equation (5).
- the second mixer 64 mixes the output signal S 1 b (sin ⁇ ) outputted from the first shifter 61 and the signal S 2 b 2 ( ⁇ sin ⁇ ) outputted from the second shifter 62 so as to output a signal S 12 represented as the equation (7).
- the VCO 1 A has no frequency switching function and no elements required therefor so that it is possible to improve the quality factor Q of the VCO 1 A, permitting the C/N characteristic of the VCO 1 A itself to be improved.
- the oscillating power of the VCO 1 A is prevented from decreasing and the oscillating operation thereof is prevented from stopping.
- the image reject mixer unit is used as the mixer unit 6 so that no variable band filter is required for preventing the image band on an output side of the mixer unit 6 .
- the frequency divider can switch the frequency division ratio into either one of two values, whereas according to the similar consideration, it is possible to switch the frequency division ratio into one of numbers of values. In this case, it is possible to improve the freedom of setting the switching width of the frequency band.
- variable frequency divider 2 may be configured to temporally vary its frequency division ratio, like as a fractional-N system usually known, so as to obtain the same effects. In this case, it is possible to set the frequency steps obtained from the output signal from the VCO 1 A so that each step width is shorter than that of the reference signal (fref), increasing the freedom of setting the frequency division ratio of the frequency divider 5 .
- a frequency synthesizer F 2 according to a second embodiment of the present invention, as shown in FIG. 6, comprises a frequency divider 2 A having a pre-scalar 21 and a frequency division unit 22 whose output terminal is connected with the mixer unit 6 .
- the pre-scalar 21 previously divides the frequency fvco of the output signal from the VCO 1 A by the frequency division ratio of m (m1 or m2) so at to output the output signal whose frequency is represented as fvco/m to the frequency division unit 22 and the mixer unit 6 .
- the frequency division unit 22 divides the frequency fvco/m of the output signal from the pre-scalar 21 by the frequency division ratio which is (1/m) times the frequency division ratio of the frequency divider 2 shown in FIG. 3.
- the configuration of the frequency divider 2 A is the differential point as compared with the frequency synthesizer F 1 shown in FIG. 3, so that elements which are the same as those shown in FIGS. 1 and 3 are assigned to the same characteristic numerals of the elements shown in FIGS. 1 and 3, thereby omitting the detailed description.
- the frequency fvco of the output signal from the VCO 1 A is inputted in the pre-scalar 21 so as to be divided into the frequency fvco/m so that the output signal whose frequency is fvco/m is outputted to the mixer unit 6 , like the first embodiment, and the frequency division unit 22 .
- the frequency fvco/m of the output signal from the pre-scalar 21 is divided by the frequency division unit 22 on the basis of the frequency division ratio which is (1/m) times the frequency division ratio of the frequency divider 2 so that the frequency of the output signal from the frequency divider 2 A (frequency division unit 22 ) is set to the fdiv which is the same as that of the output signal from the frequency divider 2 .
- the mixer unit 6 executes the same operations as the first embodiment, it is possible to obtain the above effects described above without using the frequency divider 5 .
- a mobile radio device such as cellular phone or the like has an oscillating frequency which is the range of hundreds MHz to several GHz so that the power consumption of each frequency divider for dividing the frequency is made large.
- the frequency synthesizer F 2 according to the second embodiment is installed into a mobile radio device, it is possible to decrease a number of frequency dividers for dividing the oscillating frequency of the VCO, making it possible to decrease the power consumption in the mobile radio device.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
In a frequency synthesizer, a voltage controlled oscillator has a terminal and oscillates a signal whose frequency corresponds to a control signal applied to the terminal. A first frequency divider divides the frequency of the signal outputted from the voltage controlled oscillator so as to output a first frequency-divided signal. The first frequency-divided signal has a divided frequency. A comparator compares a phase of the first frequency-divided signal with that of a reference signal so as to output a difference signal representing a difference between the phase of the first frequency-divided signal and that of the reference signal. A loop filter smoothes the difference signal outputted from the comparator so as to output the smoothed signal as the control signal to the terminal of the voltage controlled oscillator. A frequency division unit divides the frequency of the signal outputted from the voltage control oscillator so as to output a second frequency-divided signal. The second frequency-divided signal has a divided frequency. A mixer unit mixes the second frequency-divided signal outputted from the frequency division unit and the signal outputted from the voltage control oscillator so as to output a mixed signal.
Description
- 1. Field of the Invention
- The present invention relates to a frequency synthesizer used to a mobile radio device and a method of generating a frequency-divided signal, which are capable of stably obtaining an excellent C/N characteristic (ratio) over a wide frequency band.
- 2. Description of the Related Art
- In cases of a mobile radio device such as a cellular phone, a frequency synthesizer is used for generating an arbitrary local oscillating frequency from a reference signal. Recently, it is desired to realize a cellular phone itself capable of dealing with a plurality of mobile communication systems, such as GSM (Grobal System for Mobile Communication), IMT (International Mobile Communications) 2000 and the like, whose frequency bands are different from each other. To make the cellular phone deal with the plurality of mobile communication systems, the frequency synthesizer must be operated over a wide frequency range.
- The frequency synthesizer used to these cellular phones, as shown in FIG. 1, comprises a voltage controlled oscillator1 for setting a signal into oscillation, signal whose frequency corresponds to a voltage (Vt) applied to its frequency control voltage terminal, thereby permitting a frequency band of the oscillating signal (output signal) to be changed according to the frequency band control signal. The voltage controlled oscillator 1 is referred to as “VCO”, hereinafter.
- The frequency synthesizer also comprises an
adjustable frequency divider 2 for dividing a frequency of the output signal from the VCO 1, whose frequency is referred to as “fvco” hereinafter, and aphase comparator 3 for comparing a phase of the output signal (frequency-divided signal) from thefrequency divider 2, whose frequency is referred to as “fdiv” hereinafter, with that of a reference signal, whose frequency is referred to as “fref” hereinafter, thereby outputting a signal representing a difference between the phase of the output signal (fdiv) and that of the reference signal (fref). The frequency synthesizer comprises a loop filter 4 for smoothing the signal outputted from thephase comparator 3. - FIG. 2 is a circuit diagram indicating a principle upon which the VCO1 operates. The VCO 1 comprises a capacitor C0, a negative resistor −R and an inductor L, which are connected in parallel with each other.
- The VCO1 also comprises a capacitor C1 and a variable capacitor Cv, which are connected in series with each other. The in-series portion of capacitor C1 and the variable capacitor Cv is connected with the capacitor C0 in parallel. The VCO 1 further comprises a capacitor C2 and a switch SW which are connected in series with each other. The in-series portion of the capacitor C2 and the switch SW is connected with the capacitance C0 in parallel.
- Next, the operations of the circuit diagram in FIG. 2 are explained.
- The in-parallel portion of the negative resistor −R, the capacitance C0 and the inductor L is taken as a parallel circuit with an active element, such as a transistor or the like, and the active element is subjected to source voltage to generate power. The negative resistor −R is different from a usual resistor because the negative resistor −R generates power. An oscillating frequency of the VCO 1, that is, the frequency fcvo of the output signal from the VCO 1 is expressed as the equation (1) in cases where the switch SW is OFF or expressed as the equation (2) in cases where the switch SW is ON:
- fvco| SW=OFF=1/[2π{square root}{square root over ( )}{L(C0+C1·Cv/(C1+Cv))}] (1)
- fvco|SW=ON=1/[2π{square root}{square root over ( )}{L(C0+C2+C1·Cv/(C1+Cv))}] (2)
- This shows that the VCO1 permits the oscillating frequency band to vary with the ON/OFF of the switch SW.
- When the VCO is applied to the frequency synthesizer, shown in FIG. 2, the control voltage is applied to the variable capacitor Cv, causing the capacitance of the variable capacitor Cv to vary, thereby making vary the oscillating frequency fvco.
- In this frequency synthesizer shown in FIG. 1, varying the division frequency ratio of the
variable frequency divider 2 causes the frequency fdiv of the output signal from thefrequency divider 2 to be varied so that thephase comparator 3 outputs a phase difference signal between the output signal (fdiv) and the reference signal (fref). - The outputted phase difference signal is sent through the loop filter4 to the VCO 1, causing the voltage Vt of the frequency control voltage terminal to be varied, thus varying the output signal (fvco).
- That is, the frequency synthesizer is configured as negative feedback loop so that, when finally the phase of the reference signal (fref and that of the output signal (fdiv) coincide with each other, the phase of the output signal (fdiv) is locked to that of the reference signal (fref), whereby the frequency of the output signal (fvco) from the VCO1 keeps to be stable.
- Adjusting the frequency band control signal so as to set it in oscillation in a desired frequency band, and adjusting the dividing ratio of the
variable frequency divider 2 permit the phase of the output signal (fvco) to be locked in the desired frequency band. - In the frequency synthesizer with the above function for switching the frequency band, however, dividing the capacitance in the VCO causes the frequency band to be adjusted so that the control sensitivity of the VCO, which represents a variation width of the oscillating frequency per 1 V of the control voltage, whose unit is [Hz/V], is simultaneously varied, whereby the C/N characteristic of the frequency synthesizer must be varied according to the selected (switched) frequency band.
- Switching only the capacitance of the variable capacitor in VCO is insufficient to switch widely the frequency band so that it is necessary to switch the inductance of the inductor in VCO, making increase the circuit size of the VCO.
- When the frequency band is forced to be switched by only switching the capacitance in the VCO, the balance of the inductance and the capacitance is deteriorated to weak the oscillating power, thereby decreasing the output level of the VCO and, in some cases, causing the oscillating of the VCO to be stopped.
- Adding a switch or the like into the resonant circuit causes the ON resistance and the parasitic capacitance of the added switch to decrease the quality factor Q of the oscillator, thereby deteriorating the C/N of the VCO itself.
- In addition, in cases of using the above frequency synthesizer in a mobile radio device, the frequency band used in the frequency synthesizer makes change the communication quality of the mobile radio device.
- The present invention is directed to overcome the foregoing disadvantages. Accordingly, it is an object of the present invention to provide a frequency synthesizer and a method of generating a frequency-divided signal, which are capable of switching its frequency band without greatly changing the C/N characteristic thereof.
- According to one aspect of the present invention, there is provided a frequency synthesizer comprising: a voltage controlled oscillator having a terminal for oscillating a signal whose frequency corresponds to a control signal applied to the terminal; a first frequency divider for dividing the frequency of the signal outputted from the voltage controlled oscillator so as to output a first frequency-divided signal, said first frequency-divided signal having a divided frequency; a comparator for comparing a phase of the first frequency-divided signal with that of a reference signal so as to output a difference signal representing a difference between the phase of the first frequency-divided signal and that of the reference signal; a loop filter for smoothing the difference signal outputted from the comparator so as to output the smoothed signal as the control signal to the terminal of the voltage controlled oscillator; a frequency division unit for dividing the frequency of the signal outputted from the voltage control oscillator so as to output a second frequency-divided signal, said second frequency-divided signal having a divided frequency; and a mixer unit for mixing the second frequency-divided signal outputted from the frequency division unit and the signal outputted from the voltage control oscillator so as to output a mixed signal.
- According to another aspect of the present invention, there is provided a method of generating a frequency divided signal, comprising the steps of: oscillating by a voltage controlled oscillator a signal whose frequency corresponds to a control signal, said voltage controlled oscillator having a terminal, said control signal being applied to the terminal; dividing by a first frequency divider the frequency of the signal outputted from the voltage controlled oscillator so as to output a divided signal, said divided signal having a divided frequency; comparing by a comparator a phase of the divided signal with that of a reference signal so as to output a difference signal representing a difference between the phase of the divided signal and that of the reference signal; smoothing the difference signal outputted from the comparator so as to supply the smoothed signal as the control signal to the terminal of the voltage controlled oscillator; and mixing by a mixer unit a frequency-divided signal and the signal outputted from the voltage control oscillator so as to output a mixed signal, said frequency-divided signal being obtained by dividing the frequency of the signal outputted from the voltage controlled oscillator.
- According to one and another aspects of the present invention, only controlling the frequency division ratio of the frequency division unit and the operating mode (upconvert mode or downconvert mode) of the mixer unit permits the frequency band to be switched, thereby setting the frequency division ratio and the operating mode in no relation to a PLL (Phase Locked Loop). This causes, even if the frequency band is switched, the characteristic of the loop to be invariable, thereby making the control sensitivity of the voltage controlled oscillator and the C/N characteristic thereof invariable, too. In addition, the oscillating power of the voltage controlled oscillator is prevented from decreasing and the oscillating operation thereof is prevented from stopping.
- Other objects and aspects of the present invention will become apparent from the following description of an embodiment with reference to the accompanying drawings in which:
- FIG. 1 is a block diagram schematically showing a configuration of a conventional frequency synthesizer;
- FIG. 2 is a circuit diagram indicating a principal upon which a VCO shown in FIG. 1;
- FIG. 3 is a block diagram schematically showing a configuration of a frequency synthesizer according to a first embodiment of the present invention;
- FIG. 4 is a circuit diagram indicating a principal upon which a VCO shown in FIG. 3 operates according to the first embodiment of the present invention;
- FIG. 5 is a circuit diagram showing a configuration of a mixer unit shown in FIG. 3 according to the first embodiment of the present invention; and
- FIG. 6 is a block diagram schematically showing a configuration of a frequency synthesizer according to a first embodiment of the present invention.
- Embodiments of the present invention will be described hereinafter with reference to the accompanying drawings.
- Incidentally, elements which are the same as those shown in FIG. 1 are assigned to the same characteristic numerals of the elements shown in FIG. 1, thereby omitting the detailed description.
- (First Embodiment)
- A frequency synthesizer F1 according to a first embodiment of the present invention, as shown in FIG. 3, comprises a VCO 1A, a
frequency divider 2, aphase comparator 3 and a loop filter 4, which are similar to the structure shown in FIG. 1. - In addition, the frequency synthesizer F1 comprises a frequency divider 5 for dividing an output signal from the VCO 1 on the basis of the frequency division ratio previously set according to the control signal, and a
mixer unit 6 for mixing an output signal from thefrequency divider 2 and the output signal from the VCO 1A, which are the differential point as compared with the conventional frequency synthesizer shown in FIG. 1. - Another different point between the frequency synthesizer F1 of the present invention and a conventional frequency synthesizer is that the VCO 1A comprises no frequency switching function.
- That is, FIG. 4 is a circuit diagram indicating a principle upon which the VCO1A operates.
- Different point between the VCO1A of the first embodiment and the VCO 1 shown in FIG. 2 is that the switch SW and the variable capacitor C2 corresponding to the frequency switching function are not provided for the VCO 1A. Remained points of the VCO 1A except for the different point are the same as the VCO 1.
- Therefore, the frequency fcvo of the output signal from the VCO1 is expressed as the equation (3):
- fvco=1/[2π{square root}{square root over ( )}{L(C0+C1×Cv/(C1+Cv)}] (3)
- In this first embodiment, in order to simplify the explanation, the frequency divider5 can switch the frequency division ratio into 1/m1 or 1/m2 so that the frequency divider 5 multiplies the frequency fvco of the output signal by the frequency division ratio, whereby to output the frequency-divided signal whose frequency is taken as fvco/m (m is m1 or m2). The
mixer unit 6 is an image reject mixer unit capable of being switchably served as upconvert mixer and as a downconvert mixer according to the phase control signal. - Next, the operations of the frequency divider shown in FIG. 3 are explained.
- The VCO1A turns into the phase lock state through the process which is described as the operations of the conventional frequency synthesizer shown in the Prior Art.
- When the
mixer unit 6 is used as the upconvert mixer, in a case where the frequency division rate is set to m1 or m2, the frequency of the output signal from themixer unit 6 is represented as fvco+fvco/m1 or fvco+fvco/m2 so that switching the frequency division ratio of the frequency divider 5 permits the frequency band of the output signal from themixer unit 6 to be varied within the range between the fvco/m1 and the fvco/m2. - When the
mixer unit 6 is used as the downconvert mixer, in a case where the frequency division rate is set to m1 or m2, the frequency of the output signal from themixer unit 6 is represented as fvco−fvco/m1 or fvco−fvco/m2 so that switching the frequency division ratio of the frequency divider 5 permits the frequency band of the output signal from themixer unit 6 to be varied within the range between fvco/m2 and fvco/m1 to be varied. - With secured frequency division ratio, that is, secured m1, it is possible to switch the mixer into the upconvert mixer and the downconvert mixer so as to switch the frequency band of the output signal from the
mixer unit 6. At this time, the frequency of the output signal from themixer unit 6 turns into a frequency of (fvco+fvco/m1) or (fvco−fvco/m1), thereby making it possible to vary the frequency band corresponding to two times the frequency of fvco/m1. - It is usually known that dividing a frequency of a signal causes its C/N characteristic to be increased. In the frequency synthesizer F1 of the first embodiment according to the present invention, because of mixing the frequency-divided signal outputted from the
mixer unit 6 and the output signal therefrom, the C/N characteristic of the output signal of themixer unit 6 is determined by the C/N characteristic of the output signal from the VCO 1A so that, even when varying the frequency band, the C/N of the output signal from themixer unit 6 is not greatly changed. - Next, the structure of the
mixer unit 6 is explained in detail in reference to FIG. 5. Themixer unit 6 comprises a first 90degree phase shifter 61 for dividing the output signal fvco from the VCO 1A into signals S1 a (cos α) and S1 b (sin α). Between the phase (cos α) of the signal S1 a (cos α) and that (sin α) of the signal S1 b (sin α), 90 degree phase shift occurs. - The
mixer unit 6 comprises a second 90degree phase shifter 62 for dividing the output signal from the frequency divider 5 into signals S2 a (cos β) and S2 b (sin β). Between the phase (cos β) of the signal S2 a (cos β) and that (sin β) of the signal S2 b 1 (sin β), 90 degree phase shift occurs. - The
mixer unit 6 also comprises afirst mixer 63 for mixing the signal S1 a (cos α) outputted as one side from thefirst shifter 61 and the signal S2 a (cos β) outputted as one side from thesecond shifter 62, and asecond mixer 64 for mixing the signal S1 b (sin α) outputted as other side from thefirst shifter 61 and the signal S2 b 1 (sin β) outputted as other side from thesecond shifter 62. Themixer unit 6 further comprises anadder 65 for adding the output signals from the first andsecond mixers - The phase control signal is inputted in the second 90
degree shifter 62 so that the 90degree shifter 62 can output a signal S2 b 2 (−sin β) whose phase (−sin β) is reversed from the phase (sin α) of the signal S2 b 1 (sin β). - That is, in this embodiment, the
phase shifter 62 can switchably output the signal S2 b 1 (sin β) or the signal S2 b 2 (−sin β) according to the content of the phase control signal. - When integrating the phase shifter in IC (Integrated Circuit), the phase shifter is usually configured as a differential circuit so that only switching positive phase signal and negative phase signal simply permits the phase to be reversed.
- Next, the operations of the
mixer unit 6 is explained by using calculation equations. - The
first mixer 63 mixes the output signal S1 a (cos α) outputted from thefirst shifter 61 and the signal S2 a (cos β) outputted from thesecond shifter 62 so as to output a signal S10 represented as the equation (4). - S10=cos α cos β=½{cos (α+β)+cos (α−β)} (4)
- When the content of the phase control signal inputted in the
phase shifter 62 represents that the signal S2 b 1 (sin β) is selected, thesecond mixer 64 mixes the output signal S1 b (sin α) outputted from thefirst shifter 61 and the signal S2 b 1 (sin β) outputted from thesecond shifter 62 so as to output a signal S11 represented as the equation (5). - S11=sin α sin β=½{cos (α+β)+cos(α−β)} (5)
- The equations (4) and (5) clearly shows that the output signal S12 from the
adder 65, which is the same as the output signal from themixer unit 6, is represented as the equation (6). - S12=cos (α+β) (6)
- This equation (6) clearly shows that the image band of cos (α−β) is rejected so that the
mixer unit 6 operates as the upconvert mixer, thereby outputting the signal whose frequency is fvco+fvco/m. - On the other hand, when the content of the phase control signal inputted in the
phase shifter 62 represents that the signal S2 b 2 (−sin β) is selected, thesecond mixer 64 mixes the output signal S1 b (sin α) outputted from thefirst shifter 61 and the signal S2 b 2 (−sin β) outputted from thesecond shifter 62 so as to output a signal S12 represented as the equation (7). - S12=−sin α sin β=−½{cos (α+β)−cos (α−β)} (7)
- The equations (4) and (7) clearly shows that the output signal S12 from the
adder 65, which is the same as the output signal from themixer unit 6, is represented as the equation (8). - S12=cos (α−β) (8)
- This equation (8) clearly shows that the image band of cos (α+β) is rejected so that the
mixer unit 6 operates as the downconvert mixer, thereby outputting the signal whose frequency is fvco−fvco/m. - As described above, in the frequency synthesizer F1, only controlling the frequency division ratio of the frequency divider 5 and the operating mode (upconvert mode or downconvert mode) of the
mixer unit 6 permits the frequency band to be switched, thereby setting the frequency division ratio and the operating mode in no relation to a PLL (Phase Locked Loop) corresponding to the structure shown in FIG. 3. This causes, even if the frequency band is switched, the characteristic of the loop to be invariable, thereby making the control sensitivity of the VCO 1A and the C/N characteristic thereof invariable, too. - The VCO1A has no frequency switching function and no elements required therefor so that it is possible to improve the quality factor Q of the VCO 1A, permitting the C/N characteristic of the VCO 1A itself to be improved. In addition, the oscillating power of the VCO 1A is prevented from decreasing and the oscillating operation thereof is prevented from stopping.
- Because the frequency of the output signal from the
mixer unit 6 is remarkably varied, the image reject mixer unit is used as themixer unit 6 so that no variable band filter is required for preventing the image band on an output side of themixer unit 6. - It is possible to switchably use the
mixer unit 6 as the upconvert mixer and the downconvert mixer, permitting the frequency band of the frequency synthesizer F1 to be widely adjusted. - Incidentally, in the above description, the frequency divider can switch the frequency division ratio into either one of two values, whereas according to the similar consideration, it is possible to switch the frequency division ratio into one of numbers of values. In this case, it is possible to improve the freedom of setting the switching width of the frequency band.
- In cases where the frequency divider5 has function for switching its frequency division ratio, no switching function between the upconvert and downconvert may be provided for the frequency synthesizer F1, making compact the circuit size thereof.
- The
variable frequency divider 2 may be configured to temporally vary its frequency division ratio, like as a fractional-N system usually known, so as to obtain the same effects. In this case, it is possible to set the frequency steps obtained from the output signal from the VCO 1A so that each step width is shorter than that of the reference signal (fref), increasing the freedom of setting the frequency division ratio of the frequency divider 5. - In addition, installing the frequency synthesizer F1 according to the first embodiment into a mobile radio device permits the communication quality to be stable in no relation to the frequency band to be used.
- (Second embodiment)
- First embodiment)
- A frequency synthesizer F2 according to a second embodiment of the present invention, as shown in FIG. 6, comprises a frequency divider 2A having a pre-scalar 21 and a frequency division unit 22 whose output terminal is connected with the
mixer unit 6. - The pre-scalar21 previously divides the frequency fvco of the output signal from the VCO 1A by the frequency division ratio of m (m1 or m2) so at to output the output signal whose frequency is represented as fvco/m to the frequency division unit 22 and the
mixer unit 6. - The frequency division unit22 divides the frequency fvco/m of the output signal from the pre-scalar 21 by the frequency division ratio which is (1/m) times the frequency division ratio of the
frequency divider 2 shown in FIG. 3. - The configuration of the frequency divider2A is the differential point as compared with the frequency synthesizer F1 shown in FIG. 3, so that elements which are the same as those shown in FIGS. 1 and 3 are assigned to the same characteristic numerals of the elements shown in FIGS. 1 and 3, thereby omitting the detailed description.
- In this structure of the second embodiment, no frequency divider5 is required.
- Operations of the frequency synthesizer F2 are explained.
- In this second embodiment, the frequency fvco of the output signal from the VCO1A is inputted in the pre-scalar 21 so as to be divided into the frequency fvco/m so that the output signal whose frequency is fvco/m is outputted to the
mixer unit 6, like the first embodiment, and the frequency division unit 22. - The frequency fvco/m of the output signal from the pre-scalar21 is divided by the frequency division unit 22 on the basis of the frequency division ratio which is (1/m) times the frequency division ratio of the
frequency divider 2 so that the frequency of the output signal from the frequency divider 2A (frequency division unit 22) is set to the fdiv which is the same as that of the output signal from thefrequency divider 2. - Furthermore, because the
mixer unit 6 executes the same operations as the first embodiment, it is possible to obtain the above effects described above without using the frequency divider 5. - A mobile radio device such as cellular phone or the like has an oscillating frequency which is the range of hundreds MHz to several GHz so that the power consumption of each frequency divider for dividing the frequency is made large. When the frequency synthesizer F2 according to the second embodiment is installed into a mobile radio device, it is possible to decrease a number of frequency dividers for dividing the oscillating frequency of the VCO, making it possible to decrease the power consumption in the mobile radio device.
- While there has been described what is at present considered to be the preferred embodiment and modifications of the present invention, it will be understood that various modifications which are not described yet may be made therein, and it is intended to cover in the appended claims all such modifications as fall within the true spirit and scope of the invention.
Claims (17)
1. A frequency synthesizer comprising:
a voltage controlled oscillator having a terminal for oscillating a signal whose frequency corresponds to a control signal applied to the terminal;
a first frequency divider for dividing the frequency of the signal outputted from the voltage controlled oscillator so as to output a first frequency-divided signal, said first frequency-divided signal having a divided frequency;
a comparator for comparing a phase of the first frequency-divided signal with that of a reference signal so as to output a difference signal representing a difference between the phase of the first frequency-divided signal and that of the reference signal;
a loop filter for smoothing the difference signal outputted from the comparator so as to output the smoothed signal as the control signal to the terminal of the voltage controlled oscillator;
a frequency division unit for dividing the frequency of the signal outputted from the voltage control oscillator so as to output a second frequency-divided signal, said second frequency-divided signal having a divided frequency; and
a mixer unit for mixing the second frequency-divided signal outputted from the frequency division unit and the signal outputted from the voltage control oscillator so as to output a mixed signal.
2. A frequency synthesizer according to claim 1 , wherein said frequency division unit comprises a second frequency divider for dividing the frequency of the signal outputted from the voltage control oscillator.
3. A frequency synthesizer according to claim 2 , wherein said second frequency divider divides the frequency of the signal outputted from the voltage control oscillator on the basis of a frequency division ratio, said second frequency divider switchably setting the frequency division ratio.
4. A frequency synthesizer according to claim 1 , wherein said first frequency divider comprises a pre-scalar for dividing the frequency of the signal outputted from the voltage control oscillator and a third frequency divider connected therewith in series, said third frequency divider being adapted to divide an output signal outputted from the pre-scalar, said pre-scalar being served as the frequency division unit so as to supply the signal outputted from the pre-scalar to the mixer unit.
5. A frequency synthesizer according to claim 1 , wherein said mixer unit comprising:
a first phase shifter adapted to generate first and second signals, said first signal being shifted 90 degree away from the second signal;
a second phase shifter adapted to generate third and fourth signals, said third signal being shifted 90 degree away from the fourth signal;
a first mixer adapted to mix one of the first and second signals outputted from the first phase shifter and one of the third and fourth signals outputted from the second phase shifter;
a second mixer adapted to mix other of the first and second signals outputted from the first phase shifter and other of the third and fourth signals outputted from the second phase shifter; and
an adder adapted to add a mixed signal by the first mixer and a mixed signal by the second mixer.
6. A frequency synthesizer according to claim 1 , wherein said mixer unit is switchably served as an upconvert mixer and a downconvert mixer according to a control signal from an outside.
7. A frequency synthesizer according to claim 1 , wherein said frequency division unit has a frequency division ratio, said frequency division ratio being a secured value.
8. A frequency synthesizer according to claim 1 , wherein said frequency division unit has a frequency division ratio for temporally varying the frequency division ratio so as to set an averaged value from the temporally varied frequency division ratios to a desired frequency division ratio.
9. A method of generating a frequency divided signal, comprising the steps of:
oscillating by a voltage controlled oscillator a signal whose frequency corresponds to a control signal, said voltage controlled oscillator having a terminal, said control signal being applied to the terminal;
dividing by a first frequency divider the frequency of the signal outputted from the voltage controlled oscillator so as to output a divided signal, said divided signal having a divided frequency;
comparing by a comparator a phase of the divided signal with that of a reference signal so as to output a difference signal representing a difference between the phase of the divided signal and that of the reference signal;
smoothing the difference signal outputted from the comparator so as to supply the smoothed signal as the control signal to the terminal of the voltage controlled oscillator; and
mixing by a mixer unit a frequency-divided signal and the signal outputted from the voltage control oscillator so as to output a mixed signal, said frequency-divided signal being obtained by dividing the frequency of the signal outputted from the voltage controlled oscillator
10. A method of generating a frequency divided signal according to claim 9 , further comprising a step of dividing by a second frequency divider the frequency of the signal outputted from the voltage control oscillator so as to supply a signal outputted from the second frequency divider as the frequency-divided signal to the mixer unit.
11. A method of generating a frequency divided signal according to claim 10 , further comprising a step of switching a frequency division ratio of the second frequency divider so as to vary a frequency band of the mixed signal outputted from the mixer unit.
12. A method of generating a frequency divided signal according to claim 9 , wherein said first frequency divider comprises a pre-scalar and a third frequency divider, further comprising the steps of:
dividing by the pre-scalar the frequency of the signal outputted from the voltage control oscillator;
dividing by the third frequency divider a frequency of an output signal outputted from the pre-scalar so as to supply the divided signal to the phase comparator; and
supplying the output signal outputted from the pre-scalar as the frequency-divided signal to the mixer unit.
13. A method of generating a frequency divided signal according to claim 9 , wherein said mixer unit comprises a first shifter, a second shifter, a first mixer, a second mixer and an adder, wherein said mixing step comprising the steps of:
generating by the first phase shifter first and second signals, said first signal being shifted 90 degree away from the second signal;
generating by the second phase shifter third and fourth signals, said third signal being shifted 90 degree away from the fourth signal;
mixing by the first mixer one of the first and second signals outputted from the first phase shifter and one of the third and fourth signals outputted from the second phase shifter;
mixing by the second mixer other of the first and second signals outputted from the first phase shifter and other of the third and fourth signals outputted from the second phase shifter; and
adding by the adder a mixed signal outputted from the first mixer and a mixed signal outputted from the second mixer.
14. A method of generating a frequency divided signal according to claim 9 , further comprising the step of switching the first mixer into an operation mode of an upconvert mixer and that of a downconvert mode so as to vary a frequency band of the mixed signal outputted from the first mixer.
15. A method of generating a frequency divided signal according to claim 14 , wherein said second frequency divider has a frequency division ratio, said frequency division ratio being a secured value.
16. A method of generating a frequency divided signal according to claim 9 , wherein said wherein said first frequency divider has a frequency division ratio for temporally varying the frequency division ratio so as to set an averaged value from the temporally varied frequency division ratios to a desired frequency division ratio.
17. A mobile radio device installing therein the frequency synthesizer according to claim 1.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2001-2901 | 2001-01-10 | ||
JP2001002901A JP2002208858A (en) | 2001-01-10 | 2001-01-10 | Frequency synthesizer and method for generating frequency |
Publications (1)
Publication Number | Publication Date |
---|---|
US20020090917A1 true US20020090917A1 (en) | 2002-07-11 |
Family
ID=18871329
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/028,313 Abandoned US20020090917A1 (en) | 2001-01-10 | 2001-12-28 | Frequency synthesizer and method of generating frequency-divided signal |
Country Status (4)
Country | Link |
---|---|
US (1) | US20020090917A1 (en) |
EP (1) | EP1227592A3 (en) |
JP (1) | JP2002208858A (en) |
CN (1) | CN1368795A (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070211819A1 (en) * | 2005-08-01 | 2007-09-13 | Marvell World Trade Ltd. | All digital implementation of clock spectrum spreading (dither) for low power/die area |
US20100225374A1 (en) * | 2009-03-06 | 2010-09-09 | Infineon Technologies Ag | Low noise mixer |
US20120189086A1 (en) * | 2011-01-20 | 2012-07-26 | Lsi Corporation | Serdes jitter tolerance bist in production loopback testing with enhanced spread spectrum clock generation circuit |
US20130258910A1 (en) * | 2012-03-29 | 2013-10-03 | Fujitsu Limited | Wireless communication device |
US9490969B2 (en) | 2013-04-30 | 2016-11-08 | Fujikura Ltd. | Transmission apparatus, reception apparatus, and transmission and reception system |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4220836B2 (en) * | 2003-05-28 | 2009-02-04 | 三菱電機株式会社 | Multiband oscillator |
US7983922B2 (en) * | 2005-04-15 | 2011-07-19 | Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. | Apparatus and method for generating multi-channel synthesizer control signal and apparatus and method for multi-channel synthesizing |
JP6204218B2 (en) * | 2014-02-17 | 2017-09-27 | パナソニック株式会社 | Signal generation circuit |
CN103969477A (en) * | 2014-05-27 | 2014-08-06 | 深圳市开立科技有限公司 | Signal generator and application method and system thereof |
CN108075771B (en) * | 2017-12-15 | 2021-08-13 | 南京熊猫电子股份有限公司 | High-performance staggered frequency synthesizer and frequency calculation method thereof |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5856761A (en) * | 1996-05-29 | 1999-01-05 | Nec Corporation | PLL frequency synthesizer using plural phase comparators and frequency dividers |
US6005443A (en) * | 1998-03-19 | 1999-12-21 | Conexant Systems, Inc. | Phase locked loop frequency synthesizer for multi-band application |
US6006078A (en) * | 1995-09-21 | 1999-12-21 | Pioneer Electronic Corporation | Receiver with improved lock-up time and high tuning stability |
US6087865A (en) * | 1994-12-22 | 2000-07-11 | Anritsu Company | Programmable frequency divider |
US6181181B1 (en) * | 1998-06-26 | 2001-01-30 | Fujitsu Limited | Phase shifter for a quadrature modulator and an image suppression mixer |
US6229399B1 (en) * | 1997-04-25 | 2001-05-08 | Matsushita Electric Industrial Co., Ltd. | Multiple frequency band synthesizer using a single voltage control oscillator |
US6321074B1 (en) * | 1999-02-18 | 2001-11-20 | Itron, Inc. | Apparatus and method for reducing oscillator frequency pulling during AM modulation |
US6516186B1 (en) * | 1998-10-02 | 2003-02-04 | Nippon Telegraph And Telephone Corporation | Image-rejection receiver |
US6526265B1 (en) * | 1999-09-14 | 2003-02-25 | Skyworks Solutions, Inc. | Wireless transmitter having a modified translation loop architecture |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5179359A (en) * | 1992-03-16 | 1993-01-12 | Hughes Aircraft Company | Digitally controlled frequency generator including a crystal oscillator |
DE19928998B4 (en) * | 1999-06-24 | 2005-07-14 | Siemens Ag | Electronic circuit arrangement for generating a transmission frequency |
-
2001
- 2001-01-10 JP JP2001002901A patent/JP2002208858A/en active Pending
- 2001-12-28 US US10/028,313 patent/US20020090917A1/en not_active Abandoned
-
2002
- 2002-01-04 EP EP02250049A patent/EP1227592A3/en not_active Withdrawn
- 2002-01-10 CN CN02101822A patent/CN1368795A/en active Pending
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6087865A (en) * | 1994-12-22 | 2000-07-11 | Anritsu Company | Programmable frequency divider |
US6006078A (en) * | 1995-09-21 | 1999-12-21 | Pioneer Electronic Corporation | Receiver with improved lock-up time and high tuning stability |
US5856761A (en) * | 1996-05-29 | 1999-01-05 | Nec Corporation | PLL frequency synthesizer using plural phase comparators and frequency dividers |
US6229399B1 (en) * | 1997-04-25 | 2001-05-08 | Matsushita Electric Industrial Co., Ltd. | Multiple frequency band synthesizer using a single voltage control oscillator |
US6005443A (en) * | 1998-03-19 | 1999-12-21 | Conexant Systems, Inc. | Phase locked loop frequency synthesizer for multi-band application |
US6181181B1 (en) * | 1998-06-26 | 2001-01-30 | Fujitsu Limited | Phase shifter for a quadrature modulator and an image suppression mixer |
US6516186B1 (en) * | 1998-10-02 | 2003-02-04 | Nippon Telegraph And Telephone Corporation | Image-rejection receiver |
US6321074B1 (en) * | 1999-02-18 | 2001-11-20 | Itron, Inc. | Apparatus and method for reducing oscillator frequency pulling during AM modulation |
US6526265B1 (en) * | 1999-09-14 | 2003-02-25 | Skyworks Solutions, Inc. | Wireless transmitter having a modified translation loop architecture |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070211819A1 (en) * | 2005-08-01 | 2007-09-13 | Marvell World Trade Ltd. | All digital implementation of clock spectrum spreading (dither) for low power/die area |
US8090010B2 (en) * | 2005-08-01 | 2012-01-03 | Marvell World Trade Ltd. | All digital implementation of clock spectrum spreading (dither) for low power/die area |
US8731021B2 (en) | 2005-08-01 | 2014-05-20 | Marvell World Trade Ltd. | All digital implementation of clock spectrum spreading (dither) for low power/die area |
US20100225374A1 (en) * | 2009-03-06 | 2010-09-09 | Infineon Technologies Ag | Low noise mixer |
US20110234292A1 (en) * | 2009-03-06 | 2011-09-29 | Hans Peter Forstner | Low noise mixer |
US20120189086A1 (en) * | 2011-01-20 | 2012-07-26 | Lsi Corporation | Serdes jitter tolerance bist in production loopback testing with enhanced spread spectrum clock generation circuit |
US8958515B2 (en) * | 2011-01-20 | 2015-02-17 | Lsi Corporation | SerDes jitter tolerance BIST in production loopback testing with enhanced spread spectrum clock generation circuit |
US20130258910A1 (en) * | 2012-03-29 | 2013-10-03 | Fujitsu Limited | Wireless communication device |
EP2645581A3 (en) * | 2012-03-29 | 2014-09-03 | Fujitsu Limited | Wireless communication device |
KR101468281B1 (en) * | 2012-03-29 | 2014-12-03 | 후지쯔 가부시끼가이샤 | Wireless communication device |
US8982740B2 (en) * | 2012-03-29 | 2015-03-17 | Fujitsu Limited | Wireless communication device for calculating level correction value for transmission signal |
US9490969B2 (en) | 2013-04-30 | 2016-11-08 | Fujikura Ltd. | Transmission apparatus, reception apparatus, and transmission and reception system |
Also Published As
Publication number | Publication date |
---|---|
CN1368795A (en) | 2002-09-11 |
EP1227592A2 (en) | 2002-07-31 |
EP1227592A3 (en) | 2004-01-21 |
JP2002208858A (en) | 2002-07-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5259007A (en) | Phase locked loop frequency synthesizer | |
EP0500516B1 (en) | Broad band frequency synthesizer for quick frequency retuning | |
EP1444784A2 (en) | A communication semiconductor integrated circuit device and a wireless communication system | |
KR20030084739A (en) | Communication semiconductor integrated circuit device and wireless communication system | |
US7190236B2 (en) | Apparatus and method of oscillating wideband frequency | |
JP2002540669A (en) | Frequency synthesizer | |
US20020090917A1 (en) | Frequency synthesizer and method of generating frequency-divided signal | |
KR100293770B1 (en) | Selective call radio receiver using direct conversion method | |
US6157821A (en) | Voltage step up for a low voltage frequency synthesizer architecture | |
KR19980087241A (en) | Lock-up Fastening Circuit of Frequency Synthesizer Using Phase-locked Loop | |
US20010002804A1 (en) | Control circuit for programmable frequency synthesizer | |
WO2001024375A1 (en) | Phase locked loop frequency generating circuit and a receiver using the circuit | |
US20070103247A1 (en) | Pll transient response control system and communication system | |
JP2001016103A (en) | Pll synthesizer | |
JPH07202638A (en) | Voltage controlled oscillator | |
US20080079500A1 (en) | Method And System For A Local Oscillator (LO) Generator Architecture For Multi-Band Wireless Systems | |
US20040198418A1 (en) | Digital signal transceiver | |
JP3556917B2 (en) | Frequency synthesizer | |
JPH10285027A (en) | Pll oscillation circuit | |
KR100281111B1 (en) | Singal generator | |
JP2008514163A (en) | Apparatus and method for oscillating broadband frequency | |
JP3248453B2 (en) | Oscillator | |
JPH11274951A (en) | Low power radio system | |
JPH10224217A (en) | Frequency synthesizer | |
JPH055207B2 (en) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HIRANO, SHUNSUKE;YASUNAGA, TAKESHI;MIYAHARA, YASUNORI;REEL/FRAME:012422/0972 Effective date: 20011225 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |