US20020079952A1 - Self initialization for charge pumps - Google Patents
Self initialization for charge pumps Download PDFInfo
- Publication number
- US20020079952A1 US20020079952A1 US10/051,696 US5169602A US2002079952A1 US 20020079952 A1 US20020079952 A1 US 20020079952A1 US 5169602 A US5169602 A US 5169602A US 2002079952 A1 US2002079952 A1 US 2002079952A1
- Authority
- US
- United States
- Prior art keywords
- pump
- switch
- voltage
- initialization
- charge pump
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/06—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider
- H02M3/07—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
- H02M3/073—Charge pumps of the Schenkel-type
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/36—Means for starting or stopping converters
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/06—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider
- H02M3/07—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
- H02M3/073—Charge pumps of the Schenkel-type
- H02M3/075—Charge pumps of the Schenkel-type including a plurality of stages and two sets of clock signals, one set for the odd and one set for the even numbered stages
Definitions
- the present invention relates generally to the field of computers and computer systems. More particularly, the present invention relates to a self initialization for charge pumps.
- Nonvolatile memories are advantageous because it allows the computing system to retain its data and code even when power is removed from the computing system. Thus if the system is turned off or if there is a power failure, there is no loss of code or data.
- Flash memory can be programmed by the user, and once programmed, the flash memory retains its data until the memory is erased. Electrical erasure of the flash memory erases the contents of the memory of the device in one relatively rapid operation. The flash memory may then be programmed with new code or data.
- Flash memories have been used in portable computers and similar circuitry as both read only memory and as long term storage which may be both read and written.
- the tendency has been to reduce the power requirements of such portable computers to make systems lighter and to increase the length of use between recharging.
- Flash memories must be able to operate in systems where a VCC supply voltage of 5V, 3V, or an even smaller voltage is available to circuit components.
- performing program and erase operations in flash memory components requires that greater voltage than that supplied to the component be applied to the flash memory cells. For example, a program operation may require that approximately 10.5V be applied to a memory cell.
- a charge pump circuit is required in the flash memory component.
- a positive charge pump can take a supplied VCC voltage and create a voltage sufficient for program operations. The charge pump must also be able to deliver sufficient current at the required voltage levels.
- the voltage levels within a charge pump is reduced to a ground potential when the pump is placed into a low power state such as shutdown, power off, standby, etc.
- a low power state such as shutdown, power off, standby, etc.
- the various capacitors used to store charge are discharged.
- the charge pump goes back into a high power state such as active mode, all the internal pump nodes and capacitors need to be precharged back to their equilibrium levels before the pump circuit can produce a steady current at the requisite output voltage level.
- Valuable time and power can be expended and wasted in discharging and then precharging these internal nodes and capacitors if a charge pump is constantly being transitioned between a low power state and a high power state.
- FIG. 1 is a computer system utilizing one embodiment of self initialization for charge pumps
- FIG. 2 is one embodiment of a flash memory circuit using self initialization for charge pumps
- FIG. 3 is a circuit diagram of one embodiment of a two stage positive charge pump with voltage initialization
- FIG. 4 is a circuit diagram of one embodiment of a two stage positive charge pump with VCC initialization.
- FIG. 5 is a flow diagram of one embodiment illustrating the method of self initialization of a charge pump to VCC.
- a method and apparatus for a self initialization for charge pumps is disclosed.
- the embodiments described herein are described in the context of a memory, but are not so limited. Although the following embodiments are described with reference to flash memory, other embodiments are applicable to other integrated circuits or logic devices. The same techniques and teachings of the present invention can easily be applied to other types of circuits or semiconductor devices that use charge pumps.
- Embodiments of the present invention can assist in improving charge pump warm up times by initializing internal pump nodes.
- a charge pump By initializing the internal pump nodes, a charge pump can be more ready to operate and produce a steady current when coming out of a lower power mode such as standby or shutdown. Without initialization, the internal pump nodes and capacitors would have to be charged up from a ground potential every time the pump was activated after a low power mode.
- the charge available at the output of the charge pump during exit of an active mode is used to initialize and precharge the internal pump nodes to an equilibrium level.
- the use of this self initialization scheme can enable the design of flash products that have faster programming speed.
- the improved pump slew rates of VCC initialized pump nodes can allow for smaller pump array sizes, which leads to die area savings. Program power consumption may also be reduced in a charge pump including an embodiment of this self initialization scheme.
- System 100 includes a component, such as a processor, employing self initialization for charge pumps in accordance with the present invention, such as in the embodiment described herein.
- System 100 is representative of processing systems based on the PENTIUM® Pro, PENTIUM® II, PENTIUM® III, Itanium® microprocessors available from Intel Corporation of Santa Clara, Calif., although other systems (including PCs having other microprocessors, engineering workstations, set-top boxes and the like) may also be used.
- sample system 100 may be executing a version of the WINDOWSTM operating system available from Microsoft Corporation of Redmond, Wash., although other operating systems and graphical user interfaces, for example, may also be used.
- WINDOWSTM operating system available from Microsoft Corporation of Redmond, Wash.
- other operating systems and graphical user interfaces for example, may also be used.
- the present invention is not limited to any specific combination of hardware circuitry and software.
- the present enhancement is not limited to computer systems.
- Alternative embodiments of the present invention can be used in other devices such as, for example, handheld devices and embedded applications.
- Some examples of handheld devices include cellular phones, Internet Protocol devices, digital cameras, personal digital assistants (PDAs), and handheld PCs.
- Embedded applications can include a microcontroller, a digital signal processor (DSP), system on a chip, network computers (NetPC), set-top boxes, network hubs, wide area network (WAN) switches, or any other system which uses a latch type mechanism for other embodiments.
- DSP digital signal processor
- NetPC network computers
- Set-top boxes network hubs
- WAN wide area network
- FIG. 1 is a block diagram of one embodiment of a system 100 .
- System 100 is an example of a hub architecture.
- the computer system 100 includes a processor 102 that processes data signals.
- the processor 102 may be a complex instruction set computer (CISC) microprocessor, a reduced instruction set computing (RISC) microprocessor, a very long instruction word (VLIW) microprocessor, a processor implementing a combination of instruction sets, or other processor device, such as a digital signal processor, for example.
- FIG. 1 shows an example of an embodiment of the present invention implemented in a single processor system 100 . However, it is understood that other embodiments may alternatively be implemented as systems having multiple processors.
- Processor 102 is coupled to a processor bus 110 that transmits data signals between processor 102 and other components in the system 100 .
- the elements of system 100 perform their conventional functions well known in the art.
- System 100 includes a memory 120 .
- Memory 120 may be a dynamic random access memory (DRAM) device, a static random access memory (SRAM) device, flash memory device, or other memory device.
- Memory 120 may store instructions and/or data represented by data signals that may be executed by processor 102 .
- a cache memory 104 can reside inside processor 102 that stores data signals stored in memory 120 . Alternatively, in another embodiment, the cache memory may reside external to the processor.
- a system logic chip 116 is coupled to the processor bus 110 and memory 120 .
- the system logic chip 116 in the illustrated embodiment is a memory controller hub (MCH).
- the processor 102 communicates to the MCH 116 via a processor bus 110 .
- the MCH 116 provides a high bandwidth memory path 118 to memory 120 for instruction and data storage and for storage of graphics commands, data and textures.
- the MCH 116 directs data signals between processor 102 , memory 120 , and other components in the system 100 and bridges the data signals between processor bus 110 , memory 120 , and system I/O 122 .
- the system logic chip 116 provides a graphics port for coupling to a graphics controller 112 .
- the MCH 116 is coupled to memory 120 through a memory interface 118 .
- the graphics card 112 is coupled to the MCH 116 through an Accelerated Graphics Port (AGP) interconnect 114 .
- AGP Accelerated Graphics Port
- System 100 uses a proprietary hub interface bus 122 to couple the MCH 116 to the I/O controller hub (ICH) 130 .
- the ICH 130 provides direct connections to some I/O devices. Some examples are the audio controller, firmware hub (BIOS) 128 , data storage 124 , legacy I/O controller containing user input and keyboard interfaces, a serial expansion port such as Universal Serial Bus (USB), and a network controller 134 .
- the data storage device 124 can comprise a hard disk drive, a floppy disk drive, a CD-ROM device, a flash memory device, or other mass storage device.
- a charge pump self initialization mechanism 106 resides in flash memory BIOS 128 .
- Alternate embodiments of a self initialization mechanism 126 can also be used in microcontrollers, embedded processors, graphics devices, DSPs, and other types of logic circuits.
- a charge pump self initialization mechanism can be used with a system on a chip.
- a system on a chip comprises of a processor and a memory.
- the memory for one such system is a flash memory.
- the flash memory can be located on the same die as the processor and other system components. Additionally, other logic blocks such as a memory controller or graphics controller can also be located on a system on a chip.
- the charge pumps can self initialize and lower power consumption.
- the flash memory can be enabled to program and erase flash memory cells without requiring a high voltage pin on the system on a chip pin-out. The needed high voltage potentials can be generated on the same die.
- FIG. 2 is a flash memory circuit 200 using a gate enhancement charge pump of one embodiment.
- Reference generator 220 provides a reference voltage 225 to the positive pump 240 .
- the positive charge pump 240 and negative charge pump 230 include a self initialization mechanism.
- the positive pump 240 provides a regulated voltage of approximately five volts over decoder supply line 245 to the X-decoders 250 of the memory array 260 .
- the negative pump provides a voltage of approximately negative five volts over decoder supply line 235 to the X-decoders of memory array 260 .
- a first oscillator 210 provides a clock signal 212 that periodically pulses or enables the negative pump 230 during standby mode.
- a second oscillator 213 provides clock signals 214 , 216 that periodically pulse or enable the positive pump 240 and the reference generator 220 , respectively, when they are in a standby mode.
- the clock signals 212 , 214 , 216 may each have a different frequency.
- FIG. 3 is a circuit diagram of one embodiment of a two stage positive charge pump 300 with voltage initialization.
- a pump cell (stage) in this example is defined as including N 1 316 , N 2 318 , C 1 312 , and C 2 314 .
- Charge pump 300 of this embodiment comprises a first pump stage 310 and a second pump stage 330 .
- the embodiment of FIG. 3 includes N type field effect transistor devices N 2 318 and N 6 338 coupled in series between a supply source VCC 350 and a pump output terminal VOUT 354 .
- Each stage of the pump 300 includes an N type device N 1 316 and N 5 336 to control the voltage potential at the gate terminal of the coupling transistor N 2 318 and N 6 338 of that respective stage.
- the source terminal of N 1 316 is coupled to the drain terminal of N 2 318 and the drain terminal of N 1 316 is coupled to the gate terminal of N 2 318 .
- the gate terminal of N 1 316 is coupled to the source terminal of N 2 318 at the pump output of stage 1 310 .
- the source terminal of N 5 336 is coupled to the drain terminal of N 6 338 and the drain terminal of N 5 336 is coupled to the gate terminal of N 6 338 .
- the gate terminal of N 5 336 is coupled to the source terminal of N 6 338 at the pump output of stage 2 330 .
- the boot nodes of each stage 410 , 430 are at the gate terminals of switching devices N 2 418 , N 6 438 , respectively. Pump nodes exist at the source terminals of N 2 418 and N 6 4
- Each stage also includes a pump capacitor C 1 312 , C 3 332 , and a boot capacitor C 2 314 , C 4 334 .
- Clock signals 1 and 3 are supplied from Clock 1 324 and Clock 3 344 , respectively, via capacitors C 1 312 and C 3 332 at a first terminal.
- the second terminal of C 1 312 is coupled to the gate terminal of coupling device N 2 318 .
- the second terminal of C 3 332 is coupled to the gate terminal of coupling device N 6 338 .
- Clock signals 2 and 4 are supplied to the circuit 300 from Clock 2 326 and Clock 4 346 , respectively, via capacitors C 2 314 and C 4 334 at a first terminal.
- the second terminal of C 2 314 is coupled to the gate terminal of N 1 316 and the source terminal of N 2 318 .
- the second terminal of C 4 334 is coupled to the gate terminal of N 5 336 and the source terminal of N 6 338 .
- the self initialization mechanism 360 for the charge pump 300 of this embodiment includes logic 352 and N type transistor devices N 3 320 , N 4 , 322 , N 7 340 , and N 8 342 .
- Logic 352 is coupled to the gate terminals of N 3 320 , N 4 322 , N 7 340 , and N 8 342 , and controls their operation.
- Transistors N 3 330 and N 4 322 are used for initializing the first stage 310 .
- Transistors N 7 340 and N 8 342 are used for initializing the second stage 310 .
- the drain terminal of initialization devices N 3 320 and N 7 340 are coupled to the gate terminal of coupling transistor N 2 318 and N 6 338 of the first pump stage 310 and the second pump stage 330 respectively.
- the drain terminal of initialization devices N 4 322 and N 8 342 are coupled respectively to the output of the first stage 310 and the output of the second stage 330 .
- the source terminals of transistors N 3 320 , N 4 322 , N 7 340 , and N 8 342 are coupled to ground.
- logic block 352 provides a VCC potential to enable the grounding devices N 3 320 , N 4 322 , N 7 340 , and N 8 342 during initialization.
- N 3 320 , N 4 322 , N 7 340 , and N 8 342 can be enabled to ground the internal nodes of the pump cells 310 , 330 .
- the charge pump 300 is turned on, the internal nodes are powered up from the ground potential.
- Embodiments of the present self initialization scheme can also take advantage of the charge pump's own output voltage by charge sharing with its powerdown switches to initialize the pump's internal nodes when the pump shuts off. While this initialization scheme involves switching different voltages, the implementation of different embodiments can be straight forward through the use of logic and delay circuitry.
- FIG. 4 is a circuit diagram of one embodiment of a two stage positive charge pump 400 with VCC initialization.
- Charge pump 400 of this embodiment includes a first pump stage 410 and a second pump stage 430 .
- the embodiment of FIG. 4 includes N type field effect transistor devices N 2 418 and N 6 438 coupled in series between a supply source VCC 450 and a pump output terminal VOUT 454 .
- the charge pump 400 of this embodiment has a large capacitor C 5 456 of approximately 100 pico Farads (pF) coupled to VOUT 354 .
- C 5 456 stores some of the charge generated by the pump 400 .
- Each stage of the pump 400 includes an N type device N 1 416 and N 5 436 to control the voltage potential at the gate terminal of the coupling transistor N 2 418 and N 6 438 of that respective stage.
- the source terminal of N 1 416 is coupled to the drain terminal of N 2 418 and the drain terminal of N 1 416 is coupled to the gate terminal of N 2 418 .
- the gate terminal of N 1 416 is coupled to the source terminal of N 2 418 at the pump output of stage 1 410 .
- the source terminal of N 5 436 is coupled to the drain terminal of N 6 438 and the drain terminal of N 5 436 is coupled to the gate terminal of N 6 438 .
- the gate terminal of N 5 436 is coupled to the source terminal of N 6 438 at the pump output of stage 2 430 .
- Each stage also includes a pump capacitor C 1 412 , C 3 432 , and a boot capacitor C 2 414 , C 4 434 .
- Clock signals 1 and 3 are supplied from Clock 1 424 and Clock 3 444 , respectively, via capacitors C 1 412 and C 3 432 at a first terminal.
- the second terminal of C 1 412 is coupled to the gate terminal of coupling device N 2 418 .
- the second terminal of C 3 432 is coupled to the gate terminal of coupling device N 6 438 .
- Clock signals 2 and 4 are supplied to the circuit 400 from Clock 2 426 and Clock 4 446 , respectively, via capacitors C 2 414 and C 4 434 at a first terminal.
- the second terminal of C 2 414 is coupled to the gate terminal of N 1 416 and the source terminal of N 2 418 .
- the second terminal of C 4 434 is coupled to the gate terminal of N 5 436 and the source terminal of N 6 438 .
- the self initialization mechanism for the charge pump 400 of this embodiment includes logic 452 , switching mechanism 458 , and initialization mechanism 464 .
- Switching mechanism 458 includes switches S 1 460 and S 2 462 .
- the initialization mechanism includes N type transistor devices N 3 420 , N 4 , 422 , N 7 440 , and N 8 442 .
- Logic 452 is coupled to the switching mechanism 458 and controls operation of S 1 460 and S 2 462 .
- the POWERDOWN signal 459 is supplied through the back to back switches S 1 460 and S 2 462 to be connected to VCC or the output voltage of the algorithm pump 400 .
- Switch S 1 460 can be activated to electrically connect a VCC supply potential 450 to the POWERDOWN node 459 .
- switch S 2 462 can be activated to electrically connect the charge pump output VOUT 454 to the POWERDOWN node 459 .
- S 1 460 and S 2 462 are mutually exclusive in that S 1 460 is open while S 2 462 is open and S 2 462 is closed while S 1 460 is open.
- POWERDOWN 459 is coupled to gate terminals of N 3 420 , N 4 422 , N 7 440 , and N 8 442 , and controls their operation.
- Transistors N 3 430 and N 4 422 are used to initialize the first stage 410 .
- Transistors N 7 440 and N 8 442 are used to initialize the second stage 410 .
- the drain terminal of initialization devices N 3 420 and N 7 440 are coupled to the gate terminal of coupling transistor N 2 418 and N 6 438 of the first pump stage 410 and the second pump stage 430 respectively.
- the drain terminal of initialization devices N 4 422 and N 8 442 are coupled respectively to the output of the first stage 410 and the output of the second stage 430 .
- One feature of this present embodiment is to have all of the internal pump nodes initialized to a VCC potential instead of ground as in the embodiment of FIG. 3.
- the source terminals of transistors N 3 420 , N 4 422 , N 7 440 , and N 8 442 are coupled to a VCC supply potential 450 .
- the initialization devices N 3 420 , N 4 422 , N 7 440 , and N 8 442 are activated to initialize the internal pump nodes to a VCC potential. While the charge pump 400 of one embodiment of is being initialized, snapback is eliminated on the initialization devices N 7 440 and N 8 442 of the last pump stage 430 and the output switch.
- the logic block 452 controls which back to back switch to turn on at different phases of the pump operation. Three phases are considered in the present embodiment.
- Phase 1 The charge pump 400 is on and POWERDOWN 459 is connected to VCC 450 via switch S 1 460 .
- the VCC potential on POWERDOWN 459 prevents N 3 420 , N 4 422 , N 7 440 , and N 8 442 from turning on since the source terminal these devices are also at a VCC potential.
- Phase 2 The charge pump 400 is shut down, but before the pump output VOUT 454 is discharged to a VCC level, the charge that is stored in capacitor C 5 456 is sent through switch S 2 462 to supply the gate terminals of N 3 420 , N 4 422 , N 7 440 , and N 8 442 to quickly discharge all the internal pump nodes down to a VCC level.
- Phase 3 After the gate terminals of N 3 420 , N 4 422 , N 7 440 , and N 8 442 are charged shared with the pump output voltage 454 , the gate terminals are then discharged via S 1 460 as soon as the internal pump nodes have been discharged. The pump output 454 is then discharged down to a VCC level to complete the pump shut off.
- Embodiments of the present initialization scheme do not depend on external voltage sources.
- a charge pump including an embodiment of the present invention can takes advantage of its own output voltage to perform self initialization. Power consumption can also be reduced by incorporating an embodiment of the present invention into a charge pump since the pump is powered up from a VCC potential rather from a ground potential.
- Alternative embodiments of the self initialization mechanism can also be used with a negative charge pump.
- the internal nodes instead of initializing the internal pump nodes to a VCC potential, the internal nodes may be initialized to a ground potential in one embodiment.
- the stored negative charge at the output of the negative pump can be used to feed the gate of the initialization devices through a switch. These devices in turn initialize the internal pump nodes.
- FIG. 5 is a flow diagram illustrating the method of self initialization of a charge pump to VCC for one embodiment.
- This example generally describes the operation of initializing internal pump nodes.
- a pumped voltage is generated.
- the pumped voltage of this embodiment is the voltage available at the charge pump output. This pumped voltage is greater than the supply voltage.
- the pump output is coupled to a first switch at step 504 .
- This first switch can electrically connect the pumped voltage to other circuitry when necessary.
- this first switch is part of a set of back to back switches.
- the second switch is coupled to a supply voltage such as VCC. The other end of the switches are coupled together to provide a control signal to an initialization mechanism.
- the power state of the pump is determined at step 506 . This determination can be performed by the associated logic circuit coupled to the switches. Power states in this context is defined as operating state. For instance, such states can include pump on, pump off, and pump stand-by.
- the logic can enable one of the switches to pass the voltage coupled to that switch. If the logic determines that the pump is at a power state in which the internal pump nodes should be initialized, the first switch is activated at step 508 to couple the pumped voltage to an initialization mechanism.
- the initialization mechanism of this embodiment includes a plurality of transistor devices that can coupled an initialization voltage to internal nodes of the charge pump.
- the control signal coupled to the gate terminal of these transistor devices can turn the devices on or off depending on the voltage potential of the control signal.
- the initialization voltage of one embodiment is a VCC supply voltage.
- the internal pump nodes are initialized to a VCC level. If an internal node being initialized is greater than the initialization voltage, then that node is lowered to the initialization voltage. If the internal node is less than the initialization voltage, then that node can be raised to the initialization voltage.
- the logic deactivates the first switch at step 512 to stop the initialization of the internal pump nodes.
- the logic can also then enable the second switch to couple the control signal to the supply voltage, thus discharging the control signal to the supply voltage potential.
- the first switch is not enabled.
- the logic can enable the second switch instead to provide a supply voltage to the control signal, which in turn would go to the gate terminals of the transistor devices in the initialization mechanism. For one embodiment, this supply voltage does not turn on the transistor devices and the internal pump nodes are not being initialized to VCC.
- the cycle from step 502 to step 512 can be executed during a pump shutdown procedure to initialize the internal pump nodes.
- the cycle can also be executed when placing the charge pump into standby mode.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Read Only Memory (AREA)
Abstract
A method and apparatus for self initialization for charge pumps. The method of one embodiment comprises generating a pumped voltage at an output of the circuit. The pumped voltage is sent to a first switch. A determination is made as to whether the circuit is in a first power state. The first switch is activated to couple the pumped voltage to an initialization mechanism if the circuit is in said first power state. An internal pump node in the circuit is initialized to a first voltage potential. The first switch is deactivated to decouple the pumped voltage from the initialization mechanism after the internal pump node is charged to desired level.
Description
- The present invention relates generally to the field of computers and computer systems. More particularly, the present invention relates to a self initialization for charge pumps.
- Many of today's computing applications such as cellular phones, digital cameras, and personal computers, use nonvolatile memories to store data or code. Nonvolatility is advantageous because it allows the computing system to retain its data and code even when power is removed from the computing system. Thus if the system is turned off or if there is a power failure, there is no loss of code or data.
- One example of a nonvolatile memory device is the flash Electrically Erasable Programmable Read-only Memory (flash EEPROM or flash memory). Flash memory can be programmed by the user, and once programmed, the flash memory retains its data until the memory is erased. Electrical erasure of the flash memory erases the contents of the memory of the device in one relatively rapid operation. The flash memory may then be programmed with new code or data.
- Flash memories have been used in portable computers and similar circuitry as both read only memory and as long term storage which may be both read and written. However, the tendency has been to reduce the power requirements of such portable computers to make systems lighter and to increase the length of use between recharging. This has required that the voltage potentials available to program the flash memory arrays be reduced. Flash memories must be able to operate in systems where a VCC supply voltage of 5V, 3V, or an even smaller voltage is available to circuit components. However, performing program and erase operations in flash memory components requires that greater voltage than that supplied to the component be applied to the flash memory cells. For example, a program operation may require that approximately 10.5V be applied to a memory cell. In order to achieve this voltage, a charge pump circuit is required in the flash memory component. A positive charge pump can take a supplied VCC voltage and create a voltage sufficient for program operations. The charge pump must also be able to deliver sufficient current at the required voltage levels.
- Typically, the voltage levels within a charge pump is reduced to a ground potential when the pump is placed into a low power state such as shutdown, power off, standby, etc. Furthermore, the various capacitors used to store charge are discharged. When the charge pump goes back into a high power state such as active mode, all the internal pump nodes and capacitors need to be precharged back to their equilibrium levels before the pump circuit can produce a steady current at the requisite output voltage level. Valuable time and power can be expended and wasted in discharging and then precharging these internal nodes and capacitors if a charge pump is constantly being transitioned between a low power state and a high power state.
- The present invention is illustrated by way of example and not limitations in the figures of the accompanying drawings, in which like references indicate similar elements, and in which:
- FIG. 1 is a computer system utilizing one embodiment of self initialization for charge pumps;
- FIG. 2 is one embodiment of a flash memory circuit using self initialization for charge pumps;
- FIG. 3 is a circuit diagram of one embodiment of a two stage positive charge pump with voltage initialization;
- FIG. 4 is a circuit diagram of one embodiment of a two stage positive charge pump with VCC initialization; and
- FIG. 5 is a flow diagram of one embodiment illustrating the method of self initialization of a charge pump to VCC.
- A method and apparatus for a self initialization for charge pumps is disclosed. The embodiments described herein are described in the context of a memory, but are not so limited. Although the following embodiments are described with reference to flash memory, other embodiments are applicable to other integrated circuits or logic devices. The same techniques and teachings of the present invention can easily be applied to other types of circuits or semiconductor devices that use charge pumps.
- In the following description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the present invention. One of ordinary skill in the art, however, will appreciate that these specific details are not necessary in order to practice the present invention. In other instances, well known electrical structures and circuits have not been set forth in particular detail in order to not necessarily obscure the present invention.
- Embodiments of the present invention can assist in improving charge pump warm up times by initializing internal pump nodes. By initializing the internal pump nodes, a charge pump can be more ready to operate and produce a steady current when coming out of a lower power mode such as standby or shutdown. Without initialization, the internal pump nodes and capacitors would have to be charged up from a ground potential every time the pump was activated after a low power mode. The charge available at the output of the charge pump during exit of an active mode is used to initialize and precharge the internal pump nodes to an equilibrium level. The use of this self initialization scheme can enable the design of flash products that have faster programming speed. Furthermore, the improved pump slew rates of VCC initialized pump nodes can allow for smaller pump array sizes, which leads to die area savings. Program power consumption may also be reduced in a charge pump including an embodiment of this self initialization scheme.
- Referring now to FIG. 1, an
exemplary computer system 100 is shown.System 100 includes a component, such as a processor, employing self initialization for charge pumps in accordance with the present invention, such as in the embodiment described herein.System 100 is representative of processing systems based on the PENTIUM® Pro, PENTIUM® II, PENTIUM® III, Itanium® microprocessors available from Intel Corporation of Santa Clara, Calif., although other systems (including PCs having other microprocessors, engineering workstations, set-top boxes and the like) may also be used. In one embodiment,sample system 100 may be executing a version of the WINDOWS™ operating system available from Microsoft Corporation of Redmond, Wash., although other operating systems and graphical user interfaces, for example, may also be used. Thus, the present invention is not limited to any specific combination of hardware circuitry and software. - The present enhancement is not limited to computer systems. Alternative embodiments of the present invention can be used in other devices such as, for example, handheld devices and embedded applications. Some examples of handheld devices include cellular phones, Internet Protocol devices, digital cameras, personal digital assistants (PDAs), and handheld PCs. Embedded applications can include a microcontroller, a digital signal processor (DSP), system on a chip, network computers (NetPC), set-top boxes, network hubs, wide area network (WAN) switches, or any other system which uses a latch type mechanism for other embodiments.
- FIG. 1 is a block diagram of one embodiment of a
system 100.System 100 is an example of a hub architecture. Thecomputer system 100 includes aprocessor 102 that processes data signals. Theprocessor 102 may be a complex instruction set computer (CISC) microprocessor, a reduced instruction set computing (RISC) microprocessor, a very long instruction word (VLIW) microprocessor, a processor implementing a combination of instruction sets, or other processor device, such as a digital signal processor, for example. FIG. 1 shows an example of an embodiment of the present invention implemented in asingle processor system 100. However, it is understood that other embodiments may alternatively be implemented as systems having multiple processors.Processor 102 is coupled to aprocessor bus 110 that transmits data signals betweenprocessor 102 and other components in thesystem 100. The elements ofsystem 100 perform their conventional functions well known in the art. -
System 100 includes amemory 120.Memory 120 may be a dynamic random access memory (DRAM) device, a static random access memory (SRAM) device, flash memory device, or other memory device.Memory 120 may store instructions and/or data represented by data signals that may be executed byprocessor 102. Acache memory 104 can reside insideprocessor 102 that stores data signals stored inmemory 120. Alternatively, in another embodiment, the cache memory may reside external to the processor. - A
system logic chip 116 is coupled to theprocessor bus 110 andmemory 120. Thesystem logic chip 116 in the illustrated embodiment is a memory controller hub (MCH). Theprocessor 102 communicates to theMCH 116 via aprocessor bus 110. TheMCH 116 provides a highbandwidth memory path 118 tomemory 120 for instruction and data storage and for storage of graphics commands, data and textures. TheMCH 116 directs data signals betweenprocessor 102,memory 120, and other components in thesystem 100 and bridges the data signals betweenprocessor bus 110,memory 120, and system I/O 122. In some embodiments, thesystem logic chip 116 provides a graphics port for coupling to agraphics controller 112. TheMCH 116 is coupled tomemory 120 through amemory interface 118. Thegraphics card 112 is coupled to theMCH 116 through an Accelerated Graphics Port (AGP)interconnect 114. -
System 100 uses a proprietaryhub interface bus 122 to couple theMCH 116 to the I/O controller hub (ICH) 130. TheICH 130 provides direct connections to some I/O devices. Some examples are the audio controller, firmware hub (BIOS) 128,data storage 124, legacy I/O controller containing user input and keyboard interfaces, a serial expansion port such as Universal Serial Bus (USB), and anetwork controller 134. Thedata storage device 124 can comprise a hard disk drive, a floppy disk drive, a CD-ROM device, a flash memory device, or other mass storage device. - In one embodiment, a charge pump self initialization mechanism106 resides in
flash memory BIOS 128. Alternate embodiments of aself initialization mechanism 126 can also be used in microcontrollers, embedded processors, graphics devices, DSPs, and other types of logic circuits. - For another embodiment of a system, one implementation of a charge pump self initialization mechanism can be used with a system on a chip. One embodiment of a system on a chip comprises of a processor and a memory. The memory for one such system is a flash memory. The flash memory can be located on the same die as the processor and other system components. Additionally, other logic blocks such as a memory controller or graphics controller can also be located on a system on a chip. By including one embodiment of the present invention on the system on a chip, the charge pumps can self initialize and lower power consumption. The flash memory can be enabled to program and erase flash memory cells without requiring a high voltage pin on the system on a chip pin-out. The needed high voltage potentials can be generated on the same die.
- FIG. 2 is a
flash memory circuit 200 using a gate enhancement charge pump of one embodiment.Reference generator 220 provides areference voltage 225 to thepositive pump 240. For one embodiment, thepositive charge pump 240 andnegative charge pump 230 include a self initialization mechanism. Thepositive pump 240 provides a regulated voltage of approximately five volts overdecoder supply line 245 to theX-decoders 250 of thememory array 260. The negative pump provides a voltage of approximately negative five volts overdecoder supply line 235 to the X-decoders ofmemory array 260. Afirst oscillator 210 provides aclock signal 212 that periodically pulses or enables thenegative pump 230 during standby mode. Asecond oscillator 213 provides clock signals 214, 216 that periodically pulse or enable thepositive pump 240 and thereference generator 220, respectively, when they are in a standby mode. The clock signals 212, 214, 216 may each have a different frequency. - Flash memory components often include high voltage charge pumps, such as a program pump or wordline pump, used in program or erase algorithms. The pump of one embodiment is designed such that its internal nodes are grounded when the pump is off. FIG. 3 is a circuit diagram of one embodiment of a two stage
positive charge pump 300 with voltage initialization. A pump cell (stage) in this example is defined as includingN1 316,N2 318,C1 312, andC2 314.Charge pump 300 of this embodiment comprises afirst pump stage 310 and asecond pump stage 330. The embodiment of FIG. 3 includes N type field effecttransistor devices N2 318 andN6 338 coupled in series between asupply source VCC 350 and a pumpoutput terminal VOUT 354. Each stage of thepump 300 includes an Ntype device N1 316 andN5 336 to control the voltage potential at the gate terminal of thecoupling transistor N2 318 andN6 338 of that respective stage. The source terminal ofN1 316 is coupled to the drain terminal ofN2 318 and the drain terminal ofN1 316 is coupled to the gate terminal ofN2 318. The gate terminal ofN1 316 is coupled to the source terminal ofN2 318 at the pump output ofstage 1 310. The source terminal ofN5 336 is coupled to the drain terminal ofN6 338 and the drain terminal ofN5 336 is coupled to the gate terminal ofN6 338. The gate terminal ofN5 336 is coupled to the source terminal ofN6 338 at the pump output ofstage 2 330. The boot nodes of eachstage devices N2 418,N6 438, respectively. Pump nodes exist at the source terminals ofN2 418 andN6 438. - Each stage also includes a
pump capacitor C1 312,C3 332, and aboot capacitor C2 314,C4 334. Clock signals 1 and 3 are supplied fromClock 1 324 andClock 3 344, respectively, viacapacitors C1 312 andC3 332 at a first terminal. The second terminal ofC1 312 is coupled to the gate terminal ofcoupling device N2 318. The second terminal ofC3 332 is coupled to the gate terminal ofcoupling device N6 338. Clock signals 2 and 4 are supplied to thecircuit 300 fromClock 2 326 andClock 4 346, respectively, viacapacitors C2 314 andC4 334 at a first terminal. The second terminal ofC2 314 is coupled to the gate terminal ofN1 316 and the source terminal ofN2 318. The second terminal ofC4 334 is coupled to the gate terminal ofN5 336 and the source terminal ofN6 338. - The
self initialization mechanism 360 for thecharge pump 300 of this embodiment includeslogic 352 and N typetransistor devices N3 320, N4, 322,N7 340, andN8 342.Logic 352 is coupled to the gate terminals ofN3 320,N4 322,N7 340, andN8 342, and controls their operation.Transistors N3 330 andN4 322 are used for initializing thefirst stage 310.Transistors N7 340 andN8 342 are used for initializing thesecond stage 310. The drain terminal ofinitialization devices N3 320 andN7 340 are coupled to the gate terminal ofcoupling transistor N2 318 andN6 338 of thefirst pump stage 310 and thesecond pump stage 330 respectively. The drain terminal ofinitialization devices N4 322 andN8 342 are coupled respectively to the output of thefirst stage 310 and the output of thesecond stage 330. The source terminals oftransistors N3 320,N4 322,N7 340, andN8 342 are coupled to ground. - For the initialization scheme of this embodiment,
logic block 352 provides a VCC potential to enable thegrounding devices N3 320,N4 322,N7 340, andN8 342 during initialization.N3 320,N4 322,N7 340, andN8 342 can be enabled to ground the internal nodes of thepump cells charge pump 300 is turned on, the internal nodes are powered up from the ground potential. - As flash cell programming speed is optimized, efforts are also made to reduce pump warm up time. One embodiment of the present invention is designed to improve the warm up time of the charge pump. Embodiments of the present self initialization scheme can also take advantage of the charge pump's own output voltage by charge sharing with its powerdown switches to initialize the pump's internal nodes when the pump shuts off. While this initialization scheme involves switching different voltages, the implementation of different embodiments can be straight forward through the use of logic and delay circuitry.
- FIG. 4 is a circuit diagram of one embodiment of a two stage
positive charge pump 400 with VCC initialization.Charge pump 400 of this embodiment includes afirst pump stage 410 and asecond pump stage 430. The embodiment of FIG. 4 includes N type field effecttransistor devices N2 418 andN6 438 coupled in series between asupply source VCC 450 and a pumpoutput terminal VOUT 454. Thecharge pump 400 of this embodiment has alarge capacitor C5 456 of approximately 100 pico Farads (pF) coupled toVOUT 354.C5 456 stores some of the charge generated by thepump 400. - Each stage of the
pump 400 includes an Ntype device N1 416 andN5 436 to control the voltage potential at the gate terminal of thecoupling transistor N2 418 andN6 438 of that respective stage. The source terminal ofN1 416 is coupled to the drain terminal ofN2 418 and the drain terminal ofN1 416 is coupled to the gate terminal ofN2 418. The gate terminal ofN1 416 is coupled to the source terminal ofN2 418 at the pump output ofstage 1 410. The source terminal ofN5 436 is coupled to the drain terminal ofN6 438 and the drain terminal ofN5 436 is coupled to the gate terminal ofN6 438. The gate terminal ofN5 436 is coupled to the source terminal ofN6 438 at the pump output ofstage 2 430. - Each stage also includes a
pump capacitor C1 412,C3 432, and aboot capacitor C2 414,C4 434. Clock signals 1 and 3 are supplied fromClock 1 424 andClock 3 444, respectively, viacapacitors C1 412 andC3 432 at a first terminal. The second terminal ofC1 412 is coupled to the gate terminal ofcoupling device N2 418. The second terminal ofC3 432 is coupled to the gate terminal ofcoupling device N6 438. Clock signals 2 and 4 are supplied to thecircuit 400 fromClock 2 426 andClock 4 446, respectively, viacapacitors C2 414 andC4 434 at a first terminal. The second terminal ofC2 414 is coupled to the gate terminal ofN1 416 and the source terminal ofN2 418. The second terminal ofC4 434 is coupled to the gate terminal ofN5 436 and the source terminal ofN6 438. - The self initialization mechanism for the
charge pump 400 of this embodiment includeslogic 452,switching mechanism 458, andinitialization mechanism 464.Switching mechanism 458 includesswitches S1 460 andS2 462. The initialization mechanism includes N typetransistor devices N3 420, N4, 422,N7 440, andN8 442.Logic 452 is coupled to theswitching mechanism 458 and controls operation ofS1 460 andS2 462. ThePOWERDOWN signal 459 is supplied through the back toback switches S1 460 andS2 462 to be connected to VCC or the output voltage of thealgorithm pump 400.Switch S1 460 can be activated to electrically connect aVCC supply potential 450 to thePOWERDOWN node 459. Similarly,switch S2 462 can be activated to electrically connect the chargepump output VOUT 454 to thePOWERDOWN node 459. For this embodiment,S1 460 andS2 462 are mutually exclusive in thatS1 460 is open whileS2 462 is open andS2 462 is closed whileS1 460 is open. -
POWERDOWN 459 is coupled to gate terminals ofN3 420,N4 422,N7 440, andN8 442, and controls their operation.Transistors N3 430 andN4 422 are used to initialize thefirst stage 410.Transistors N7 440 andN8 442 are used to initialize thesecond stage 410. The drain terminal ofinitialization devices N3 420 andN7 440 are coupled to the gate terminal ofcoupling transistor N2 418 andN6 438 of thefirst pump stage 410 and thesecond pump stage 430 respectively. The drain terminal ofinitialization devices N4 422 andN8 442 are coupled respectively to the output of thefirst stage 410 and the output of thesecond stage 430. - One feature of this present embodiment is to have all of the internal pump nodes initialized to a VCC potential instead of ground as in the embodiment of FIG. 3. The source terminals of
transistors N3 420,N4 422,N7 440, andN8 442 are coupled to aVCC supply potential 450. When thecharge pump 400 is off, theinitialization devices N3 420,N4 422,N7 440, andN8 442 are activated to initialize the internal pump nodes to a VCC potential. While thecharge pump 400 of one embodiment of is being initialized, snapback is eliminated on theinitialization devices N7 440 andN8 442 of thelast pump stage 430 and the output switch. - The
logic block 452 controls which back to back switch to turn on at different phases of the pump operation. Three phases are considered in the present embodiment. - Phase 1: The
charge pump 400 is on andPOWERDOWN 459 is connected toVCC 450 viaswitch S1 460. The VCC potential onPOWERDOWN 459 preventsN3 420,N4 422,N7 440, andN8 442 from turning on since the source terminal these devices are also at a VCC potential. - Phase 2: The
charge pump 400 is shut down, but before thepump output VOUT 454 is discharged to a VCC level, the charge that is stored incapacitor C5 456 is sent throughswitch S2 462 to supply the gate terminals ofN3 420,N4 422,N7 440, andN8 442 to quickly discharge all the internal pump nodes down to a VCC level. - Phase 3: After the gate terminals of
N3 420,N4 422,N7 440, andN8 442 are charged shared with thepump output voltage 454, the gate terminals are then discharged viaS1 460 as soon as the internal pump nodes have been discharged. Thepump output 454 is then discharged down to a VCC level to complete the pump shut off. - Embodiments of the present initialization scheme do not depend on external voltage sources. A charge pump including an embodiment of the present invention can takes advantage of its own output voltage to perform self initialization. Power consumption can also be reduced by incorporating an embodiment of the present invention into a charge pump since the pump is powered up from a VCC potential rather from a ground potential.
- Alternative embodiments of the self initialization mechanism can also be used with a negative charge pump. However, instead of initializing the internal pump nodes to a VCC potential, the internal nodes may be initialized to a ground potential in one embodiment. The stored negative charge at the output of the negative pump can be used to feed the gate of the initialization devices through a switch. These devices in turn initialize the internal pump nodes.
- FIG. 5 is a flow diagram illustrating the method of self initialization of a charge pump to VCC for one embodiment. This example generally describes the operation of initializing internal pump nodes. At
step 502, a pumped voltage is generated. The pumped voltage of this embodiment is the voltage available at the charge pump output. This pumped voltage is greater than the supply voltage. The pump output is coupled to a first switch atstep 504. This first switch can electrically connect the pumped voltage to other circuitry when necessary. For one embodiment, this first switch is part of a set of back to back switches. The second switch is coupled to a supply voltage such as VCC. The other end of the switches are coupled together to provide a control signal to an initialization mechanism. Depending on which switch is enabled, the voltage potential on that switch is passed to the control signal. The power state of the pump is determined atstep 506. This determination can be performed by the associated logic circuit coupled to the switches. Power states in this context is defined as operating state. For instance, such states can include pump on, pump off, and pump stand-by. - Depending on what power state the pump is in, the logic can enable one of the switches to pass the voltage coupled to that switch. If the logic determines that the pump is at a power state in which the internal pump nodes should be initialized, the first switch is activated at
step 508 to couple the pumped voltage to an initialization mechanism. The initialization mechanism of this embodiment includes a plurality of transistor devices that can coupled an initialization voltage to internal nodes of the charge pump. - The control signal coupled to the gate terminal of these transistor devices can turn the devices on or off depending on the voltage potential of the control signal. The initialization voltage of one embodiment is a VCC supply voltage. Thus when the initialization mechanism is enabled, the internal pump nodes are initialized to a VCC level. If an internal node being initialized is greater than the initialization voltage, then that node is lowered to the initialization voltage. If the internal node is less than the initialization voltage, then that node can be raised to the initialization voltage. The logic deactivates the first switch at
step 512 to stop the initialization of the internal pump nodes. The logic can also then enable the second switch to couple the control signal to the supply voltage, thus discharging the control signal to the supply voltage potential. - If the power state of the charge pump is determined to be pump on or some non-initialization mode at
step 506, then the first switch is not enabled. The logic can enable the second switch instead to provide a supply voltage to the control signal, which in turn would go to the gate terminals of the transistor devices in the initialization mechanism. For one embodiment, this supply voltage does not turn on the transistor devices and the internal pump nodes are not being initialized to VCC. - The cycle from
step 502 to step 512 can be executed during a pump shutdown procedure to initialize the internal pump nodes. The cycle can also be executed when placing the charge pump into standby mode. - In the foregoing specification, the invention has been described with reference to specific exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereof without departing from the broader spirit and scope of the invention as set forth in the appended claims. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.
Claims (27)
1. A method of configuring a charge pump circuit comprising:
generating a pumped voltage at an output of said circuit;
sending said pumped voltage to a first switch;
determining if said circuit is in a first power state;
activating said first switch to couple said pumped voltage to an initialization mechanism if said circuit is in said first power state;
initializing an internal pump node in said circuit to a first voltage potential; and
deactivating said first switch to decouple said pumped voltage from said initialization mechanism after said internal pump node is charged to desired level.
2. The method of claim 1 wherein said first voltage potential is a VCC level.
3. The method of claim 2 wherein said first power state is a pump shutdown condition.
4. The method of claim 3 further comprising discharging said output of said circuit.
5. The method of claim 4 further comprising determining if said circuit is in a second power state.
6. The method of claim 5 further comprising activating a second switch to couple a supply voltage to said initialization mechanism if said circuit is in said second power state.
7. The method of claim 6 wherein said second power state is a pump on condition.
8. The method of claim 2 wherein said initialization mechanism comprises a pass device to couple a supply voltage to said internal pump node.
9. The method of claim 8 wherein said initializing further comprises enabling said pass device to couple said supply voltage to said internal pump node.
10. The method of claim 9 wherein said initializing further comprises discharging said internal pump node to a VCC supply voltage potential.
11. An apparatus comprising:
a first terminal to provide a pumped voltage potential;
a first switch coupled to said first terminal, said first switch to couple said pumped voltage potential to a control signal when said first switch is enabled;
a second switch coupled to a second voltage potential, said second switch to coupled said second voltage potential to said control signal when said second switch is enabled; and
an initialization device coupled to said control signal, said initialization device to charge an internal node of a charge pump to an initialization voltage level.
12. The apparatus of claim 11 further comprising a logic circuit to control enablement and disablement of said first and second switches.
13. The apparatus of claim 12 wherein said first terminal is an output terminal of said charge pump.
14. The apparatus of claim 13 wherein said second voltage potential is a supply voltage.
15. The apparatus of claim 14 wherein said initialization device is a transistor device comprising a first terminal coupled to a supply voltage, a second terminal coupled to said internal node of said charge pump, and a third terminal coupled to said control signal.
16. The apparatus of claim 15 wherein said initialization device passes charge to initialize a boot node in said charge pump.
17. The apparatus of claim 16 wherein said initialization device passes charge to initialize a pump node in said charge pump.
18. The apparatus of claim 15 wherein said charge pump is a positive charge pump.
19. The apparatus of claim 15 wherein said charge pump is a negative charge pump.
20. A charge pump comprising:
a first pump stage;
a second pump stage coupled to said pump stage, said second pump stage providing a pumped voltage to an output terminal of said pump;
a first switch coupled to said output terminal, said first switch to couple said pumped voltage to a control signal;
a second switch coupled to a supply voltage, said second switch to couple said supply voltage to said control signal;
control logic to enable and disable said first and second switches; and
an initialization mechanism coupled to said control signal, said initialization mechanism to initialize a plurality of internal pump nodes within said first and second pump stage.
21. The charge pump of claim 20 wherein said initialization mechanism is activated when said first switch is enabled and said pumped voltage is driving said control signal.
22. The charge pump of claim 21 wherein said initialization mechanism comprises a transistor device having a first terminal coupled to said control signal, a second terminal coupled to an initialization voltage supply, and a third terminal coupled to one of said internal pump nodes.
23. The charge pump of claim 22 wherein said internal pump nodes are initialized to a VCC supply potential.
24. The charge pump of claim 23 further comprising a capacitor coupled to said output terminal to store said pumped voltage.
25. The charge pump of claim 22 wherein said initialization mechanism is deactivated when said second switch is enabled.
26. The charge pump of claim 22 wherein said charge pump is a positive pump.
27. The charge pump of claim 22 wherein said charge pump is a negative pump.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/051,696 US6441678B1 (en) | 2000-12-27 | 2002-01-17 | Self initialization forcharge pumps |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/752,247 US6366158B1 (en) | 2000-12-27 | 2000-12-27 | Self initialization for charge pumps |
US10/051,696 US6441678B1 (en) | 2000-12-27 | 2002-01-17 | Self initialization forcharge pumps |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/752,247 Continuation US6366158B1 (en) | 2000-12-27 | 2000-12-27 | Self initialization for charge pumps |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020079952A1 true US20020079952A1 (en) | 2002-06-27 |
US6441678B1 US6441678B1 (en) | 2002-08-27 |
Family
ID=25025508
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/752,247 Expired - Lifetime US6366158B1 (en) | 2000-12-27 | 2000-12-27 | Self initialization for charge pumps |
US10/051,696 Expired - Fee Related US6441678B1 (en) | 2000-12-27 | 2002-01-17 | Self initialization forcharge pumps |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/752,247 Expired - Lifetime US6366158B1 (en) | 2000-12-27 | 2000-12-27 | Self initialization for charge pumps |
Country Status (1)
Country | Link |
---|---|
US (2) | US6366158B1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030057469A1 (en) * | 2001-08-01 | 2003-03-27 | Satoru Karaki | Semiconductor charge pump circuit and nonvolatile semiconductor memory device |
US20040183114A1 (en) * | 2003-03-20 | 2004-09-23 | Tower Semiconductor Ltd. | Triple-well charge pump stage with no threshold voltage back-bias effect |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6492861B2 (en) * | 2000-02-09 | 2002-12-10 | Em Microelectronic-Marin Sa | Electronic charge pump device |
DE10108980A1 (en) * | 2001-02-23 | 2002-09-12 | Koninkl Philips Electronics Nv | Arrangement for controlling display units with an adaptive start sequence |
US6552600B2 (en) * | 2001-03-15 | 2003-04-22 | Intel Corporation | Initialization of negative charge pump |
JP3818873B2 (en) * | 2001-06-26 | 2006-09-06 | シャープ株式会社 | Nonvolatile semiconductor memory device |
US7036004B2 (en) * | 2001-07-25 | 2006-04-25 | Micron Technology, Inc. | Power up initialization for memory |
ITVA20020017A1 (en) * | 2002-02-21 | 2003-08-21 | St Microelectronics Srl | VOLTAGE ELEVATOR INTEGRATED CIRCUIT WITH CHARGE PUMP |
US6891764B2 (en) * | 2003-04-11 | 2005-05-10 | Intel Corporation | Apparatus and method to read a nonvolatile memory |
US7595682B2 (en) * | 2005-02-24 | 2009-09-29 | Macronix International Co., Ltd. | Multi-stage charge pump without threshold drop with frequency modulation between embedded mode operations |
KR100773348B1 (en) * | 2005-06-24 | 2007-11-05 | 삼성전자주식회사 | High voltage generation circuit and semiconductor memory device having same |
US7342438B2 (en) * | 2006-06-29 | 2008-03-11 | Intel Corporation | N-channel negative charge pump |
US7916824B2 (en) * | 2006-08-18 | 2011-03-29 | Texas Instruments Incorporated | Loop bandwidth enhancement technique for a digital PLL and a HF divider that enables this technique |
US20100052772A1 (en) * | 2008-08-29 | 2010-03-04 | Caleb Yu-Sheng Cho | Charge-Recycle Scheme for Charge Pumps |
US8054125B2 (en) * | 2009-12-31 | 2011-11-08 | Silicon Laboratories Inc. | Charge pump with low power, high voltage protection circuitry |
US9209681B2 (en) * | 2014-02-25 | 2015-12-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation |
US11031865B2 (en) | 2019-08-12 | 2021-06-08 | Stmicroelectronics International N.V. | Charge pump circuit configured for positive and negative voltage generation |
US11522446B2 (en) | 2020-11-19 | 2022-12-06 | Stmicroelectronics International N.V. | Low input supply and low output impedance charge pump circuit configured for positive and negative voltage generation |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5059815A (en) * | 1990-04-05 | 1991-10-22 | Advanced Micro Devices, Inc. | High voltage charge pumps with series capacitors |
KR100257866B1 (en) * | 1997-04-11 | 2000-06-01 | 윤종용 | Nonvolatile Memory Device with Charge Pumping Circuit |
JP3280623B2 (en) * | 1998-08-11 | 2002-05-13 | 沖電気工業株式会社 | Drive control circuit for charge pump circuit |
US6255896B1 (en) * | 1999-09-27 | 2001-07-03 | Intel Corporation | Method and apparatus for rapid initialization of charge pump circuits |
US6292048B1 (en) * | 1999-11-11 | 2001-09-18 | Intel Corporation | Gate enhancement charge pump for low voltage power supply |
-
2000
- 2000-12-27 US US09/752,247 patent/US6366158B1/en not_active Expired - Lifetime
-
2002
- 2002-01-17 US US10/051,696 patent/US6441678B1/en not_active Expired - Fee Related
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030057469A1 (en) * | 2001-08-01 | 2003-03-27 | Satoru Karaki | Semiconductor charge pump circuit and nonvolatile semiconductor memory device |
US20040183114A1 (en) * | 2003-03-20 | 2004-09-23 | Tower Semiconductor Ltd. | Triple-well charge pump stage with no threshold voltage back-bias effect |
US6878981B2 (en) * | 2003-03-20 | 2005-04-12 | Tower Semiconductor Ltd. | Triple-well charge pump stage with no threshold voltage back-bias effect |
Also Published As
Publication number | Publication date |
---|---|
US6441678B1 (en) | 2002-08-27 |
US6366158B1 (en) | 2002-04-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6292048B1 (en) | Gate enhancement charge pump for low voltage power supply | |
US6366158B1 (en) | Self initialization for charge pumps | |
US6774710B2 (en) | High precision charge pump regulation | |
US20020084828A1 (en) | Triple well no body effect negative charge pump | |
US6891764B2 (en) | Apparatus and method to read a nonvolatile memory | |
US6686793B2 (en) | Gate enhanced tri-channel positive charge pump | |
US6629047B1 (en) | Method and apparatus for flash voltage detection and lockout | |
US5594360A (en) | Low current reduced area programming voltage detector for flash memory | |
US5495453A (en) | Low power voltage detector circuit including a flash memory cell | |
US5483486A (en) | Charge pump circuit for providing multiple output voltages for flash memory | |
EP0792505B1 (en) | Voltage supplies for flash memory | |
US5671179A (en) | Low power pulse generator for smart voltage flash eeprom | |
JP3688710B2 (en) | Method and apparatus for providing an ultra-low power regulated negative charge pump | |
JP3128425B2 (en) | Semiconductor storage device | |
US5880622A (en) | Method and apparatus for controlling a charge pump for rapid initialization | |
JP3820330B2 (en) | Semiconductor memory device | |
WO1996013037A9 (en) | Voltage supplies for flash memory | |
US20020018392A1 (en) | Vpx bank architecture | |
CN109804326B (en) | Fast slope low-power-supply charge pump circuit | |
CN103403808A (en) | Semiconductor device for preventing malfunction of non-volatile memory caused by instantaneous power failure | |
WO2000019289A1 (en) | A scaleable charge pump for use with a low voltage power supply | |
US6359947B1 (en) | Split clock buffers for a negative charge pump | |
US6414882B1 (en) | Low voltage charge pump apparatus and method | |
JPH0736273B2 (en) | Semiconductor integrated circuit | |
US6791893B2 (en) | Regulating voltages in semiconductor devices |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
CC | Certificate of correction | ||
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140827 |