US20020075105A1 - Microwave circuit packages having a reduced number of vias in the substrate - Google Patents
Microwave circuit packages having a reduced number of vias in the substrate Download PDFInfo
- Publication number
- US20020075105A1 US20020075105A1 US09/334,195 US33419599A US2002075105A1 US 20020075105 A1 US20020075105 A1 US 20020075105A1 US 33419599 A US33419599 A US 33419599A US 2002075105 A1 US2002075105 A1 US 2002075105A1
- Authority
- US
- United States
- Prior art keywords
- mmic
- substrate
- circuit package
- waveguide
- package
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/66—High-frequency adaptations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/58—Structural electrical arrangements for semiconductor devices not otherwise provided for
- H01L2223/64—Impedance arrangements
- H01L2223/66—High-frequency adaptations
- H01L2223/6605—High-frequency electrical connections
- H01L2223/6611—Wire connections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/58—Structural electrical arrangements for semiconductor devices not otherwise provided for
- H01L2223/64—Impedance arrangements
- H01L2223/66—High-frequency adaptations
- H01L2223/6605—High-frequency electrical connections
- H01L2223/6627—Waveguides, e.g. microstrip line, strip line, coplanar line
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/4501—Shape
- H01L2224/45012—Cross-sectional shape
- H01L2224/45014—Ribbon connectors, e.g. rectangular cross-section
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4847—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
- H01L2224/48472—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area also being a wedge bond, i.e. wedge-to-wedge
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4911—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
- H01L2224/49111—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting two common bonding areas, e.g. Litz or braid wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01022—Titanium [Ti]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01031—Gallium [Ga]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01042—Molybdenum [Mo]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01049—Indium [In]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/1026—Compound semiconductors
- H01L2924/1032—III-V
- H01L2924/10329—Gallium arsenide [GaAs]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/141—Analog devices
- H01L2924/1423—Monolithic Microwave Integrated Circuit [MMIC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/15165—Monolayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15172—Fan-out arrangement of the internal vias
- H01L2924/15174—Fan-out arrangement of the internal vias in different layers of the multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15787—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16152—Cap comprising a cavity for hosting the device, e.g. U-shaped cap
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1903—Structure including wave guides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19107—Disposition of discrete passive components off-chip wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30105—Capacitance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30107—Inductance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
- H01L2924/30111—Impedance matching
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0237—High frequency adaptations
- H05K1/0243—Printed circuits associated with mounted high frequency components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
Definitions
- This invention is related to the field of packages for Microwave Circuits, especially in the frequency band from 20 GHz and higher.
- MMIC Microwave Monolithic Integrated Circuits
- IC microwave integrated circuit
- RF Radio Frequency
- the MMIC packages are intended primarily for MMICs constructed substantially of semiconductor materials suitable for high frequency operation, e.g, Gallium Arsenide.
- the MMIC is generally bonded to a package substrate constructed of a ceramic material, e.g., alumina, having thin films of metals, e.g., nickel or titanium, disposed on its surface in the form of an arrangement of wave guides.
- the waveguides comprise a patterned metalization which includes a plurality of ground planes, signal traces and unmetalized gaps through which the microwave signals are transmitted.
- the MMIC is connected to the ground planes and signal traces on the surface of the substrate by methods such as wirebonding, solder bumps or flipped chips.
- Vias, e.g., holes or slots, in the ceramic substrate are filled with a conductive composite material such as copper-tungsten, which provides a transmission path for the signal from the metalization on the surface through the substrate itself.
- the composite material within the vias is in turn connected to input/output (I/O) ports of the MMIC package, which transmit the microwave signals therethrough.
- I/O input/output
- Existing packages are surface mounted to a mother PC board and are connected to the circuitry of the PC board through the I/O ports, which can include conductive balls (spheres), bumps (rounded protrusions), ribbons or leads.
- the MMIC of the MMIC package is connected to the mother PC board in a way that is electrically transparent to microwave signals transmitted therebetween. Achieving electrical transparency requires matching the impedance of the microwave transmission path through all transition areas for the signal, i.e., areas between waveguides, from the mother board to the MMIC.
- Prior art transition areas for the signal include: 1) from the mother board through the I/O connection between the mother board and the package substrate, 2) through the substrate itself, and 3) from the surface where the MMIC is installed through the connection (e.g. wirebond, flip chip) to the MMIC.
- a prior art MMIC package 10 is illustrated where a mother PC board 12 has a waveguide 14 bonded to its top surface, and a substrate 16 has waveguides 18 and 20 bonded to its underside and topside respectively.
- the waveguide 14 includes signal conductor 30 and ground conductors 32 and 34 ;
- waveguide 18 includes signal conductor 36 and ground conductors 38 and 40 ;
- waveguide 20 includes signal conductor 42 and ground conductors 44 and 46 .
- Transition area 1 i.e., I/O ports of package 10
- transition area 2 i.e., through substrate 16
- transition area 3 comprises wire bonds 26 connected to the MMIC 28
- FIG. 1 illustrates where the dielectric constants of the substrate 16 and the mother board 12 are the same and the two transitions 1 and 2 of the waveguide structures are very close to the ideal.
- the conductively filled vias 24 and stubs 22 that match the width of the conductors with which they make contact ( 30 , 32 , 34 on the mother board; 36 , 38 , 40 on the underside of the package; and 42 , 44 and 46 on the top surface of the substrate 16 ).
- the lack of variation in dielectric constant in this Figure enables the use of straight coplanar waveguide structures.
- the vias 24 are preferably drilled in the ceramic substrate with a carbon dioxide or YAG laser.
- the slots are then filled with the conductive composite material in a powder form, whereby the powder is melted in ovens and then cooled to provide conductively filled through structures, i.e., vias, for the microwave signals.
- the ceramic substrate is brittle and can often be cracked by the thermal expansion and contraction of the composite material. This is especially problematic when there are a large number of vias for a complex circuit or the substrate is relatively thin.
- package substrate thickness is defined by a tradeoff between performance, mechanical strength and cost. The thicker the substrate the greater the mechanical strength and the less breakage that occurs during the manufacturing process. Yet it is generally required to minimize via length, by reducing the thickness of the substrate, in order to enhance high frequency performance and to facilitate impedance matching of the transition area.
- the brittle ceramic substrate can contain a high density of vias, which makes the substrate very fragile, difficult to handle and expensive. Therefore, the chances of losses due to thin substrate breakage are increased when the substrate is made thinner. Thus, the requirement for a thinner substrate may result in losses due to substrate breakage.
- This invention offers advantages and alternatives over the prior art by providing a circuit package for a microwave signal having a reduced number of vias in the substrate.
- the substrate of the package is devoid of signal carrying vias.
- the invention eliminates a transition area for the signal through the substrate of the package.
- the substrate can be made substantially thick so that manufacturing yield losses due to substrate breakage can be virtually eliminated. Additionally, high frequency performance is enhanced and impedance matching is facilitated.
- the circuit package comprises a substrate defining a MMIC surface of the substrate and an opposing non-MMIC surface of the substrate.
- the substrate is devoid of signal carrying vias.
- An arrangement of waveguides are disposed on the MMIC surface of the substrate.
- a MMIC is disposed on the MMIC surface of the substrate, and the MMIC is in electrical communication with the waveguide(s).
- An I/O port is in electrical communication with the waveguide wherein a transmission path for the signal is provided from the I/O port, through the waveguide and to the MMIC.
- the MMIC surface of the substrate faces the PC board when the I/O port is electrically connected to the PC board.
- the circuit package includes at least one ground carrying via providing a conductive connection between a pair of ground planes for the signal.
- the pair of ground planes are disposed on the MMIC surface and the opposing nonMMIC surface of the substrate.
- thermal vias are provided extending from the MMIC surface of the substrate to the non-MMIC surface of the substrate.
- the thermal vias are arranged to be in thermally conductive contact with the MMIC on one end and a heat sink attached to the non-MMIC surface of the substrate on the opposite end. Since the MMIC surface of the substrate faces the PC board the heat sink is located in a more unrestricted environment for air passage and easily dissipates heat to the environment.
- FIG. 1 is a schematic perspective view of a prior art MMIC package
- FIG. 2 is an exploded schematic view of a MMIC package in accordance with the present invention.
- FIG. 3 is an end view of a coplanar waveguide structure in accordance with the invention illustrating field lines
- FIG. 4 is a perspective view of the structure of FIG. 3;
- FIG. 5 is a schematic perspective view of the concept of the invention.
- FIG. 6 is perspective view of an exemplary embodiment of the invention showing conductive stubs in the I/O ports;
- FIG. 7 is a cross section view of FIG. 6 taken along section line 7 - 7 ;
- FIG. 8 is a perspective view of an exemplary embodiment of the invention showing conductive balls in the I/O ports;
- FIG. 9 is a cross section view of FIG. 8 taken along section line 9 - 9 ;
- FIG. 10 is a perspective view of an exemplary embodiment of the invention showing a recess in the substrate
- FIG. 11 is a cross section view of FIG. 10 taken along section line 11 - 11 ;
- FIG. 12 is a perspective view of an exemplary embodiment of the invention showing a recess in the substrate and conductive balls in the I/O ports;
- FIG. 13 is a cross section view of FIG. 12 taken along section line 13 - 13 ;
- FIG. 14 is a perspective view of an exemplary embodiment of the invention showing a heat sink mounted to the substrate;
- FIG. 15 is a cross section view of FIG. 14 taken along section line 15 - 15 ;
- FIG. 16 is a perspective view of an exemplary embodiment of the invention showing a microstrip waveguide structure having vias conductively connecting the ground planes;
- FIG. 17 is a perspective view of an exemplary embodiment of the invention showing a microstrip waveguide structure having a thin film metalization wraparound conductively connecting the ground planes;
- FIG. 18 is a cross section view of FIG. 16 taken along section line 18 - 18 ;
- FIG. 19 is a cross section view of another embodiment of the invention illustrating thermal vias and a heat sink attached to the substrate.
- the present invention is directed toward connecting a MMIC to a mother PC board in a way that eliminates signal carrying vias through the substrate of the MMIC package.
- MMIC packages of the invention are connected to PC boards in a way that is electrically transparent to microwave signals transmitted therebetween. Achieving electrical transparency requires matching the impedance of the transmission path through all transition areas from the mother board to the MMIC.
- the transition areas for a MMIC package in accordance with the invention are: 1) from the mother board through the input/output (I/O) connection between the mother board and the package substrate, and 2) from the surface where the MMIC is installed through the connection, e.g., wirebond, to the MMIC.
- the transition areas of an exemplary MMIC package 50 in accordance with the present invention are illustrated schematically.
- 52 indicates the mother PC board
- 54 indicates the first transition area
- 56 indicates the package substrate
- 58 indicates the second transition area
- 60 indicates the MMIC.
- the transition area through the substrate 56 itself is eliminated. This is because the position of the substrate 56 and MMIC 60 relative to the mother board 52 have been reversed, eliminating the requirement for signal carrying vias to provide a transmission path for the signal through the substrate 56 . That is, the surface on which the MMIC is bonded (the MMIC surface) 62 faces the PC board 52 , and the opposing non-MMIC surface 64 faces away from the PC board 52 .
- a flat coplanar waveguide is illustrated as it transmits microwave energy to the MMIC 60 (not shown). Waveguides are used to provide conductive transmission paths for microwaves from the mother board to the MMIC and back.
- the electric field E and magnetic field H of the microwave energy are concentrated between the spaces 66 and 68 .
- Spaces 66 and 68 have a width (w) and a thickness (t). Changes in the width (w) and thickness (t) of spaces 66 and 68 affects the frequency of the microwave energy that can be transmitted and the value of the impedance to which the energy is subjected.
- the center trace 70 is the signal conductor while the metalization 72 , 74 on either side thereof is the ground plane.
- the signal conductor 70 is spaced (width w) from the ground plane conductors 72 and 74 to control the inductance and capacitance of the circuit. Controlling those parameters by controlling the spacing (w) between the conductors is one of the factors to consider for controlling the impedance of the circuit in order to provide matched impedance pathways from the MMIC to the mother PC board and back.
- RF currents in the respective conductors flow in narrow regions adjacent the spacings 66 , 68 .
- the regions are identified by the numerals 76 , 78 for the signal conductor 70 and by 80 and 82 for the respective ground plane conductors 72 and 74 .
- a spatial electric field configuration is shown by arrows 84 and 86 .
- Spacings 66 , 68 are essentially gaps in the metalization which expose the dielectric material, e.g., the surface of a mother board or the surface of a substrate. This causes capacitance and inductance and modifies the electric field created between the conductors 70 , 72 and 70 , 74 as it passes therethrough.
- FIG. 5 an exemplary embodiment of the present invention is illustrated wherein the concept of the flat coplanar waveguide is applied to a multilevel construction.
- Multilevel constructions are typical for MMIC packages because of the need for PC board 52 , substrate 56 , and the MMIC 60 . In industry, these components are built by different manufacturers or units. The MMIC, therefore, is not simply connected directly to the mother PC board. There are a number of transitions and different materials properties to contend with. These in addition to cross sectional dimensions become critical and complex in order to maintain impedance matching.
- FIG. 5 broadly and schematically illustrates the exemplary embodiment of the present invention without any change in dielectric constant among the materials. Notice that this is a minimal two transition configuration. This is due to the elimination of vias through the substrate itself since the requirement to provide a transmission path through the substrate is eliminated. Transition path 1 is shown as an idealized, zero thickness layer of electrically conductive materials. This is particularly difficult to realize in practice, since transition 1 is between the mother PC board and the package. The conductor structure of transition 1 is intended to bridge the gap (occupied by air) between the mother PC board and the package substrate and, therefore, requires considerable strength.
- transition 1 i.e., the I/O ports
- transition 2 reference numeral 58
- MMIC surface the MMIC surface
- the requirement for vias to provide a transmission path through substrate 56 is eliminated. That is the MMIC surface 62 is oriented to face the PC board 52 and the non-MMIC surface 64 faces away. Therefore, a minimal number of two transition areas are required to complete the transmission path for the signal from the mother board 52 to the MMIC 60 .
- the substrate thickness is not dictated by electrical performance design constraints. The substrate can be made substantially thick so that manufacturing yield losses due to substrate breakage can be virtually eliminated. Additionally, high frequency performance is enhanced and impedance matching is facilitated. Also, the potential introduction of contaminants and structural discontinuities within the substrate itself are virtually eliminated.
- an alternate exemplary embodiment of the present invention shows stubs 88 substituted for by balls (or bumps) 98 .
- the balls 98 are a departure from the more ideal structure of FIG. 6. They introduce a slight discontinuity in the electric (and magnetic) field spacial configuration, i.e., a slight impedance mismatch.
- the discontinuity is compensated for by extending the center conductor 90 as it emerges from the signal ball 98 by a small length of preferably less than 1 ⁇ 4 of the wavelength of the highest frequency to be transmitted. This feature is labeled ⁇ 1 in FIG. 8. Note that this embodiment only contains two transition areas as signal transmission through the substrate 56 is not required.
- the MMIC 60 is installed in a recess or cavity 100 as deep as the MMIC thickness plus the thickness of the die attached material, e.g., silver epoxy, used to bond the MMIC 60 to the substrate 56 .
- This substantially aligns the top substrate surface 102 with the MMIC surface 62 .
- the wire bonds 96 that connect the MMIC surface 62 with the substrate 56 are substantially shorter than those of the embodiments without the recess, thus reducing their inductance.
- the substrate 56 is made of a fully sintered high aluminum material, i.e., greater than 96%.
- the recess in the substrate is typically of a depth of 0.004′′ to 0.006′′ (MMIC thickness plus the thickness of the die attached material).
- the coplanar waveguide structures are created by metallizing the substrate by means of vapor deposited or sputtered thick films of metals, such as Titanium and Nickel or suitable combinations of metals, such that there will be good adhesion to the substrate and good electrical conductivity.
- the circuitry patterns are created by a well known photoresist-etch process or by physically masking metal vapor deposition.
- the circuitry patterns are preferably coated with a thin layer of gold to provide high electrical conductivity for the microwave signals, which is conducive to low power losses.
- the structure can also be created by screen printing and firing thick film conductive pastes or inks.
- the substrate 14 can be a premolded piece of a low loss tangent (less than 0.0004) plastic material, such as a polytetrafluoroethylene (PTFE) composite or epoxy.
- PTFE polytetrafluoroethylene
- FIGS. 12 and 13 another exemplary embodiment of the present invention shows the transition of the coplanar waveguide from the substrate 56 to the mother board 52 as being made by conductive balls (or bumps) 98 attached to the mother board 52 by solder or a suitable electrically conductive material.
- the balls 98 themselves are attached to the waveguide structure of the substrate 56 by means of soldering or brazing using a material that has a melting point higher than that of the solder used to connect the balls 98 to the mother board 52 .
- the mother board 52 itself is made of alumina, Teflon composites, or other insulating material with a lost tangent in the vicinity of 0.0004 within the frequency range of the MMIC package.
- the MMIC package body is built by bonding a piece of high thermal conductivity material 104 that functions as a heat sink, to a ceramic substrate 56 , which has an opening 106 generally at the center.
- the MMIC 60 is attached to the heat sink 104 within the ceramic substrate opening 106 .
- the heat sink-ceramic substrate assembly is metalized and patterned by thin film photo resist etch methods or by thick film screen printing of electrically conductive inks.
- Electrically conductive bumps 98 are attached to the metalized ceramic substrate for package attachment to a mother board (not shown).
- the entire circuitry of the package, including the bumps 98 is coated with gold for high electrical conductivity, wire bondability and protection against the environment.
- the opening in the ceramic substrate 106 can be produced by laser cutting, using a carbon dioxide or YAG laser, or by punching the ceramic in the green state, firing and lapping the substrate to achieve the required flatness.
- the heat sink 106 is made of a material with high thermal conductivity and a coefficient of thermal expansion equal to or slightly larger than the MMIC (5.7 ppm/deg K for Gallium Arsenide) such as Tungsten-Copper, Copper-Molybdenum-Copper, or other adequate material.
- the heat sink is bonded to the ceramic substrate by direct copper bonding, anodic bonding, brazing, or other adequate methods.
- a lid 108 made of ceramic or plastic, is attached to the area indicated to protect the MMIC from the environment after attachment and wirebonding.
- the package When properly designed according to the invention the package is capable of dissipating heat generated by typical power MMIC's from 1.0 to about 5.0 watts.
- the heat sink is connected to the package ground by means of wirebonds through cutouts in the ceramic substrate as shown.
- the microstrip configuration contains a ground plane 110 on the surface of the substrate 56 where the MMIC is installed, i.e., the MMIC surface 62 , and a ground plane 112 on the opposing non-MMIC surface 64 of the substrate 56 .
- the two ground planes 110 and 112 are connected by means of ground carrying vias 114 filled with a metallic conductive material as shown in FIG. 16 or by means of a metalization wraparound 116 as shown in FIG. 17.
- the microstrip configuration of FIG. 16 is shown connected to the mother board 52 . It is important to note that no other vias other than the ground carrying vias 114 are required to connect the two ground planes 110 and 112 through substrate 56 . Therefore all signal carrying vias are eliminated, and only two signal transition areas from the mother board 52 to the substrate 56 , i.e., the I/O ports, and from the substrate 56 to the MMIC 60 are required for this configuration.
- the MMIC package is further enhanced by the provision of thermal vias 120 connecting to two ground planes 110 and 112 so that heat generated by MMIC 60 is drawn away therefrom by thermal vias 120 .
- a heat sink 122 is heat conductively attached (brazing, soldering, etc.) to ground plane 112 directly in line with thermal vias 120 such that heat conducted away from MMIC 60 along thermal vias 120 is conducted into and spread within heat sink 122 . Heat is dissipated from heat sink 122 into the surrounding environment. By removing heat from the MMIC, higher performance is achieved.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Structure Of Printed Boards (AREA)
Abstract
Description
- 1. Field of the Invention
- This invention is related to the field of packages for Microwave Circuits, especially in the frequency band from 20 GHz and higher.
- 2. Prior Art
- Microwave Monolithic Integrated Circuits (MMIC) and other microwave integrated circuit (IC) devices for microwave signals have been packaged using complex, high reliability, high cost packages, the designs of which are not conducive to high volume assembly. These MMIC packages (packages) have been used in such specialty microwave applications as Radio Frequency (RF) telescopes and other speciality applications.
- However, in the growing markets of more mainstream commercial applications, e.g., Personal Communication Services, there is the need for low cost, wideband, surface mounted, reliable, user friendly MMIC packages. One such example of a growing commercial microwave application is the development of Line Microwave Distribution Systems (LMDS), two point radios and obstacle detection radar for automotive vehicles. Moreover other applications have been identified at 23, 28, 32, 38, 60 and 70 Ghz and higher, and the industry is approaching production of these products.
- The MMIC packages are intended primarily for MMICs constructed substantially of semiconductor materials suitable for high frequency operation, e.g, Gallium Arsenide. The MMIC is generally bonded to a package substrate constructed of a ceramic material, e.g., alumina, having thin films of metals, e.g., nickel or titanium, disposed on its surface in the form of an arrangement of wave guides. The waveguides comprise a patterned metalization which includes a plurality of ground planes, signal traces and unmetalized gaps through which the microwave signals are transmitted. The MMIC is connected to the ground planes and signal traces on the surface of the substrate by methods such as wirebonding, solder bumps or flipped chips. Vias, e.g., holes or slots, in the ceramic substrate are filled with a conductive composite material such as copper-tungsten, which provides a transmission path for the signal from the metalization on the surface through the substrate itself. The composite material within the vias is in turn connected to input/output (I/O) ports of the MMIC package, which transmit the microwave signals therethrough. Existing packages are surface mounted to a mother PC board and are connected to the circuitry of the PC board through the I/O ports, which can include conductive balls (spheres), bumps (rounded protrusions), ribbons or leads.
- The MMIC of the MMIC package is connected to the mother PC board in a way that is electrically transparent to microwave signals transmitted therebetween. Achieving electrical transparency requires matching the impedance of the microwave transmission path through all transition areas for the signal, i.e., areas between waveguides, from the mother board to the MMIC. Prior art transition areas for the signal include: 1) from the mother board through the I/O connection between the mother board and the package substrate, 2) through the substrate itself, and 3) from the surface where the MMIC is installed through the connection (e.g. wirebond, flip chip) to the MMIC.
- Referring to FIG. 1, a prior art MMIC
package 10 is illustrated where amother PC board 12 has awaveguide 14 bonded to its top surface, and asubstrate 16 has waveguides 18 and 20 bonded to its underside and topside respectively. Thewaveguide 14 includessignal conductor 30 andground conductors waveguide 18 includessignal conductor 36 andground conductors waveguide 20 includessignal conductor 42 andground conductors Transition area 1, i.e., I/O ports ofpackage 10, comprises thin and wideconductive stubs 22,transition area 2, i.e., throughsubstrate 16, comprises narrow and wide slots (vias) 24 in the package substrate filled with an electrically conductive material, andtransition area 3 compriseswire bonds 26 connected to theMMIC 28. FIG. 1 illustrates where the dielectric constants of thesubstrate 16 and themother board 12 are the same and the twotransitions vias 24 andstubs 22 that match the width of the conductors with which they make contact (30, 32, 34 on the mother board; 36,38,40 on the underside of the package; and 42,44 and 46 on the top surface of the substrate 16). The lack of variation in dielectric constant in this Figure enables the use of straight coplanar waveguide structures. - In order to provide the transmission path through the
substrate 16 itself, thetransition area 2, thevias 24 are preferably drilled in the ceramic substrate with a carbon dioxide or YAG laser. The slots are then filled with the conductive composite material in a powder form, whereby the powder is melted in ovens and then cooled to provide conductively filled through structures, i.e., vias, for the microwave signals. However the ceramic substrate is brittle and can often be cracked by the thermal expansion and contraction of the composite material. This is especially problematic when there are a large number of vias for a complex circuit or the substrate is relatively thin. - Problematically, package substrate thickness is defined by a tradeoff between performance, mechanical strength and cost. The thicker the substrate the greater the mechanical strength and the less breakage that occurs during the manufacturing process. Yet it is generally required to minimize via length, by reducing the thickness of the substrate, in order to enhance high frequency performance and to facilitate impedance matching of the transition area. However, the brittle ceramic substrate can contain a high density of vias, which makes the substrate very fragile, difficult to handle and expensive. Therefore, the chances of losses due to thin substrate breakage are increased when the substrate is made thinner. Thus, the requirement for a thinner substrate may result in losses due to substrate breakage.
- The deficiencies and limitations of the above package are eliminated or greatly alleviated by the present invention.
- This invention offers advantages and alternatives over the prior art by providing a circuit package for a microwave signal having a reduced number of vias in the substrate. The substrate of the package is devoid of signal carrying vias. Advantageously, the invention eliminates a transition area for the signal through the substrate of the package. Moreover, because signal carrying vias are avoided the substrate can be made substantially thick so that manufacturing yield losses due to substrate breakage can be virtually eliminated. Additionally, high frequency performance is enhanced and impedance matching is facilitated.
- These and other advantages are accomplished in an exemplary embodiment of the invention by providing a circuit package for a microwave signal. The circuit package comprises a substrate defining a MMIC surface of the substrate and an opposing non-MMIC surface of the substrate. The substrate is devoid of signal carrying vias. An arrangement of waveguides are disposed on the MMIC surface of the substrate. A MMIC is disposed on the MMIC surface of the substrate, and the MMIC is in electrical communication with the waveguide(s). An I/O port is in electrical communication with the waveguide wherein a transmission path for the signal is provided from the I/O port, through the waveguide and to the MMIC.
- In a preferred embodiment of the invention, the MMIC surface of the substrate faces the PC board when the I/O port is electrically connected to the PC board.
- In another exemplary embodiment, the circuit package includes at least one ground carrying via providing a conductive connection between a pair of ground planes for the signal. The pair of ground planes are disposed on the MMIC surface and the opposing nonMMIC surface of the substrate.
- In yet another preferred embodiment of the invention, signal vias continue to be avoided but thermal vias are provided extending from the MMIC surface of the substrate to the non-MMIC surface of the substrate. The thermal vias are arranged to be in thermally conductive contact with the MMIC on one end and a heat sink attached to the non-MMIC surface of the substrate on the opposite end. Since the MMIC surface of the substrate faces the PC board the heat sink is located in a more unrestricted environment for air passage and easily dissipates heat to the environment.
- The above-discussed and other features and advantages of the present invention will be appreciated and understood by those skilled in the art from the following detailed description and drawings.
- Referring now to the drawings wherein like elements are numbered alike in the several Figures:
- FIG. 1 is a schematic perspective view of a prior art MMIC package;
- FIG. 2 is an exploded schematic view of a MMIC package in accordance with the present invention;
- FIG. 3 is an end view of a coplanar waveguide structure in accordance with the invention illustrating field lines;
- FIG. 4 is a perspective view of the structure of FIG. 3;
- FIG. 5 is a schematic perspective view of the concept of the invention;
- FIG. 6 is perspective view of an exemplary embodiment of the invention showing conductive stubs in the I/O ports;
- FIG. 7 is a cross section view of FIG. 6 taken along section line7-7;
- FIG. 8 is a perspective view of an exemplary embodiment of the invention showing conductive balls in the I/O ports;
- FIG. 9 is a cross section view of FIG. 8 taken along section line9-9;
- FIG. 10 is a perspective view of an exemplary embodiment of the invention showing a recess in the substrate;
- FIG. 11 is a cross section view of FIG. 10 taken along section line11-11;
- FIG. 12 is a perspective view of an exemplary embodiment of the invention showing a recess in the substrate and conductive balls in the I/O ports;
- FIG. 13 is a cross section view of FIG. 12 taken along section line13-13;
- FIG. 14 is a perspective view of an exemplary embodiment of the invention showing a heat sink mounted to the substrate;
- FIG. 15 is a cross section view of FIG. 14 taken along section line15-15;
- FIG. 16 is a perspective view of an exemplary embodiment of the invention showing a microstrip waveguide structure having vias conductively connecting the ground planes;
- FIG. 17 is a perspective view of an exemplary embodiment of the invention showing a microstrip waveguide structure having a thin film metalization wraparound conductively connecting the ground planes;
- FIG. 18 is a cross section view of FIG. 16 taken along section line18-18; and
- FIG. 19 is a cross section view of another embodiment of the invention illustrating thermal vias and a heat sink attached to the substrate.
- The present invention is directed toward connecting a MMIC to a mother PC board in a way that eliminates signal carrying vias through the substrate of the MMIC package.
- MMIC packages of the invention are connected to PC boards in a way that is electrically transparent to microwave signals transmitted therebetween. Achieving electrical transparency requires matching the impedance of the transmission path through all transition areas from the mother board to the MMIC. The transition areas for a MMIC package in accordance with the invention are: 1) from the mother board through the input/output (I/O) connection between the mother board and the package substrate, and 2) from the surface where the MMIC is installed through the connection, e.g., wirebond, to the MMIC.
- Referring to FIG. 2, the transition areas of an exemplary MMIC package50 in accordance with the present invention are illustrated schematically. Therein 52 indicates the mother PC board, 54 indicates the first transition area, 56 indicates the package substrate, 58 indicates the second transition area and 60 indicates the MMIC. It is important to note that the transition area through the
substrate 56 itself is eliminated. This is because the position of thesubstrate 56 andMMIC 60 relative to themother board 52 have been reversed, eliminating the requirement for signal carrying vias to provide a transmission path for the signal through thesubstrate 56. That is, the surface on which the MMIC is bonded (the MMIC surface) 62 faces thePC board 52, and the opposingnon-MMIC surface 64 faces away from thePC board 52. - Referring to FIGS. 3 and 4, a flat coplanar waveguide is illustrated as it transmits microwave energy to the MMIC60 (not shown). Waveguides are used to provide conductive transmission paths for microwaves from the mother board to the MMIC and back.
- As best shown in FIG. 3, the electric field E and magnetic field H of the microwave energy are concentrated between the
spaces 66 and 68.Spaces 66 and 68 have a width (w) and a thickness (t). Changes in the width (w) and thickness (t) ofspaces 66 and 68 affects the frequency of the microwave energy that can be transmitted and the value of the impedance to which the energy is subjected. - As best seen in FIG. 4, the
center trace 70 is the signal conductor while themetalization signal conductor 70 is spaced (width w) from theground plane conductors - RF currents in the respective conductors (signal and ground) flow in narrow regions adjacent the
spacings 66, 68. The regions are identified by thenumerals 76, 78 for thesignal conductor 70 and by 80 and 82 for the respectiveground plane conductors arrows 84 and 86.Spacings 66, 68 are essentially gaps in the metalization which expose the dielectric material, e.g., the surface of a mother board or the surface of a substrate. This causes capacitance and inductance and modifies the electric field created between theconductors - Referring to FIG. 5, an exemplary embodiment of the present invention is illustrated wherein the concept of the flat coplanar waveguide is applied to a multilevel construction. Multilevel constructions are typical for MMIC packages because of the need for
PC board 52,substrate 56, and theMMIC 60. In industry, these components are built by different manufacturers or units. The MMIC, therefore, is not simply connected directly to the mother PC board. There are a number of transitions and different materials properties to contend with. These in addition to cross sectional dimensions become critical and complex in order to maintain impedance matching. - FIG. 5 broadly and schematically illustrates the exemplary embodiment of the present invention without any change in dielectric constant among the materials. Notice that this is a minimal two transition configuration. This is due to the elimination of vias through the substrate itself since the requirement to provide a transmission path through the substrate is eliminated.
Transition path 1 is shown as an idealized, zero thickness layer of electrically conductive materials. This is particularly difficult to realize in practice, sincetransition 1 is between the mother PC board and the package. The conductor structure oftransition 1 is intended to bridge the gap (occupied by air) between the mother PC board and the package substrate and, therefore, requires considerable strength. - Referring to FIGS. 6 and 7, an exemplary embodiment of a mimic package of the present invention is illustrated, where the dielectric constants of the of the
substrate 56 and themother board 52 are the same andtransition 1, i.e., the I/O ports, is very close to the ideal. It is important to note that one of the factors that makestransition 1 ideal are that the stubs 88 nearly match the width of the conductors with which they make contact (30, 32, 34 on the mother board and 90, 92, 94 on the substrate).Transition 2,reference numeral 58, is from the surface where the MMIC is installed (MMIC surface) 62 through thewire bonds 96 to theMMIC 60 itself. - Advantageously, by reversing the position of the
substrate 56 and theMMIC 60 relative to themother board 52 the requirement for vias to provide a transmission path throughsubstrate 56 is eliminated. That is theMMIC surface 62 is oriented to face thePC board 52 and thenon-MMIC surface 64 faces away. Therefore, a minimal number of two transition areas are required to complete the transmission path for the signal from themother board 52 to theMMIC 60. Moreover, it is an advantage of the package of the present invention over prior art packages which include signal carrying vias for a transmission path through the substrate itself, that the substrate thickness is not dictated by electrical performance design constraints. The substrate can be made substantially thick so that manufacturing yield losses due to substrate breakage can be virtually eliminated. Additionally, high frequency performance is enhanced and impedance matching is facilitated. Also, the potential introduction of contaminants and structural discontinuities within the substrate itself are virtually eliminated. - Referring to FIGS. 8 and 9, an alternate exemplary embodiment of the present invention shows stubs88 substituted for by balls (or bumps) 98. The
balls 98 are a departure from the more ideal structure of FIG. 6. They introduce a slight discontinuity in the electric (and magnetic) field spacial configuration, i.e., a slight impedance mismatch. The discontinuity is compensated for by extending thecenter conductor 90 as it emerges from thesignal ball 98 by a small length of preferably less than ¼ of the wavelength of the highest frequency to be transmitted. This feature is labeled Δ1 in FIG. 8. Note that this embodiment only contains two transition areas as signal transmission through thesubstrate 56 is not required. - Referring to FIGS. 10 and 11, another exemplary embodiment of the present invention is illustrated. In this case, the
MMIC 60 is installed in a recess orcavity 100 as deep as the MMIC thickness plus the thickness of the die attached material, e.g., silver epoxy, used to bond theMMIC 60 to thesubstrate 56. This substantially aligns thetop substrate surface 102 with theMMIC surface 62. Thus, thewire bonds 96 that connect theMMIC surface 62 with thesubstrate 56 are substantially shorter than those of the embodiments without the recess, thus reducing their inductance. - The
substrate 56 is made of a fully sintered high aluminum material, i.e., greater than 96%. The recess in the substrate is typically of a depth of 0.004″ to 0.006″ (MMIC thickness plus the thickness of the die attached material). The coplanar waveguide structures are created by metallizing the substrate by means of vapor deposited or sputtered thick films of metals, such as Titanium and Nickel or suitable combinations of metals, such that there will be good adhesion to the substrate and good electrical conductivity. The circuitry patterns are created by a well known photoresist-etch process or by physically masking metal vapor deposition. The circuitry patterns are preferably coated with a thin layer of gold to provide high electrical conductivity for the microwave signals, which is conducive to low power losses. The structure can also be created by screen printing and firing thick film conductive pastes or inks. Alternatively, thesubstrate 14 can be a premolded piece of a low loss tangent (less than 0.0004) plastic material, such as a polytetrafluoroethylene (PTFE) composite or epoxy. - Referring to FIGS. 12 and 13, another exemplary embodiment of the present invention shows the transition of the coplanar waveguide from the
substrate 56 to themother board 52 as being made by conductive balls (or bumps) 98 attached to themother board 52 by solder or a suitable electrically conductive material. Theballs 98 themselves are attached to the waveguide structure of thesubstrate 56 by means of soldering or brazing using a material that has a melting point higher than that of the solder used to connect theballs 98 to themother board 52. Themother board 52 itself is made of alumina, Teflon composites, or other insulating material with a lost tangent in the vicinity of 0.0004 within the frequency range of the MMIC package. - Referring to FIGS. 14 and 15, another exemplary embodiment of the present invention is illustrated. The MMIC package body is built by bonding a piece of high
thermal conductivity material 104 that functions as a heat sink, to aceramic substrate 56, which has anopening 106 generally at the center. TheMMIC 60 is attached to theheat sink 104 within theceramic substrate opening 106. The heat sink-ceramic substrate assembly is metalized and patterned by thin film photo resist etch methods or by thick film screen printing of electrically conductive inks. Electricallyconductive bumps 98 are attached to the metalized ceramic substrate for package attachment to a mother board (not shown). The entire circuitry of the package, including thebumps 98, is coated with gold for high electrical conductivity, wire bondability and protection against the environment. - The opening in the
ceramic substrate 106 can be produced by laser cutting, using a carbon dioxide or YAG laser, or by punching the ceramic in the green state, firing and lapping the substrate to achieve the required flatness. - The
heat sink 106 is made of a material with high thermal conductivity and a coefficient of thermal expansion equal to or slightly larger than the MMIC (5.7 ppm/deg K for Gallium Arsenide) such as Tungsten-Copper, Copper-Molybdenum-Copper, or other adequate material. The heat sink is bonded to the ceramic substrate by direct copper bonding, anodic bonding, brazing, or other adequate methods. - A lid108, made of ceramic or plastic, is attached to the area indicated to protect the MMIC from the environment after attachment and wirebonding.
- When properly designed according to the invention the package is capable of dissipating heat generated by typical power MMIC's from 1.0 to about 5.0 watts. The heat sink is connected to the package ground by means of wirebonds through cutouts in the ceramic substrate as shown.
- Referring to FIGS. 16 and 17, an exemplary embodiment of the present invention utilizing a microstrip configuration is shown. The microstrip configuration contains a
ground plane 110 on the surface of thesubstrate 56 where the MMIC is installed, i.e., theMMIC surface 62, and aground plane 112 on the opposingnon-MMIC surface 64 of thesubstrate 56. The twoground planes ground carrying vias 114 filled with a metallic conductive material as shown in FIG. 16 or by means of ametalization wraparound 116 as shown in FIG. 17. - Referring to FIG. 18, the microstrip configuration of FIG. 16 is shown connected to the
mother board 52. It is important to note that no other vias other than theground carrying vias 114 are required to connect the twoground planes substrate 56. Therefore all signal carrying vias are eliminated, and only two signal transition areas from themother board 52 to thesubstrate 56, i.e., the I/O ports, and from thesubstrate 56 to theMMIC 60 are required for this configuration. - In another preferred embodiment of the invention, the MMIC package is further enhanced by the provision of
thermal vias 120 connecting to twoground planes MMIC 60 is drawn away therefrom bythermal vias 120. Preferably aheat sink 122 is heat conductively attached (brazing, soldering, etc.) toground plane 112 directly in line withthermal vias 120 such that heat conducted away fromMMIC 60 alongthermal vias 120 is conducted into and spread withinheat sink 122. Heat is dissipated fromheat sink 122 into the surrounding environment. By removing heat from the MMIC, higher performance is achieved. - While preferred embodiments have been shown and described, various modifications and substitutions may be made thereto without departing from the spirit and scope of the invention. Accordingly, it is to be understood that the present invention has been described by way of illustration and not limitation.
Claims (22)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/334,195 US6426686B1 (en) | 1999-06-16 | 1999-06-16 | Microwave circuit packages having a reduced number of vias in the substrate |
PCT/US2000/016102 WO2001001451A2 (en) | 1999-06-16 | 2000-06-13 | Microwave circuit packages having a reduced number of vias in the substrate |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/334,195 US6426686B1 (en) | 1999-06-16 | 1999-06-16 | Microwave circuit packages having a reduced number of vias in the substrate |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020075105A1 true US20020075105A1 (en) | 2002-06-20 |
US6426686B1 US6426686B1 (en) | 2002-07-30 |
Family
ID=23306051
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/334,195 Expired - Fee Related US6426686B1 (en) | 1999-06-16 | 1999-06-16 | Microwave circuit packages having a reduced number of vias in the substrate |
Country Status (2)
Country | Link |
---|---|
US (1) | US6426686B1 (en) |
WO (1) | WO2001001451A2 (en) |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050056944A1 (en) * | 2001-02-27 | 2005-03-17 | Chippac, Inc. | Super-thin high speed flip chip package |
US7349223B2 (en) | 2000-05-23 | 2008-03-25 | Nanonexus, Inc. | Enhanced compliant probe card systems having improved planarity |
US7382142B2 (en) | 2000-05-23 | 2008-06-03 | Nanonexus, Inc. | High density interconnect system having rapid fabrication cycle |
US7403029B2 (en) | 1999-05-27 | 2008-07-22 | Nanonexus Corporation | Massively parallel interface for electronic circuit |
US20080180924A1 (en) * | 2007-01-18 | 2008-07-31 | Shaikh Naseer A | Microwave surface mount hermetically sealed package and method of forming the same |
US7579848B2 (en) | 2000-05-23 | 2009-08-25 | Nanonexus, Inc. | High density interconnect system for IC packages and interconnect assemblies |
US7621761B2 (en) | 2000-06-20 | 2009-11-24 | Nanonexus, Inc. | Systems for testing and packaging integrated circuits |
US7952373B2 (en) * | 2000-05-23 | 2011-05-31 | Verigy (Singapore) Pte. Ltd. | Construction structures and manufacturing processes for integrated circuit wafer probe card assemblies |
US20130075904A1 (en) * | 2011-09-26 | 2013-03-28 | Regents Of The University Of Minnesota | Coplaner waveguide transition |
US8731345B2 (en) * | 2011-12-15 | 2014-05-20 | Kotura, Inc. | System for managing thermal conduction on optical devices |
US8941235B2 (en) | 2001-02-27 | 2015-01-27 | Stats Chippac, Ltd. | Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate |
US20160050793A1 (en) * | 2010-08-31 | 2016-02-18 | Viasat, Inc. | Leadframe package with integrated partial waveguide interface |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8178435B2 (en) | 1998-12-21 | 2012-05-15 | Megica Corporation | High performance system-on-chip inductor using post passivation process |
US6759743B2 (en) * | 2000-09-11 | 2004-07-06 | Xytrans, Inc. | Thick film millimeter wave transceiver module |
US6812805B2 (en) * | 2001-08-16 | 2004-11-02 | Multiplex, Inc. | Differential transmission line for high bandwidth signals |
US6737931B2 (en) * | 2002-07-19 | 2004-05-18 | Agilent Technologies, Inc. | Device interconnects and methods of making the same |
TWI236763B (en) * | 2003-05-27 | 2005-07-21 | Megic Corp | High performance system-on-chip inductor using post passivation process |
US7388279B2 (en) * | 2003-11-12 | 2008-06-17 | Interconnect Portfolio, Llc | Tapered dielectric and conductor structures and applications thereof |
US7187256B2 (en) * | 2004-02-19 | 2007-03-06 | Hittite Microwave Corporation | RF package |
US20080100394A1 (en) * | 2004-06-30 | 2008-05-01 | Emag Technologies, Inc. | Microstrip to Coplanar Waveguide Transition |
US7361994B2 (en) * | 2005-09-30 | 2008-04-22 | Intel Corporation | System to control signal line capacitance |
US8028406B2 (en) * | 2008-04-03 | 2011-10-04 | International Business Machines Corporation | Methods of fabricating coplanar waveguide structures |
WO2015062067A1 (en) * | 2013-11-01 | 2015-05-07 | Telefonaktiebolaget L M Ericsson (Publ) | Method and arrangement for board-to-board interconnection |
GB2554847A (en) | 2016-06-06 | 2018-04-18 | Oclaro Tech Ltd | Optimised RF Input section |
EP3692476B1 (en) * | 2017-10-05 | 2025-03-26 | Google LLC | Low footprint resonator in flip chip geometry |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5087896A (en) * | 1991-01-16 | 1992-02-11 | Hughes Aircraft Company | Flip-chip MMIC oscillator assembly with off-chip coplanar waveguide resonant inductor |
JPH0575313A (en) * | 1991-09-11 | 1993-03-26 | Oki Electric Ind Co Ltd | Hybrid integrated circuit device |
US5307237A (en) * | 1992-08-31 | 1994-04-26 | Hewlett-Packard Company | Integrated circuit packaging with improved heat transfer and reduced signal degradation |
US5424693A (en) * | 1993-01-13 | 1995-06-13 | Industrial Technology Research Institute | Surface mountable microwave IC package |
US5545924A (en) * | 1993-08-05 | 1996-08-13 | Honeywell Inc. | Three dimensional package for monolithic microwave/millimeterwave integrated circuits |
KR19990028818A (en) * | 1995-07-14 | 1999-04-15 | 와인스타인 폴 | Metal ball grid electronic package |
US5877560A (en) * | 1997-02-21 | 1999-03-02 | Raytheon Company | Flip chip microwave module and fabrication method |
US6163458A (en) * | 1999-12-03 | 2000-12-19 | Caesar Technology, Inc. | Heat spreader for ball grid array package |
-
1999
- 1999-06-16 US US09/334,195 patent/US6426686B1/en not_active Expired - Fee Related
-
2000
- 2000-06-13 WO PCT/US2000/016102 patent/WO2001001451A2/en active Application Filing
Cited By (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7403029B2 (en) | 1999-05-27 | 2008-07-22 | Nanonexus Corporation | Massively parallel interface for electronic circuit |
US7772860B2 (en) | 1999-05-27 | 2010-08-10 | Nanonexus, Inc. | Massively parallel interface for electronic circuit |
US7884634B2 (en) | 1999-05-27 | 2011-02-08 | Verigy (Singapore) Pte, Ltd | High density interconnect system having rapid fabrication cycle |
US7952373B2 (en) * | 2000-05-23 | 2011-05-31 | Verigy (Singapore) Pte. Ltd. | Construction structures and manufacturing processes for integrated circuit wafer probe card assemblies |
US7349223B2 (en) | 2000-05-23 | 2008-03-25 | Nanonexus, Inc. | Enhanced compliant probe card systems having improved planarity |
US7382142B2 (en) | 2000-05-23 | 2008-06-03 | Nanonexus, Inc. | High density interconnect system having rapid fabrication cycle |
US7579848B2 (en) | 2000-05-23 | 2009-08-25 | Nanonexus, Inc. | High density interconnect system for IC packages and interconnect assemblies |
US7872482B2 (en) | 2000-05-23 | 2011-01-18 | Verigy (Singapore) Pte. Ltd | High density interconnect system having rapid fabrication cycle |
US7621761B2 (en) | 2000-06-20 | 2009-11-24 | Nanonexus, Inc. | Systems for testing and packaging integrated circuits |
US20050056944A1 (en) * | 2001-02-27 | 2005-03-17 | Chippac, Inc. | Super-thin high speed flip chip package |
US8941235B2 (en) | 2001-02-27 | 2015-01-27 | Stats Chippac, Ltd. | Semiconductor device and method of dissipating heat from thin package-on-package mounted to substrate |
US20080180924A1 (en) * | 2007-01-18 | 2008-07-31 | Shaikh Naseer A | Microwave surface mount hermetically sealed package and method of forming the same |
US7557431B2 (en) * | 2007-01-18 | 2009-07-07 | Miteq, Inc. | Microwave surface mount hermetically sealed package and method of forming the same |
US20160050793A1 (en) * | 2010-08-31 | 2016-02-18 | Viasat, Inc. | Leadframe package with integrated partial waveguide interface |
US9426929B2 (en) * | 2010-08-31 | 2016-08-23 | Viasat, Inc. | Leadframe package with integrated partial waveguide interface |
US20130075904A1 (en) * | 2011-09-26 | 2013-03-28 | Regents Of The University Of Minnesota | Coplaner waveguide transition |
US9502382B2 (en) * | 2011-09-26 | 2016-11-22 | Regents Of The University Of Minnesota | Coplaner waveguide transition |
US8731345B2 (en) * | 2011-12-15 | 2014-05-20 | Kotura, Inc. | System for managing thermal conduction on optical devices |
Also Published As
Publication number | Publication date |
---|---|
WO2001001451A2 (en) | 2001-01-04 |
WO2001001451A3 (en) | 2008-02-28 |
US6426686B1 (en) | 2002-07-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6426686B1 (en) | Microwave circuit packages having a reduced number of vias in the substrate | |
US5832598A (en) | Method of making microwave circuit package | |
US5014115A (en) | Coplanar waveguide semiconductor package | |
US5138436A (en) | Interconnect package having means for waveguide transmission of rf signals | |
KR100367936B1 (en) | High frequency integrated circuit device with laminated body | |
US5424693A (en) | Surface mountable microwave IC package | |
US6483406B1 (en) | High-frequency module using slot coupling | |
US5451818A (en) | Millimeter wave ceramic package | |
JP2002517099A (en) | Broadband RF port using coplanar waveguide and ball grid array input / output | |
US4901041A (en) | High-performance package for monolithic microwave integrated circuits | |
JPH04137655A (en) | IC package | |
JP2008543248A (en) | Inductance reduction connection structure for strengthening microwave and millimeter wave systems | |
US5852391A (en) | Microwave/millimeter-wave functional module package | |
US6891260B1 (en) | Integrated circuit package substrate with high density routing mechanism | |
US5783857A (en) | Integrated circuit package | |
US5426319A (en) | High-frequency semiconductor device including microstrip transmission line | |
EP1081989B1 (en) | High frequency wiring board and its connecting structure | |
US9093442B1 (en) | Apparatus and method for achieving wideband RF performance and low junction to case thermal resistance in non-flip bump RFIC configuration | |
US5023993A (en) | Method for manufacturing a high-performance package for monolithic microwave integrated circuits | |
US6777802B1 (en) | Integrated circuit package substrate with multiple voltage supplies | |
JP4646969B2 (en) | Semiconductor device | |
JP2008125038A (en) | High-frequency substrate structure and high-frequency package | |
JP2616698B2 (en) | Composite high frequency circuit module | |
Dufour et al. | Microwave multi-chip module utilizing aluminum silicon carbide with in-situ cast components and high density interconnect technology | |
JP3556470B2 (en) | High frequency module |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: CIRCUIT COMPONENTS, INC., ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DOURIET, DANIEL F.;HERNANDEZ, JORGE M.;RAMACHANDRA, M.P.;REEL/FRAME:010048/0285;SIGNING DATES FROM 19990528 TO 19990606 |
|
AS | Assignment |
Owner name: MICROSUBSTRATES CORPORATION, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CIRCUIT COMPONENTS, INCORPORATED A CORPORATION OF THE STATE OF ARIZONA;REEL/FRAME:011652/0021 Effective date: 20010313 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
CC | Certificate of correction | ||
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20100730 |