US20020060336A1 - Voltage stabilizer of embedded flash memory - Google Patents
Voltage stabilizer of embedded flash memory Download PDFInfo
- Publication number
- US20020060336A1 US20020060336A1 US09/829,290 US82929001A US2002060336A1 US 20020060336 A1 US20020060336 A1 US 20020060336A1 US 82929001 A US82929001 A US 82929001A US 2002060336 A1 US2002060336 A1 US 2002060336A1
- Authority
- US
- United States
- Prior art keywords
- voltage
- coupled
- input
- terminal
- output terminal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/30—Power supply circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/10—Aspects relating to interfaces of memory device to external buses
- G11C2207/104—Embedded memory devices, e.g. memories with a processing device on the same die or ASIC memory designs
Definitions
- the invention relates in general to a voltage stabilizer. More particularly, the invention relates to a voltage stabilizer of an embedded flash memory.
- a reference memory cell near a bit line voltage is compared with a selected memory cell.
- FIG. 1 a structure to compare the reference memory cell with the selected memory cell is illustrated.
- the structure comprises a bit line decoder 10 , a word line decoder 12 , a memory cell 14 , a current-to-voltage converter 16 , a reference word line 18 , a reference memory cell 20 , a reference voltage 22 and a voltage sense amplifier 24 .
- An output of the bit line decoder 10 is coupled to a drain of the memory cell 14 .
- An output of the word line decoder 12 is coupled to a gate of the memory cell 14 .
- a source of the memory cell 14 is coupled to a ground voltage Vss.
- the output of the bit line decoder 10 is further coupled to the current-to-voltage converter 16 .
- a gate of the reference memory cell 20 at the other side is coupled to the reference word line 18 .
- a drain of the reference memory cell 20 is coupled to another bit line decoder (not shown), and a source thereof is coupled to the ground voltage Vss.
- a drain of the reference memory cell 20 is coupled to the reference voltage 22 . That is, both the drain of the reference memory cell 22 and the current-to-voltage converter 16 are coupled to the voltage sense amplifier 24 .
- the above structure is used to detect the Vt distribution of memory cells on a chip, so as to trace the problems in fabrication process and to maintain a correct access.
- the structure is restricted by the variation range of the VDD.
- the variation of the VDD exceeds ⁇ 10%, the word line voltage dependent on the VDD has a significant variation.
- the reference voltage bias node applied to the voltage sense amplifier 24 is shifted to cause an error access.
- the stabilizer of the embedded flash memory comprises a voltage inspector, an annular oscillator, a frequency band interstitial voltage and stabilized clock generator, a switching controller, a charge pump, an NMOS transistor, a first resistor, a second resistor, a comparator, a PMOS transistor, a first capacitor and a second capacitor.
- the voltage inspector receives a voltage to perform a range inspection, so as to select a value higher or lower than a standard value.
- the input voltage is output from a first output terminal.
- the input voltage is output from a second output terminal.
- the annular oscillator generates a clock signal.
- the frequency band interstitial voltage and stabilized clock generator is coupled to the annular oscillator and the voltage inspector to generate a stabilized clock signal after receiving the clock signal, and to output a frequency band interstitial voltage to the voltage inspector as a power supply.
- the switching controller is coupled to the first output terminal of the voltage inspector. When a voltage is input, the switching controller is conducted to output the fixed voltage to the final output terminal.
- the charge pump is coupled to the second output terminal of the voltage inspector, the frequency band interstitial voltage and stabilized clock generator to receive the stabilized clock signal. When the input voltage is lower than the standard value, the input voltage is received and charged to a fixed voltage. The fixed voltage is output from the output terminal.
- the NMOS transistor has a gate coupled to the second output terminal of the voltage inspector to receive the input voltage and a source coupled to the ground voltage.
- the first resistor has one terminal coupled to a drain of the NMOS transistor, and the other terminal coupled to one terminal of the second resistor.
- the other terminal of the second resistor is coupled to the final output terminal.
- the comparator comprises a first input terminal, a second input terminal, a third input terminal and an output terminal.
- the first input terminal is to receive the frequency band interstitial voltage
- the second input terminal is coupled between the first and the second resistors
- the third input terminal is coupled to an output terminal of the charge pump to control the operation of the comparator.
- a gate of the PMOS transistor is coupled to the output terminal of the comparator.
- a source of the PMOS transistor is coupled to the output terminal of the charge pump.
- a drain of the PMOS transistor is coupled to the final output terminal.
- the first capacitor C 1 is coupled between the source of the PMOS transistor and the ground voltage.
- the second capacitor C 2 is coupled between the final output terminal and the ground voltage.
- the frequency band interstitial voltage is 1.25 V.
- the resistance ratio of the first resistor R 1 and the second resistor R 2 is 1:3.
- FIG. 1 shows a conventional structure to compare a reference memory cell near a bit line voltage with a selected memory cell
- FIG. 2 shows an embodiment of a VCC 5 stabilizer of an embedded flash memory to provide a power source for a word line decoder
- FIG. 3 shows the application of the stabilizer of the embedded flash memory to the bit line of a selected memory cell.
- a voltage stabilizer of the embedded flash memory is designed to generate a fixed voltage range as shown in FIG. 2.
- the structures which have been illustrated in FIG. 1 are not repeated here.
- the VCC 5 stabilized voltage generator 25 that is, the voltage stabilizer of the embedded flash memory provided by the invention, and the potential shifter 26 are added.
- the VCC 5 generator 25 constantly generates a fixed voltage VCC 5 to the potential shifter 26 , accompanied by the output voltage of the word line decoder 27 , the low voltage is directly output from the potential shifter 26 to the gate of the memory cell 28 .
- the VCC 5 generator 25 generates the fixed voltage VCC 5 , the high voltage is output from the potential shifter 26 to the gate of the memory cell 28 .
- VCC 5 generated by the VCC 5 generator 25 that is, the stabilizer of the embedded flash memory, is given as follows.
- the stabilizer of the embedded flash memory comprises a voltage inspector 30 , an annular oscillator 32 , a frequency band interstitial voltage and stabilized clock generator 34 , a switching controller 36 , a charge pump 38 , an NMOS transistor 40 , a first resistor 42 , a second resistor 44 , a comparator 46 , a PMOS transistor 48 , a first capacitor 50 and a second capacitor 52 .
- an input voltage VDD with a wide variation range (for example, ranging from about 2.4 V to about 5.5 V) is input to the voltage inspector 30 .
- a voltage range inspection is performed with a determined standard value (for example, 4.5 V in this embodiment).
- the input voltage VDD is higher than the standard value, that is, 5.5 ⁇ VDD ⁇ 4.5
- the input voltage VDD is referred as a normal voltage and output from a first output terminal 54 of the voltage inspector 30 .
- the input voltage VDD is lower than the standard value, that is 4.5 ⁇ VDD ⁇ 2.4
- the input voltage is referred as a low voltage and output from a second output terminal 56 of the voltage inspector 30 .
- the annular oscillator 32 generates a clock signal Clock to the frequency band interstitial voltage and stabilized clock generator 34 which is coupled to the annular oscillator 32 .
- a stabilized clock signal CLK 25 is generated and connected to the voltage inspector 30 to provide a frequency band interstitial voltage Vbg as a power source.
- the frequency band interstitial voltage Vbg is fixed as 1.25.
- the input voltage VDD When the input voltage VDD is lower than 5.5 V and higher than 4.5 V, the input voltage VDD is output from the first output terminal 54 to the switching controller 36 .
- the switching controller 36 is thus conducted to directly output a fixed voltage Vc to a final output terminal VCC 5 .
- the input voltage VDD When the input voltage VDD is lower than 4.5 V and higher than 2.4 V, the input voltage VDD is output to the charge pump 38 .
- the input voltage VDD lower than 4.5 V With the operation of the stabilized clock signal CLK 25 input from the frequency band interstitial voltage clock generator 34 , the input voltage VDD lower than 4.5 V is charged to a sufficient high voltage (larger than 5 V).
- a fixed voltage VCC 5 of about 4.75 V ⁇ 5% is output from the output terminal 60 .
- the fixed voltage has a stablized range between about 2.4 V and about 5.6 V and the variation according to temperature is about 50 ppm/° C.
- the gate of the NMOS transistor 40 also receives the input voltage VDD output from the second output terminal 56 of the voltage inspector 30 .
- the source of the NMOS transistor 40 is coupled to a ground voltage, and a drain of the NMOS transistor 40 coupled to one terminal of the first resistor (R 1 ) 42 that has the other terminal coupled to one terminal of the second resistor (R 2 ) 44 .
- the other terminal of the second resistor 44 is coupled to a final output terminal VCC 5 .
- the above first resistor (R 1 ) 42 and the second resistor (R 2 ) 44 are 1:3.
- the comparator 46 comprises a first input terminal 62 to receive the frequency band interstitial voltage Vbg, a second input terminal 64 coupled between the first and the second resistors 42 and 44 , and a third input terminal 66 coupled to an output terminal 60 of the charge pump 38 .
- a gate of the PMOS transistor 48 is coupled to the output terminal 68 of the comparator 46 .
- a drain of the PMOS transistor 48 is coupled to the output terminal 60 of the charge pump 38 .
- a source of the PMOS transistor 48 is coupled to the final output terminal VCC 5 .
- the first capacitor 50 is coupled between the source of the PMOS transistor 48 and the ground voltage.
- the second capacitor 52 is coupled between the final output terminal VCC 5 and the ground voltage.
- the high voltage output from the output terminal 60 of the charge pump 38 is a power supply for operation of the comparator 46 .
- the input voltage VDD is fed into the gate of the NMOS transistor 40 to conduct the NMOS transistor 40 .
- the second capacitor 52 is charged to the fixed voltage Vc (about 4.75 V).
- the discharge is performed from the second resistor (R 2 ) 44 and the first resistor (RI) 42 .
- the voltage at the second output terminal 64 between the first resistor 42 and the second resistor 44 is lower then 1.2 V.
- the frequency band interstitial voltage Vbg is fixed as 1.25 V.
- the output of the comparator 46 is maintained at “0”. As a result, the PMOS transistor 48 is conducted. The output voltage of the output terminal 60 of the charge pump 38 is pulled up and output to the final terminal VCC 5 . When the voltage VCC 5 is high (>4.75 V), the second output terminal 64 has a voltage higher than 1.2 V. The output of the comparator 46 is “1”. As a result, the PMOS transistor 48 is turned off. The charging process to the capacitor C 2 is stopped. Therefore, the voltage VCC 5 is maintained at the fixed voltage (about 4.75 V ⁇ 5%).
- the second output terminal 56 stops outputting the input voltage, so that the NMOS transistor 40 can not be conducted, and the input voltage is not supplied to the charge pump 38 for operation.
- the above process is no longer performed. In contrast, the process is performed via the first terminal 54 .
- the voltage VCC 5 is directly supplied by the fixed voltage Vc to save power consumption when the normal voltage source is not operating.
- FIG. 2 combining the voltage stabilizer of the embedded flash memory with the structure as shown in FIG. 1 is given here.
- the difference between FIG. 1 and FIG. 2 is the addition of the VCC 5 generator 25 and the potential shifter 26 . Since the VCC 5 generator 25 constantly generates a fixed voltage to the potential shifter 26 , the word line decoder 27 outputs a voltage (low voltage 0 and high voltage VDD). The low voltage 0 is directly output from the potential shifter 26 to the gate of the memory cell 28 .
- the high voltage is the Voltage VCC 5 generated by the VCC 5 generator and is output from the potential shifter 26 to the gate of the memory cell 28 .
- the voltage stabilizer of the embedded flash memory modulates a voltage VDD with a significant variation to a fixed voltage to be output.
- the voltage received at the bit line is thus fixed to avoid error access.
Landscapes
- Read Only Memory (AREA)
Abstract
A voltage stabilizer of an embedded flash memory to modulate an input voltage VDD with a wide range of variation to a fixed voltage as an output. The voltage at the bit line of the selected memory cell can be fixed to avoid error access. The voltage stablizer of the embedded flash memory performs a voltage range inspection using a voltage inspector. Comparing to a standard value, an input voltage higher or lower than the standard value is output from a first terminal or a second terminal, respectively. The input voltage output from the first or second terminals is then stabilized to output a fixed voltage.
Description
- This application claims the priority benefit of Taiwan application serial no. 89124860, filed Nov. 23, 2000.
- 1. Field of the Invention
- The invention relates in general to a voltage stabilizer. More particularly, the invention relates to a voltage stabilizer of an embedded flash memory.
- 2. Description of the Related Art
- During the access of a flash memory, methods to indicate high threshold voltage and low threshold voltage are different. In one conventional method, a reference memory cell near a bit line voltage is compared with a selected memory cell. As shown in FIG. 1, a structure to compare the reference memory cell with the selected memory cell is illustrated. The structure comprises a
bit line decoder 10, aword line decoder 12, amemory cell 14, a current-to-voltage converter 16, areference word line 18, areference memory cell 20, areference voltage 22 and avoltage sense amplifier 24. - An output of the
bit line decoder 10 is coupled to a drain of thememory cell 14. An output of theword line decoder 12 is coupled to a gate of thememory cell 14. A source of thememory cell 14 is coupled to a ground voltage Vss. The output of thebit line decoder 10 is further coupled to the current-to-voltage converter 16. A gate of thereference memory cell 20 at the other side is coupled to thereference word line 18. A drain of thereference memory cell 20 is coupled to another bit line decoder (not shown), and a source thereof is coupled to the ground voltage Vss. A drain of thereference memory cell 20 is coupled to thereference voltage 22. That is, both the drain of thereference memory cell 22 and the current-to-voltage converter 16 are coupled to thevoltage sense amplifier 24. - The above structure is used to detect the Vt distribution of memory cells on a chip, so as to trace the problems in fabrication process and to maintain a correct access. However, the structure is restricted by the variation range of the VDD. When the variation of the VDD exceeds ±10%, the word line voltage dependent on the VDD has a significant variation. Thus, the reference voltage bias node applied to the
voltage sense amplifier 24 is shifted to cause an error access. - The invention provides a voltage stabilizer of an embedded flash memory. After receiving and processing an input voltage, a fixed voltage is output.
- The stabilizer of the embedded flash memory comprises a voltage inspector, an annular oscillator, a frequency band interstitial voltage and stabilized clock generator, a switching controller, a charge pump, an NMOS transistor, a first resistor, a second resistor, a comparator, a PMOS transistor, a first capacitor and a second capacitor.
- The voltage inspector receives a voltage to perform a range inspection, so as to select a value higher or lower than a standard value. When the value is higher than the standard value, the input voltage is output from a first output terminal. When the value is lower than the standard value, the input voltage is output from a second output terminal.
- The annular oscillator generates a clock signal. The frequency band interstitial voltage and stabilized clock generator is coupled to the annular oscillator and the voltage inspector to generate a stabilized clock signal after receiving the clock signal, and to output a frequency band interstitial voltage to the voltage inspector as a power supply.
- The switching controller is coupled to the first output terminal of the voltage inspector. When a voltage is input, the switching controller is conducted to output the fixed voltage to the final output terminal. The charge pump is coupled to the second output terminal of the voltage inspector, the frequency band interstitial voltage and stabilized clock generator to receive the stabilized clock signal. When the input voltage is lower than the standard value, the input voltage is received and charged to a fixed voltage. The fixed voltage is output from the output terminal.
- The NMOS transistor has a gate coupled to the second output terminal of the voltage inspector to receive the input voltage and a source coupled to the ground voltage. The first resistor has one terminal coupled to a drain of the NMOS transistor, and the other terminal coupled to one terminal of the second resistor. The other terminal of the second resistor is coupled to the final output terminal. The comparator comprises a first input terminal, a second input terminal, a third input terminal and an output terminal. The first input terminal is to receive the frequency band interstitial voltage, the second input terminal is coupled between the first and the second resistors, and the third input terminal is coupled to an output terminal of the charge pump to control the operation of the comparator. A gate of the PMOS transistor is coupled to the output terminal of the comparator. A source of the PMOS transistor is coupled to the output terminal of the charge pump. A drain of the PMOS transistor is coupled to the final output terminal. The first capacitor C1 is coupled between the source of the PMOS transistor and the ground voltage. The second capacitor C2 is coupled between the final output terminal and the ground voltage.
- The frequency band interstitial voltage is 1.25 V. The resistance ratio of the first resistor R1 and the second resistor R2 is 1:3.
- Both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
- FIG. 1 shows a conventional structure to compare a reference memory cell near a bit line voltage with a selected memory cell;
- FIG. 2 shows an embodiment of a VCC5 stabilizer of an embedded flash memory to provide a power source for a word line decoder; and
- FIG. 3 shows the application of the stabilizer of the embedded flash memory to the bit line of a selected memory cell.
- As mentioned above, as the embedded flash memory is restricted by the variation limit of VDD±10%, the bias node of the
voltage sense amplifier 24 is shifted to cause error access. Therefore, in the invention, a voltage stabilizer of the embedded flash memory is designed to generate a fixed voltage range as shown in FIG. 2. The structures which have been illustrated in FIG. 1 are not repeated here. In FIG. 2, the VCC5 stabilizedvoltage generator 25, that is, the voltage stabilizer of the embedded flash memory provided by the invention, and thepotential shifter 26 are added. As theVCC5 generator 25 constantly generates a fixed voltage VCC5 to thepotential shifter 26, accompanied by the output voltage of theword line decoder 27, the low voltage is directly output from thepotential shifter 26 to the gate of thememory cell 28. Similarly, as theVCC5 generator 25 generates the fixed voltage VCC5, the high voltage is output from thepotential shifter 26 to the gate of thememory cell 28. - Referring to FIG. 2 and FIG. 3, a detailed description of the fixed voltage VCC5 generated by the
VCC5 generator 25, that is, the stabilizer of the embedded flash memory, is given as follows. - The stabilizer of the embedded flash memory comprises a
voltage inspector 30, anannular oscillator 32, a frequency band interstitial voltage and stabilizedclock generator 34, a switchingcontroller 36, acharge pump 38, anNMOS transistor 40, afirst resistor 42, a second resistor 44, acomparator 46, aPMOS transistor 48, afirst capacitor 50 and asecond capacitor 52. - During the operation, an input voltage VDD with a wide variation range (for example, ranging from about 2.4 V to about 5.5 V) is input to the
voltage inspector 30. A voltage range inspection is performed with a determined standard value (for example, 4.5 V in this embodiment). When the input voltage VDD is higher than the standard value, that is, 5.5≧VDD≧4.5, the input voltage VDD is referred as a normal voltage and output from afirst output terminal 54 of thevoltage inspector 30. When the input voltage VDD is lower than the standard value, that is 4.5≧VDD≧2.4, the input voltage is referred as a low voltage and output from asecond output terminal 56 of thevoltage inspector 30. Meanwhile, theannular oscillator 32 generates a clock signal Clock to the frequency band interstitial voltage and stabilizedclock generator 34 which is coupled to theannular oscillator 32. After receiving the clock signal Clock, a stabilized clock signal CLK25 is generated and connected to thevoltage inspector 30 to provide a frequency band interstitial voltage Vbg as a power source. The frequency band interstitial voltage Vbg is fixed as 1.25. - When the input voltage VDD is lower than 5.5 V and higher than 4.5 V, the input voltage VDD is output from the
first output terminal 54 to the switchingcontroller 36. The switchingcontroller 36 is thus conducted to directly output a fixed voltage Vc to a final output terminal VCC5. When the input voltage VDD is lower than 4.5 V and higher than 2.4 V, the input voltage VDD is output to thecharge pump 38. With the operation of the stabilized clock signal CLK25 input from the frequency band interstitialvoltage clock generator 34, the input voltage VDD lower than 4.5 V is charged to a sufficient high voltage (larger than 5 V). A fixed voltage VCC5 of about 4.75 V±5% is output from theoutput terminal 60. In this embodiment, the fixed voltage has a stablized range between about 2.4 V and about 5.6 V and the variation according to temperature is about 50 ppm/° C. - In addition, the gate of the
NMOS transistor 40 also receives the input voltage VDD output from thesecond output terminal 56 of thevoltage inspector 30. The source of theNMOS transistor 40 is coupled to a ground voltage, and a drain of theNMOS transistor 40 coupled to one terminal of the first resistor (R1) 42 that has the other terminal coupled to one terminal of the second resistor (R2) 44. The other terminal of the second resistor 44 is coupled to a final output terminal VCC5. The above first resistor (R1) 42 and the second resistor (R2) 44 are 1:3. - The
comparator 46 comprises afirst input terminal 62 to receive the frequency band interstitial voltage Vbg, asecond input terminal 64 coupled between the first and thesecond resistors 42 and 44, and athird input terminal 66 coupled to anoutput terminal 60 of thecharge pump 38. A gate of thePMOS transistor 48 is coupled to theoutput terminal 68 of thecomparator 46. A drain of thePMOS transistor 48 is coupled to theoutput terminal 60 of thecharge pump 38. A source of thePMOS transistor 48 is coupled to the final output terminal VCC5. Thefirst capacitor 50 is coupled between the source of thePMOS transistor 48 and the ground voltage. Thesecond capacitor 52 is coupled between the final output terminal VCC5 and the ground voltage. - When the input voltage VDD is lower than 4.5 V and higher than 2.4 V, the high voltage output from the
output terminal 60 of thecharge pump 38 is a power supply for operation of thecomparator 46. Meanwhile, the input voltage VDD is fed into the gate of theNMOS transistor 40 to conduct theNMOS transistor 40. Thesecond capacitor 52 is charged to the fixed voltage Vc (about 4.75 V). When the voltage VCC5 is too low (<4.5 V), the discharge is performed from the second resistor (R2) 44 and the first resistor (RI) 42. The voltage at thesecond output terminal 64 between thefirst resistor 42 and the second resistor 44 is lower then 1.2 V. The frequency band interstitial voltage Vbg is fixed as 1.25 V. The output of thecomparator 46 is maintained at “0”. As a result, thePMOS transistor 48 is conducted. The output voltage of theoutput terminal 60 of thecharge pump 38 is pulled up and output to the final terminal VCC5. When the voltage VCC5 is high (>4.75 V), thesecond output terminal 64 has a voltage higher than 1.2 V. The output of thecomparator 46 is “1”. As a result, thePMOS transistor 48 is turned off. The charging process to the capacitor C2 is stopped. Therefore, the voltage VCC5 is maintained at the fixed voltage (about 4.75 V±5%). If the input voltage is raised to higher than the normal voltage 4.5 V, thesecond output terminal 56 stops outputting the input voltage, so that theNMOS transistor 40 can not be conducted, and the input voltage is not supplied to thecharge pump 38 for operation. The above process is no longer performed. In contrast, the process is performed via thefirst terminal 54. The voltage VCC5 is directly supplied by the fixed voltage Vc to save power consumption when the normal voltage source is not operating. - In the above voltage stabilizer of the embedded flash memory, the VDD with a large variation is output within a fixed voltage range, according to whether it is lower or higher than a fixed voltage. To further depict the invention, a description, FIG. 2, combining the voltage stabilizer of the embedded flash memory with the structure as shown in FIG. 1 is given here. The difference between FIG. 1 and FIG. 2 is the addition of the
VCC5 generator 25 and thepotential shifter 26. Since theVCC5 generator 25 constantly generates a fixed voltage to thepotential shifter 26, theword line decoder 27 outputs a voltage (low voltage 0 and high voltage VDD). The low voltage 0 is directly output from thepotential shifter 26 to the gate of thememory cell 28. The high voltage is the Voltage VCC5 generated by the VCC5 generator and is output from thepotential shifter 26 to the gate of thememory cell 28. - According to the above, the voltage stabilizer of the embedded flash memory modulates a voltage VDD with a significant variation to a fixed voltage to be output. The voltage received at the bit line is thus fixed to avoid error access.
- Other embodiments of the invention will appear to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.
Claims (5)
1. A voltage stabilizer of an embedded flash memory to output a fixed voltage at a final output terminal after receiving and processing an input voltage ranged between a first voltage level and a second voltage level, wherein the second voltage level is higher than the first voltage level, the voltage stabilizer comprising:
a voltage inspector, to receive the input voltage and to perform a range inspection, so as to determine whether the input voltage is higher or lower than a standard value, and when the input voltage is higher than the standard value, the input voltage is output from a first output terminal of the voltage inspector, and when the input voltage is lower than the standard value, the input voltage is output from a second output terminal of the voltage inspector;
an annular oscillator, to generate a clock signal;
a frequency band interstitial voltage and stabilized clock generator, coupled to the annular oscillator and the voltage inspector, to generate a stabilized clock signal after receiving the clock signal, and to output a frequency band interstitial voltage to the voltage inspector as a power source;
a switching controller, coupled to the first output terminal of the voltage inspector, when the input voltage is input, the switching controller is conducted to output the fixed voltage to the final output terminal,
a charge pump, coupled to the second output terminal of the voltage inspector, the frequency band interstitial voltage and stabilized clock generator to receive the stabilized clock signal, and when the input voltage is lower than the standard value, the charge pump receives the input voltage to charge up to a sufficient voltage, and the fixed voltage is output from an output terminal of the charge pump, wherein the fixed voltage has a stabilized range between the first voltage level and the second voltage level;
an NMOS transistor, comprising a gate coupled to the second output terminal of the voltage inspector to receive the input voltage and a source coupled to a ground voltage;
a first resistor, comprising one terminal coupled to a drain of the NMOS transistor;
a second resistor, with one terminal coupled to the other terminal of the first resistor, and the other terminal coupled to the final terminal;
a comparator, comprising a first input terminal, a second input terminal, a third input terminal and an output terminal, wherein the first input terminal receives the frequency band interstitial voltage, the second input terminal is coupled between the first and the second resistors, and the third input terminal is coupled to the output terminal of the charge pump to control an operation of the comparator;
a PMOS transistor, comprising a gate coupled to the output terminal of the comparator, a source coupled to the output terminal of the charge pump, and a drain coupled to the final output terminal;
a first capacitor, coupled between the source of the PMOS transistor and ground voltage; and
a second capacitor, coupled to the final output terminal and the ground voltage.
2. The voltage stabilizer according to claim 1 , wherein the first voltage level is about 2.4 V.
3. The voltage stabilizer according to claim 1 , wherein the second voltage level is about 5.6 V.
4. The voltage stabilizer according to claim 1 , wherein the frequency band interstitial voltage is about 1.25 V.
5. The voltage stabilizer according to claim 1 , wherein the first resistor and the second resistor has a resistance ratio of about 1:3.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW089124860A TW478153B (en) | 2000-11-23 | 2000-11-23 | Automatic voltage regulator of embedded flash memory |
TW89124860 | 2000-11-23 |
Publications (2)
Publication Number | Publication Date |
---|---|
US6388923B1 US6388923B1 (en) | 2002-05-14 |
US20020060336A1 true US20020060336A1 (en) | 2002-05-23 |
Family
ID=21662054
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/829,290 Expired - Lifetime US6388923B1 (en) | 2000-11-23 | 2001-04-09 | Voltage stabilizer of embedded flash memory |
Country Status (2)
Country | Link |
---|---|
US (1) | US6388923B1 (en) |
TW (1) | TW478153B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040230771A1 (en) * | 2003-01-31 | 2004-11-18 | Stmicroelectronics S.R.L. | Reconfigurable signal processing IC with an embedded flash memory device |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7062738B1 (en) * | 2002-07-25 | 2006-06-13 | Taiwan Semiconductor Manufacturing Company | Flash memory compiler with flexible configurations |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6002614A (en) * | 1991-02-08 | 1999-12-14 | Btg International Inc. | Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell |
-
2000
- 2000-11-23 TW TW089124860A patent/TW478153B/en not_active IP Right Cessation
-
2001
- 2001-04-09 US US09/829,290 patent/US6388923B1/en not_active Expired - Lifetime
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040230771A1 (en) * | 2003-01-31 | 2004-11-18 | Stmicroelectronics S.R.L. | Reconfigurable signal processing IC with an embedded flash memory device |
US7360068B2 (en) * | 2003-01-31 | 2008-04-15 | Stmicroelectronics S.R.L. | Reconfigurable signal processing IC with an embedded flash memory device |
Also Published As
Publication number | Publication date |
---|---|
US6388923B1 (en) | 2002-05-14 |
TW478153B (en) | 2002-03-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8085085B1 (en) | Substrate bias feedback scheme to reduce chip leakage power | |
US7489184B2 (en) | Device and method for generating a low-voltage reference | |
JP3512332B2 (en) | Internal voltage generation circuit | |
US7642815B2 (en) | Sense amplifier | |
US6021067A (en) | Circuit of sensing a fuse cell in a flash memory | |
US8208317B2 (en) | Semiconductor memory device | |
US6094394A (en) | Sense amplifier for non-volatile memory devices | |
US6864693B2 (en) | Semiconductor integrated circuit with negative voltage generation circuit, test method for the same, and recording device and communication equipment having the same | |
US20040042319A1 (en) | Semiconductor memory device informing internal voltage level using ready/busy pin | |
US7649406B2 (en) | Short-circuit charge-sharing technique for integrated circuit devices | |
US6362661B1 (en) | Sense amplifier for use in a semiconductor memory device | |
US6498757B2 (en) | Structure to inspect high/low of memory cell threshold voltage using current mode sense amplifier | |
US6480421B2 (en) | Circuit for reading non-volatile memories | |
US6388923B1 (en) | Voltage stabilizer of embedded flash memory | |
US20030122590A1 (en) | Low voltage detector | |
US7583107B2 (en) | Sense amplifier circuit for low voltage applications | |
US6894934B2 (en) | Non-volatile memory cell sensing circuit, particularly for low power supply voltages and high capacitive load values | |
US20020024839A1 (en) | Ferroelectric memory | |
US8111561B2 (en) | Bulk bias voltage generating device and semiconductor memory apparatus including the same | |
US7084675B2 (en) | Circuit and method of generating a boosted voltage | |
US6759866B2 (en) | Semiconductor integrated circuit and a testing method thereof | |
US6337598B1 (en) | Reference voltage generating device and generating method of the same | |
JP2001160295A (en) | Semiconductor integrated circuit | |
KR100837803B1 (en) | Voltage detection device and internal voltage generator including the same | |
KR100554135B1 (en) | Wordline Bootstrap Circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MACRONIX INTERNATIONAL CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KUO, JEW-YONG;SUN, ALBERT;REEL/FRAME:011721/0669;SIGNING DATES FROM 20010301 TO 20010306 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |