US20020050407A1 - Ground via structures in semiconductor packages - Google Patents
Ground via structures in semiconductor packages Download PDFInfo
- Publication number
- US20020050407A1 US20020050407A1 US10/013,177 US1317701A US2002050407A1 US 20020050407 A1 US20020050407 A1 US 20020050407A1 US 1317701 A US1317701 A US 1317701A US 2002050407 A1 US2002050407 A1 US 2002050407A1
- Authority
- US
- United States
- Prior art keywords
- package
- ground
- interconnect substrate
- ground plane
- flex tape
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/544—Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54473—Marks applied to semiconductor devices or parts for use after dicing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54473—Marks applied to semiconductor devices or parts for use after dicing
- H01L2223/54486—Located on package parts, e.g. encapsulation, leads, package substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/4824—Connecting between the body and an opposite side of the item with respect to the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/49105—Connecting at different heights
- H01L2224/49109—Connecting at different heights outside the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01014—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01023—Vanadium [V]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01042—Molybdenum [Mo]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
- H01L2924/15155—Shape the die mounting substrate comprising a recess for hosting the device the shape of the recess being other than a cuboid
- H01L2924/15157—Top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15158—Shape the die mounting substrate being other than a cuboid
- H01L2924/15162—Top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/15165—Monolayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/15321—Connection portion the connection portion being formed on the die mounting surface of the substrate being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30107—Inductance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0216—Reduction of cross-talk, noise or electromagnetic interference
- H05K1/0218—Reduction of cross-talk, noise or electromagnetic interference by printed shielding conductors, ground planes or power plane
- H05K1/0219—Printed shielding conductors for shielding around or between signal conductors, e.g. coplanar or coaxial printed shielding conductors
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
Definitions
- the present invention relates generally to the packaging of integrated circuits, and more particularly to tape ball grid array (TBGA) semiconductor device packages having ground vias, and methods for manufacturing ground vias in TBGAs.
- TBGA tape ball grid array
- FIG. 1 shows a prior art “cavity down” BGA package 5 having a multi-layer printed circuit board (PCB) substrate and a metal heat spreader 10 as disclosed by R. C. Marrs et al. in U.S. Pat. No. 5,583,378.
- the cavity is defined by PCB interconnect metal layers 14 , 16 and 18 , which are patterned over dielectric layers 24 .
- the multiple layer PCB is formed by alternating layers of metal (i.e., 14 , 16 and 18 ) and dielectric layers (i.e., 24 ), which may be a BT resin dielectric available from Mitsubishi Gas & Chemical Co. of Japan.
- Bonding shelves 28 are defined as part of each of the patterned metal layers 14 and 16 , and are used for wire bonds 26 .
- wire bonds 26 may be electrically interconnected to a semiconductor die 12 that is shown attached to the heat spreader 10 with a die attach epoxy 13 .
- a plurality of vias 30 may be used.
- the minimum metal trace width is about 100 microns
- at least four metal layers are needed to interconnect about five rows of solder balls 20 , and even more metal layers are needed when power and ground planes are required.
- the PCB substrate alone inevitably grows to thicknesses greater than 0.7 mm, thereby substantially increasing the cost of manufacturing the packaging arrangement.
- thicker substrates have poor heat dissipation performance and reduced package reliability.
- the multiple metal layers required to complete complex circuit routing tends to increase the number of metal traces and via interconnects.
- an increase in trace length and density typically contributes to an increase in trace inductance as well as electrical noise associated with electrical reflections.
- FIG. 2 is another example of a cavity down BGA package 50 having a “flex tape interconnect substrate” 16 attached to a heat spreader 10 as disclosed by M. Karnezos in U.S. Pat. No. 5,397,921, and hereby incorporated by reference.
- a cavity 15 is an integral feature of the heat spreader 10 , that is typically defined by an etching operation.
- etching A particular drawback of etching is that the side walls of cavity 15 may be quite uneven and sometimes produces pointy edges around the mouth of the cavity 15 . These pointy edges act as stress concentration points which cause cracks in the encapsulation and in turn reduce the package reliability.
- the flex tape interconnect substrate 16 is attached directly to the heat spreader 10 via an adhesive 23 .
- the flex tape interconnect substrate 16 is designed such that a gold or silver plated ground ring 21 , of the heat spreader 10 , is left exposed around a cavity 15 .
- the plated ground ring 21 is therefore made available for wire bonds 26 ′′ that connect to die 12 .
- Other bonding wires 26 ′ may typically be used for interconnecting die 12 to various signal, power and ground lines that interconnect to selected solder balls 20 .
- the flex tape interconnect substrate 16 also includes a first dielectric layer 25 , a single metal routing layer 18 ′ and a second dielectric 36 .
- Typical flex tape interconnect substrates are usually custom ordered to a packaging designer's specifications from companies such as Sumitomo Metal and Mining Co. of Japan. As is well known, when complex applications demand additional signal routing to the die 12 , additional solder balls 20 will be needed, thereby requiring the flex tape interconnect substrate to have more than one metal layer. Although multi-metal flex tape interconnect substrates may be designed, the overall semiconductor package cost can potentially double with each additional metal layer.
- the semiconductor die 12 being directly attached to the cavity 15 provides a lower heat resistive path through the heat spreader compared to the package of FIG. 1, the package may suffer from delamination at the interface between the die attach epoxy 13 and the heat spreader 10 .
- the delamination is believed to occur when cavity 15 begins to bow in response to increased temperatures produced when semiconductor die 12 is operational.
- the cavity 15 bottom is only about one third the thickness of the heat spreader 10 main body, it will naturally tend to bow and differentially expand under elevated temperatures.
- a number of techniques used to combat delamination include increasing the adhesion strength of the die attach epoxy 13 and encapsulation 22 to the cavity 15 surfaces.
- the increased adhesion is typically achieved by treating the cavity 15 surfaces with a thick metal oxide.
- applying the thick metal oxide to the cavity 15 surfaces is very expensive.
- the thick metal oxide is incompatible with the silver plating operations used on the one-piece heat spreader 10 , thereby requiring more expensive gold plating operations.
- the encapsulation compound 22 also naturally absorbs moisture that may be confined within the cavity 15 .
- the confined moisture becomes expanding steam during subsequent solder reflow operations that range in temperatures up to 220 degrees Celsius.
- the confined steam expands in an outward direction causing a well known “popcorn” cracking in the encapsulation 22 .
- the cost of a typical one-piece heat spreader is particularly high due to the multiple fabrication operations needed to etch the cavity 15 to a sufficient depth, and metal oxide coatings. Furthermore, because heat spreaders are typically manufactured in strips having a number of package sites, if one package site is defective, the entire strip is oftentimes scrapped in an attempt to minimize losses.
- the present invention provides a method for efficiently manufacturing semiconductor packages.
- the semiconductor packages are preferably tape ball grid arrays (TBGAs), which incorporate inventive ground via structures and methods for forming the same.
- the structure of the semiconductor package preferably includes a heat spreader, a separate ground plane, and a tape interconnect substrate.
- the via is preferably made directly through the tape interconnect substrate to the underlying ground plane.
- the via is then filled with a solder ball, reflowed, and then another solder ball is placed and reflowed to establish electrical integrity.
- the TBGA package in accordance with one embodiment of the present invention also provides improved heat dissipation, lower electrical noise, and improved density.
- the TBGA package of the present invention is thinner, lighter and is less expensive to manufacture compared to prior art TBGA packages.
- a package for a semiconductor chip includes a ground conducting layer.
- a one metal layer interconnect substrate is attached to the ground conducting layer.
- the one metal layer interconnect substrate includes a via hole defining a path to the ground conducting layer.
- a conductive material substantially filling the path defined by the via hole is provided. The conductive material is in contact with the ground conducting layer.
- a semiconductor package having a one metal layer interconnect substrate includes forming an electrical connection through the one metal layer interconnect substrate down to a ground plane.
- the method also includes: (a) defining at least one via hole through the one metal layer interconnect substrate; (b) filling the at least one via hole of the one metal layer interconnect substrate with a first solder ball; (c) reflowing the first solder ball; (d) placing a second solder ball over the reflowed first solder ball; and (e) reflowing the second solder ball to attach the second solder ball to the reflowed first solder ball.
- the reflowed first solder ball and the reflowed second solder ball form a ground via connection to the ground plane.
- the packages of the above described embodiments have several notable advantages over the prior art. These packages use cost effective one-metal flex tape interconnect substrates to achieve the high electrical performance usually achieved by more expensive multi-metal flex tape interconnect substrates.
- the metal layer of the interconnect substrate may be used for signal and power connections and the ground plane for all necessary ground connections by way of ground vias.
- the metal traces of the interconnect substrate are preferably uniformly spaced from the ground plane with a dielectric layer, thereby enabling more control over their electrical impedance which is very desirable in high clock frequency systems.
- the ground plane provides an electrical shield against unwanted electromagnetic radiation, thereby reducing electromagnetic interference to and from the integrated circuit. Reducing electromagnetic interference is particularly advantageous in high frequency systems of modem electronic is products where components are closely spaced apart.
- the relatively thin interconnect substrate in accordance with one embodiment of the present invention enables an efficient heat flow from the ground plane, through the interconnect substrate, to the solder balls and then to the product motherboard. Accordingly, superior heat dissipation is achieved.
- the TBGA packages described above provide cost effective features of the one-metal layer flex tape interconnect substrates, unique solder ball filled ground vias, and efficient fabrication and assembly techniques of plastic packages.
- this results in a method that produces tape ball grid array packages that dissipate heat much more efficiently, can operate at higher clock frequencies, are more reliable, are thinner and lighter, and are lower cost compared to prior art ball grid array packages.
- FIG. 1 is a cross-sectional view of a prior art ball grid array package having a heat spreader and multi-layer PCB interconnect substrate wire bonded to a semiconductor die.
- FIG. 2 is a cross sectional view of another prior art ball grid array having an etched cavity heat spreader and a metal layer flex tape interconnect substrate wire bonded to a semiconductor die.
- FIG. 3A is a cross sectional view of a ball grid array package having a heat spreader, a ground plane and a single metal layer flex tape interconnect substrate wire bonded to the semiconductor die in accordance with one preferred embodiment of the invention.
- FIGS. 3 B- 1 and 3 B- 2 illustrate traditional techniques for forming ground vias in semiconductor packages.
- FIGS. 3 B- 3 through 3 B- 6 illustrate a sequential technique for forming a ground via in accordance with an embodiment of the present invention.
- FIGS. 3 C- 1 through 3 C- 5 pictorially show a method for making ground vias in tape ball grid array (TBGA) semiconductor packages, in accordance with one embodiment of the present invention.
- TBGA tape ball grid array
- FIG. 3D is a bottom view of the flex tape interconnect substrate with one metal layer, two dielectric layers, an adhesive layer, ground vias, ball pads, power ring, bonding fingers and the device aperture in accordance with one preferred embodiment of the invention.
- FIG. 3E is a cross sectional view of the flex tape interconnect substrate with the first adhesive, one metal layer and two dielectric layers in accordance with one preferred embodiment of the invention.
- FIG. 3F is a top view of the flex tape interconnect substrate with the tape adhesive, ground vias and a device aperture in accordance with one preferred embodiment of the invention.
- FIG. 3G is a view of the second surface of the ground plane having a silver plated pads and a device aperture in accordance with one preferred embodiment of the invention.
- FIG. 3H is a top view of the ground plane with an adhesive layer and a device aperture in accordance with one preferred embodiment of the invention.
- FIG. 3I is a cross sectional view of the ground plane having an adhesive layer, silver plated pads and a device aperture in accordance with one preferred embodiment of the invention.
- FIG. 3J is a top view of a heat spreader plate in accordance with one preferred embodiment of the invention.
- FIG. 4 is a cross sectional view of a ball grid array with a heat spreader and ground plane, flex tape interconnect substrate and a lid in accordance with an alternative embodiment of the present invention.
- FIG. 5A is a cross sectional view of a ball grid array package with a heat spreader and ground plane using a flex tape interconnect substrate with one metal, one dielectric and one dielectric/adhesive layer in accordance with an alternative embodiment of the present invention.
- FIG. 5B is a top view of the flex tape interconnect substrate with one metal, one dielectric layer, ground ball apertures, bond finger aperture and the device aperture in accordance with an alternative embodiment of the present invention.
- FIG. 5C is a cross sectional view of the flex tape interconnect substrate of FIGS. 5A and 5B in accordance with an alternative embodiment of the present invention.
- FIG. 6A is a cross sectional view of a ball grid array package with heat spreader and ground plane, flex tape interconnect substrate connected to the semiconductor die with solder bumps in accordance with an alternative embodiment of the present invention.
- FIG. 6B is the top view of the flex tape interconnect substrate with one metal, one dielectric layer and bump pads for flip chip attachment to a semiconductor die in accordance with an alternative embodiment of the present invention.
- FIG. 6C is a cross sectional view of flex tape interconnect substrate of FIGS. 6A and 6B in accordance with an alternative embodiment of the present invention.
- FIG. 7A is a top view of a ground plane strip having the first adhesive used in the assembly process of a ball grid array package in accordance with one embodiment of the present invention.
- FIG. 7B is a bottom view of the ground plane strip used in the assembly of the ball grid array in accordance with one embodiment of the present invention.
- FIG. 7C is a top view of the heat spreader strip in accordance with one embodiment of the present invention.
- FIG. 7D is a top view of a single flex tape interconnect substrate with the second adhesive, sprocket holes, ground vias and the device aperture in accordance with one embodiment of the present invention.
- FIG. 7E is a bottom view of a single flex tape interconnect substrate attached to the ground plane in accordance with one embodiment of the present invention.
- FIG. 7F is a bottom view of a partially assembled package strip with two flex tape interconnect substrate frames attached to the ground plane in accordance with one embodiment of the present invention.
- An invention for a semiconductor package having a functional ground plane, conductive ground vias, and a heat spreading base is disclosed.
- the present invention also provides a method for efficient manufacturing of semiconductor packages that increase yield, provide high performance and reduce manufacturing costs.
- numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be understood, however, to one skilled in the art, that the present invention may be practiced without some or all of these specific details. In other instances, well known process operations have not been described in detail, as they are well known to those skilled in the art.
- FIG. 3A is a cross sectional view of a wire bonded version of a tape ball grid array (TBGA) package 100 in accordance with one embodiment of the present invention.
- TBGA package 100 includes a heat spreader 110 having a semiconductor die 112 attached with a die attach epoxy 113 and a ground plane 160 having a flex tape interconnect substrate 150 .
- the ground plane 160 is attached to the heat spreader 110 by an adhesive layer 127 which is first attached to the ground plane 160 and then to the heat spreader 110 .
- the die 112 has a first surface that is attached via the die attach adhesive 113 to the heat spreader 110 in a package cavity defined by the ground plane 160 and flex tape interconnect substrate 150 .
- the die attach adhesive 113 can be any number of well known adhesives including a silver filled epoxy that provides excellent thermal and electrical conductivity, or any others having strong adhesion properties.
- the first surface of the die 112 is electrically connected to the ground plane 160 by dispensing additional silver filled die attach epoxy 113 to contact the ground plane walls 166 a at a point 113 a .
- additional silver filled die attach epoxy 113 is used, the first surface of the semiconductor die 112 is advantageously maintained at substantially the same electrical potential as the ground plane 160 .
- the semiconductor die 112 has a first surface that contains the electrical contacts called bond pads that enable external electrical connections.
- the flex tape interconnect substrate 150 includes an adhesive layer 124 that is used to secure a first dielectric layer 125 to the ground plane 160 .
- flex tape interconnect substrate 150 can be custom ordered to routing specifications from a number of companies such as Sumitomo Metal and Mining Co. of Japan.
- a patterned metal layer 118 is routed between the first dielectric layer 125 and a second dielectric layer 136 .
- the second dielectric layer 136 is typically a solder mask having circular apertures called pad openings 152 .
- the pad openings are generally about 0.1 mm smaller in diameter than the diameter of the underlying ball pads patterned by the metal layer 118 .
- the second dielectric layer 136 has a rectangular aperture that leaves exposed a portion of the patterned metal layer 118 that defines a power ring 118 a and bond fingers terminating at or near power ring 118 a.
- the power ring 118 a and bond fingers 118 e will be described in greater detail with reference to FIG. 3D below.
- the flex tape interconnect substrate 150 is designed to have a larger rectangular aperture 154 surrounding a rectangular cavity opening 166 b defined by the ground plane 160 .
- a ground ring 164 may be conductively plated directly onto the ground plane 160 (e.g., nickel or silver plated) to provide a ground source for the die 112 .
- the ground plane 160 acts as a functional layer that may be used to provide a ground source to selected solder balls 120 a throughout the package 100 .
- the ground plane 160 therefore provides an active, current carrying layer for all ground connections without the need for a costly second metal layer in the flex tape interconnect substrate 150 .
- a ground connection may be made from any solder ball by defining a ground via 119 through the flex tape interconnect substrate 150 .
- a ground via 119 is preferably filled by placing a first solder ball into the via hole in contact with the ground plane 160 , performing a first reflow, placing a second solder ball 120 a over the reflowed first solder ball, and then performing another reflow to attach the second solder ball 120 a to the reflowed first solder ball.
- the semiconductor die 112 bond pads can be wire bonded to any one or more of the bond fingers 118 e , power ring 118 a , ground ring 164 or signal lines. As shown, an exemplary bond wire 123 is coupled to a signal line, an exemplary bond wire 126 ′ is coupled to power ring 118 a , and an exemplary bond wire 126 ′′ is coupled to the ground ring 164 .
- the cavity is filled with an encapsulation material 122 to protect the die and the wire bonds from the environment and provide suitable mechanical protection.
- the encapsulation material 122 extends over the flex tape interconnect substrate 150 about 0.20 mm.
- dam forming and encapsulation fill techniques work particularly well. For example, a dam is first formed around the outline of the encapsulation by dispensing a high viscosity version of the encapsulation material 122 and then subsequently filling the cavity with a less viscous version of the same encapsulation material 122 .
- the ball grid array package 100 of FIG. 3A therefore provides numerous advantages over prior art packages.
- the package 100 in accordance with one embodiment of the present invention provides substantially improved heat dissipation, improved electrical performance and reliability.
- the package 100 is substantially thinner, lighter and much less expensive to manufacture that the prior art designs.
- the layered structure of the cavity having the pliable adhesive 127 provides for independent thermal expansion between the heat spreader 110 and the ground plane 160 .
- a difference in temperature between the two parts results in significantly less bowing of the heat spreader 110 and therefore less stress on the semiconductor die 112 and less delamination from the cavity.
- less delamination always results in better package reliability.
- the layered structure of the package 100 enables the use of thin copper sheets for the construction of the heat spreader 110 , and the ground plane 160 .
- the flex tape interconnect substrate 150 is well suited for making a thin TBGA package that is very light weight. This is a desirable advantage in smaller new generation semiconductor devices that require a compact package and run at higher frequencies, thereby benefiting from the substantially improved heat dissipation.
- the manufacturing cost is also reduced because the package is only a one-metal layer 118 flex tape interconnect substrate 150 that is formed by existing well known mechanical stamping.
- the heat spreader 110 and ground plane 160 are also mechanically stamped, thereby eliminating the need for more expensive etching techniques used in the example of FIG. 2.
- the heat spreader 110 is generic to the package body size and therefore does not need special tailoring to the semiconductor die 112 size nor specific electrical connections.
- FIG. 3B- 1 illustrates a partial view of the semiconductor package of the present invention.
- the ground plane 160 has a flex tape interconnect substrate 150 attached thereto.
- the interconnect substrate 150 has an adhesive layer 124 , a first dielectric layer 125 (e.g., a polyimide layer), a patterned metal layer 118 , and a second dielectric layer 136 (e.g., solder mask).
- the patterned metal layer 118 is shown here to include solder ball pads 118 b.
- a traditional technique for filling a via made through an interconnect substrate was to initially fill the via hole with a solder paste 129 .
- solder paste (e.g., typically applied as screen printed solder paste) was then reflowed before a solder ball was provided. After the solder ball 120 a was placed, another reflow operation was performed in order to attach the solder ball to the reflowed solder paste.
- solder balls 120 / 120 a are at the same level.
- Such manufacturing flaws can drop package assembly yield or make solder ball jointability weak at board level.
- FIG. 3B- 3 illustrates a cross-sectional view of the placement of a solder ball 121 into a via hole defined through the interconnect substrate 150 .
- the via hole 133 is made through the interconnect substrate 150 . It should be noted that the solder ball pads 118 b are no longer implemented.
- a reflow operation is performed. After the reflow operation is complete, the via hole 133 will be filled with a reflowed solder ball 121 ′ as shown in FIG. 3B- 4 .
- a proper ground via 119 is established. The ground via 119 will thus be in good electrical contact with the ground plane 160 .
- Cross-sectional tests confirm that voids are no longer being formed in the ground vias 119 and solder balls 120 a.
- a solder ball 120 a is then placed over the reflowed solder ball 121 ′ (which established the ground via 119 ) as shown in FIG. 3B- 5 , and then another reflow operation is performed to attach the solder ball 120 a as shown in FIG. 3B- 6 .
- the via holes 133 with a solder ball first and reflowing the solder ball to establish a ground via, the problem of internal voiding is eliminated. This makes for a substantially more reliable ground via connection as well as a more reliable semiconductor package.
- FIGS. 3 C- 1 through 3 C- 5 pictorially illustrate the process of filling the via holes 133 in a tape ball grid array (TBGA) package.
- the via holes 133 are defined through the interconnect substrate 150 as shown in FIG. 3C- 1 .
- solder balls 121 are placed into the via holes 133 .
- the ground plane 160 is preferably plated in the locations of the via holes 133 so that a more reliable connection can be made to the ground plane 160 (the ground plane preferably made of copper).
- the package is then placed through a first reflow operation so that the solder balls 121 are reflowed and conformally fill the via holes 133 .
- the reflowed solder balls 121 ′ will therefore fill the via holes up to about the top surface of the interconnect substrate 150 as shown in FIG. 3C- 3 .
- solder balls 120 a are placed over the top surfaces of the reflowed solder balls 121 ′. Another reflow operation is then performed so that the solder balls 120 a form a proper bond to the reflowed solder balls 121 ′. The filled via holes 133 will then function as reliable ground vias.
- FIG. 3D is a bottom view of the flex tape interconnect substrate 150 in accordance with one embodiment of the present invention.
- This view illustrates a plurality of circular metal ball pads 117 defined through the pad openings 152 in the second dielectric layer 136 .
- the underlying metal ball pads 117 are patterned from the metal layer 118 as described above, and the pad openings 152 are about the same diameter as the solder balls 120 or slightly smaller.
- the flex tape interconnect substrate 150 has a centrally designed rectangular aperture 154 that is preferably aligned, but larger than the rectangular cavity opening 166 b defined by the ground plane 160 . As such, the silver plated ground ring 164 (of FIGS. 3A and 3G) is left exposed for bond wire interconnection.
- This view also shows a plurality of conductive metal traces 118 b coupled to the metal ball pads 117 and ending in bond fingers 118 e near the cavity periphery. Also shown is the power ring 118 a that is between about 0.4 mm and 0.5 mm wide. In some cases, the metal traces 118 b may be connected to the power ring 118 a , and in other cases, the metal traces 118 b may end short of the power ring 118 a , thereby defining the bond fingers 118 e .
- all exposed portions of metal layer 118 (i.e., not covered by the second dielectric layer 136 ), which may include the metal ball pads 117 , the power ring 118 a and the bond fingers 118 e are plated with nickel having a typical thickness of between about 1 micron and about 2 microns, and gold plated with a thickness of about 0.5 microns.
- the underlying ground plane is used as a functional current carrying surface, and therefore, any number of ground vias 119 may be provided for subsequently formed solder balls 120 a .
- any number of ground vias 119 may be provided for subsequently formed solder balls 120 a .
- no additional metal traces 118 b will be required for those solder ball contacts. Accordingly, it is possible to package high performance dies 112 in package 100 without having to use expensive flex tape interconnect substrates having more than one metal.
- An advantage of the present embodiment is that the routing density of the flex tape interconnect substrate 150 may be increased due to the implementation of the current carrying ground plane 160 .
- the flex tape interconnect substrate 150 may be designed to the highest density levels at the corners of the package, where more solder balls 120 from the outer rows have to be routed to the central area. This density generally determines the number of solder balls 120 that may be fully routed on each metal layer 118 . Therefore, by using about 38 micron wide metal traces 118 b , up to about five rows of solder balls 120 having about 1.27 mm pitch can be routed in one metal layer 118 .
- the ground connections in conventional BGA packages to a typical die take up to about 15% or more of the total solder ball count.
- designs in accordance with the present invention make all the ground connections between the die 112 and the solder balls 120 a through the ground plane 160 . Therefore, if a fraction of the comer area solder balls 120 a are allocated for ground connections, then a sixth inner row may be routed to increase the solder ball 120 count of the package 100 . In this manner, signal routing may be increased without increasing the package size.
- FIG. 3E is a magnified cross sectional view of a flex tape interconnect substrate 150 in accordance with one embodiment of the present invention.
- This magnified view shows the adhesive layer 124 attached to one side of the first dielectric layer 125 .
- the adhesive layer 124 has a thickness of about 50 microns, and is laminated onto the first dielectric layer 125 .
- the first dielectric layer 125 is preferably a polyimide material having a thickness of about 75 microns, and is attached to the patterned metal layer 118 .
- the metal layer 118 will preferably have a thickness of about 20 microns, plus an additional thickness of at least about 2 microns and about 0.5 microns for nickel and gold, respectively.
- the patterned metal layer 118 is selectively covered with the second dielectric layer 136 that is typically a solder mask having a thickness of about 25 microns.
- FIG. 3E also provides a clear cross sectional view of a ground via 119 that can be used to interconnect down to a current carrying ground plane 160 (of FIG. 3A).
- pad openings 152 are defined in the second dielectric layer 136 to define a path down to the metal ball pads 117 of the patterned metal layer 118 and vias 119 .
- no metal pad 118 is used for the vias 119 . It is particularly important to understand that the via holes, and the rectangular aperture 154 defined in the flex tape interconnect substrate 150 are swiftly punched through all at one time by a mechanical punch.
- FIG. 3F illustrates the flex tape interconnect substrate 150 viewed from the adhesive layer 124 side after being punched through with a mechanical punch in accordance with one embodiment of the present invention.
- the adhesive layer 124 is used to attach the flex tape interconnect substrate 150 to the ground plane 160 .
- the adhesive layer 124 is a temperature sensitive adhesive that may be obtained from Toray International, Inc. of Chiba, Japan.
- a plurality of ground via holes may be defined to have a diameter that is about 0.1 mm less than the pad openings 152 .
- the rectangular aperture 154 is preferably aligned with, and is about 1 mm larger than the cavity opening 166 a defined in the flex tape interconnect substrate 150 .
- FIG. 3G is a view of the ground plane 160 that is configured to be attached to the adhesive layer 124 of the flex tape interconnect substrate 150 in accordance with one embodiment of the present invention.
- This view of the ground plane 160 also shows the silver or nickel plated ground ring 164 around a definition of the rectangular cavity opening 166 b .
- the silver plated ground ring is preferably about 0.50 mm wide, and has a preferred minimum thickness of about 1 micron.
- FIG. 3H illustrates the ground plane 160 viewed from the adhesive layer 127 that is attached to ground plane 160 in accordance with one embodiment of the present invention.
- the adhesive layer 127 is a double sided adhesive that is first adhered to the ground plane 160 and then subsequently adhered to the heat spreader 110 . In this manner, the ground plane 160 is adequately laminated to the heat spreader 110 as shown in FIG. 3A.
- the adhesive layer 127 preferably has a thickness of about 50 microns, and can be one of many adhesives established in the industry including pressure sensitive adhesives, epoxies or b-stage epoxies. A temperature sensitive type adhesive that is at a heated temperature is a preferred adhesive to ensure good adhesion with ground plane.
- the ground plane 160 shows the cavity opening 166 b in a central location, and is usually about 1.0 mm larger than the semiconductor die 112 .
- FIG. 3I is a cross sectional view of the ground plane 160 having a centrally located cavity opening 166 b that is preferably stamped-out along with the adhesive layer 127 in accordance with one embodiment of the present invention.
- the ground plane 160 is preferably a copper sheet having a thickness of about 0.45 mm for TBGA packages being about 1.4 mm in thickness. For TBGA packages having a thickness of about 1.0 mm or thinner, the ground plane 160 is preferably about 0.2 mm thick.
- the ground plane surface 160 covered with the adhesive layer 127 is preferably a copper oxide surface or nickel plated surface that is well suited to promote adhesion and reduce delamination from the bottom of the cavity. This view also shows the ground ring 164 that is defined around the cavity opening 166 b.
- the ground plane 160 provides a current carrying plane for all ground connections, while the metal layer 118 of the flex tape interconnect substrate 150 is used for all the signal and power connections. As such, the ground plane 160 advantageously replaces the need for a second metal layer on the flex tape interconnect substrate 150 .
- a significant advantage is that higher performance semiconductor dies 112 may be packaged in TBGA package 100 at substantially lower packaging costs than other packages implementing expensive multi-metal interconnect substrates.
- the ground plane 160 provides an electrical shield against unwanted electromagnetic radiation to and from the semiconductor die 112 . This is particularly important in high frequency electronic devices having close spacings between components, as well as telecommunication products having strict emissions regulations. As such, the layered structure of the formed cavity provides a good mechanical locking surface for the encapsulation compound, thus reducing delamination from the walls 166 a.
- FIG. 3J is the top view of the heat spreader 110 having a chamfer 163 at the upper right comer to indicate the location of the number one solder ball 120 .
- the heat spreader 110 is preferably a copper sheet having a thickness of between about 0.15 mm and about 0.80 mm, and is configured to cover the entire top surface of the package 100 .
- the heat spreader 110 thickness is preferably about 0.25 mm, and for a 1.0 mm thick TBGA package, the heat spreader 110 has a thickness of about 0.15 mm.
- the heat spreader 110 material is preferably a 99.9% pure hard copper (Cu) such as cop Olin copper 151 made by Olin Brass Co. of Rochester Hills, Minn.
- the hard copper material is preferred because it provides good planarity for the package 100 .
- Both surfaces can be treated to include between about 1 micron and about 7 microns of black copper oxide to improve the adhesion to both the die attach adhesive 113 and the adhesive layer 127 .
- either surface can be plated with metals such as nickel to provide an electrically conductive surface.
- the design and construction of the heat spreader 110 can be generic to the package body size and can be substantially the same for the alternative embodiments of the present invention. It is further noted that the heat spreader 110 can be made out of other thermal conductors that have a thermal expansion coefficient closer to that of silicon at 3 ppm/C, including a copper/tungsten/copper laminate, a copper/molybdenum/copper laminate or aluminum nitride.
- heat spreader 110 of the present invention accounts for about 50% of the heat transferred from the semiconductor die 112 to the ambient air. The remaining about 50% is thus conducted through a second path including the adhesive layer 127 , the thermally conductive ground plane 160 and the flex tape interconnect substrate 150 . From the flex tape interconnect substrate 150 , the heat is then transferred to the solder balls which are in contact with a mother board (not shown) onto which the package 100 is attached.
- the thermal conductivity of the second path includes about 125 microns of dielectric layers including adhesive layer 127 , adhesive layer 124 and first dielectric layer 125 , and about 450 microns of copper associated with the ground plane 160 . Because there is a higher percentage metal (i.e., ground plane 160 ) within this second path, the heat is allowed to more efficiently be transferred to the motherboard.
- the prior art BGA shown in FIG. 1 has a 0.7 mm thick PCB interconnect substrate with no significant metal content, thereby providing an inefficient thermal path.
- the thermal resistance of a 27 mm ⁇ 27 mm TBGA package 100 according to one embodiment of this invention was measured to be about 18 C/Watt, while the thermal resistance of a similarly size PCB package was about 23 C/Watt.
- the improved heat dissipation of the present invention is a significant advancement in the packaging arts.
- FIG. 4 is a cross sectional view of a tape ball grid array (TBGA) 200 according to a second embodiment of the present invention.
- a lid 222 is used to cover the die 112 and bond wires 126 .
- the lid 222 can be attached to the substrate with any number of well known adhesives, thereby leaving an empty cavity (i.e., with no encapsulation material).
- This construction provides sufficient expansion space in case vaporized moisture is produced within the cavity during the aforementioned reflow temperatures that reach about 220 C.
- the lid 222 is well suited to prevent the possibility of die 112 delamination from the die attach epoxy 113 , and of course reduce the possibility of the “pop-corning” effect most prevalent in encapsulation materials.
- the lid can be made out of an oxidized copper sheet having a thickness of about 0.20 mm, such that sufficient mechanical strength is provided to prevent bond wires 126 from shorting with the lid 222 .
- solder balls 120 and 120 a are generally attached to the flex tape interconnect substrate 150 via well known reflow techniques and have a preferred composition of about 63% tin and about 37% lead. As described with reference to FIG. 3A above, solder balls 120 a are preferably in electrical contact with the ground plane 160 through solder ball filled ground vias 119 .
- FIG. 5A is a cross section of a third embodiment of the present invention using a flex tape interconnect substrate 150 ′ having one metal layer 118 , a first dielectric layer 125 ′ and second dielectric layer 136 .
- the first dielectric layer 125 ′ is preferably an adhesive that is used to attached to the ground plane 160 to the flex tape interconnect substrate 150 ′.
- the ball grid array TBGA package 300 of this embodiment is substantially the same as the previous .embodiments. Further, TBGA package 300 has substantially the same advantages over the prior art packages as the previous embodiments of this invention. However, it is noted that this flex tape interconnect substrate 150 ′ is slightly less expensive that the flex tape interconnect substrate 150 ′ of FIG. 3D.
- FIG. 5B is a top view of the flex tape interconnect substrate 150 ′ having a metal layer 118 in accordance with the third embodiment of the present invention.
- the ball pads 117 are shown connected to a plurality of bond fingers 118 e′ of the metal layer 118 .
- the dimensions of ball pads 117 defined in pad openings 152 , the rectangular aperture 154 and ground ball pad vias are substantially the same as those described with reference to FIG. 3A through 3J. No ball pads 117 are used for the ground vias 119 .
- the metal layer is similarly plated with nickel/gold with a minimum thickness of about 2 microns and about 0.5 microns, respectively.
- the bonding fingers 118 e′ on the flex tape interconnect substrate 150 ′ are supported by the first dielectric layer 125 ′ as shown in FIG. 5A. However, caution should be exercised to ensure that during the application of this first dielectric layer 125 ′, the adhesiveness of this dielectric layer does not contaminate the gold plated bonding fingers 118 e′ such that good and reliable wire bonding is maintained. Also shown is a moat aperture 250 defining a path down to bonding fingers 118 e′. As such, a second dielectric keeper ring 136 ′ is defined around the moat aperture 250 .
- FIG. 5C is a cross section of the flex tape interconnect substrate 150 ′ in accordance with one embodiment of the present invention.
- the first dielectric 125 ′ completely covers the metal layer 118 and forms a surface of the flex tape interconnect substrate 150 ′.
- the second dielectric layer 136 is usually a polyimide having a preferred thickness of about 50 microns. As shown, the second dielectric layer 136 may have a number of circular apertures that expose the ball pads 117 on the metal layer 118 and the aforementioned bonding fingers 118 e′ that are exposed through the moat aperture 250 .
- the flex tape interconnect substrate 150 ′ has circular apertures 152 that are substantially the same diameter as the ball pad apertures 152 on the dielectric layer 136 .
- the flex tape interconnect substrate 150 ′ preferably includes a rectangular aperture 154 that is concentric to the device aperture 166 b of the ground plane 160 , but larger by about 1.0 mm.
- the flex tape interconnect substrate 150 ′ can include more than one layer pairs of metal 118 and dielectrics for routing additional power and ground planes through solder balls 120 .
- FIG. 6A shows a cross section of a TBGA package 400 in accordance with a fourth embodiment of the present invention where the semiconductor die 112 is connected to the flex tape interconnect substrate 150 ′′ via solder bumps 320 .
- the first dielectric layer 125 ′′ is an adhesive layer that is well suited to attach the flex tape interconnect substrate 150 ′′ to the ground plane 160 .
- the solder bumps 320 are reflowed onto bump pads 218 a of the metal layer 218 to form an electrical and metallurgical bond to the metal layer 218 .
- the space between the flex tape interconnect substrate 150 ′′ and the die 112 is preferably filled with an underfill epoxy 322 in order to protect the interconnect surface of the die 112 and solder bumps 320 , and to provide good mechanical strength.
- one particularly advantageous feature of this embodiment is the use of a one metal layer 118 flex tape interconnect substrate 150 ′′ to connect the solder bumps 320 to the bump pads 218 a.
- FIG. 6B is a top view of the flex tape interconnect substrate 150 ′′ having metal layer 118 routed between circular metal ball pads 117 via a number of metal traces 218 b.
- the bump pads 218 a in the central area are preferably plated with nickel and gold as in the previous embodiments.
- An important advantage of this embodiment is the use of a one-metal layer flex tape interconnect substrate 150 ′′ to interconnect to the solder bumps 320 on the die 112 .
- the ball grid array in accordance with this embodiment may be assembled in a strip form using equipment and tools well established in the assembly industry of the plastic ball grid arrays.
- FIG. 6C shows a cross sectional view of the layer flex tape interconnect substrate 150 ′′ having one metal layer 218 in accordance with one embodiment of the present invention.
- the first dielectric layer 125 ′ is preferably an adhesive that is well suited to adhere to the ground plane 160 .
- This cross section also shows a second dielectric 236 ′ (e.g., a solder mask) that is direct contact with the underlying metal layer 218 .
- the first dielectric has a device aperture 154 ′ exposing the bump pads 218 a of the metal layer 218 .
- the second dielectric layer 236 has a plurality of openings 154 and ground vias 119 as in the previous embodiments.
- ground vias 119 (once filled with a solder ball and reflowed) provide the electrical interconnection to the ground plane 160 via solder balls 120 a .
- the bump pads 218 a are plated with nickel and/or gold to provide a wetable surface onto which solder adheres well.
- FIG. 7A shows a top view of a ground plane strip 160 ′ from the adhesive layer 127 side in accordance with one embodiment of the present invention.
- the TBGA packages of the embodiments described above are fabricated from a sheet of copper 702 defining a plurality of package sites. Although any number package sites may be provided, the present example contains four substantially identical package sites.
- ground plane strip 160 ′ has a pair of symmetrically located sprocket holes 704 associated with each package site, and are advantageously used for aligning the flex tape interconnect substrate 150 during the assembly process. Two pairs of tooling holes 706 located at each of the four comers of package site are used by the solder ball placement and package singulation equipment for efficient fabrication.
- the width “w” of the first adhesive is larger than the package body size, but about substantially the same width as the heat spreader 160 ′.
- FIG. 7B is a bottom view of the ground plane strip 160 ′ and the silver plated ground ring 164 in accordance with one embodiment of the present invention.
- the rectangular opening 166 b is mechanically stamped through the copper strip 702 for all package sites. Accordingly, when the rectangular opening 166 b is stamped through, the underlying adhesive 127 is also punched through, thereby producing excellent alignment of the two apertures at a substantially low manufacturing cost.
- FIG. 7C shows the heat spreader strip 110 ′ having the same number of package sites as the ground plane strip 160 ′, and also having substantially the same length as the ground plane strip 160 ′.
- the heat spreader strip 110 ′ is preferably wider than the package body size 710 and has substantially the same width as the adhesive layer 127 defined by outlines 712 and 714 .
- the heat spreader strip 110 ′ is a strip of copper preferably having both surfaces treated with black copper oxide to promote adhesion.
- the heat spreader strip 110 ′ is then attached to the ground plane strip 160 ′ having the adhesive layer 127 .
- the resulting strip will have a cavity opening 166 b formed by the ground plane 160 of each package site.
- the flex tape interconnect substrate 150 can be arranged in a reel form having adhesive layer 127 in place.
- FIG. 7D illustrates a top view of a single flex tape interconnect substrate 150 site that is ready to be assembled onto the ground plane strip 160 ′.
- the adhesive layer 124 width extends between lines 712 and 714 such that the sprocket holes 704 are free of adhesive and are available for the alignment operation with the sprocket holes 704 of the ground plane strip 160 ′, yet the adhesive layer 124 is preferably wider than the package outline 710 .
- the flex tape interconnect substrate 150 is aligned in a punch tool using the two sprocket holes 704 that are symmetrically located on either side of the flex tape interconnect substrate 150 .
- the substrate sites 710 are singulated, the cavity openings 154 and vias are mechanically punched-out in a single operation using a suitable punch having the desired pattern.
- the punch cuts through the flex tape interconnect substrate 150 having the adhesive layer 124 , thereby producing excellent alignment at a low manufacturing cost.
- each flex tape interconnect substrate 150 site is aligned to the ground plane strip 160 ′ package sites defined by outlines 710 using the sprocket holes 704 .
- each flex tape interconnect substrate 150 is attached with the adhesive layer 124 to the ground plane strip 160 ′.
- FIG. 7E shows the bottom view of a single flex tape interconnect substrate 150 site that has been attached to the ground plane strip 160 ′ in accordance with one embodiment of the present invention.
- the ground vias 119 are aligned to the ground plane, and the cavity opening 154 is aligned to the silver plated ground ring 164 .
- FIG. 7F shows two singulated flex tape interconnect substrates 150 attached to the individual package sites 710 on the ground plane strip 160 ′. Also shown is an outline of the underlying heat spreader strip 110 ′ defined by lines 712 and 714 . The process discussed above will therefore continued until all package sites 710 on the ground plane strip 160 ′ have an attached flex tape interconnect substrate 150 .
- the fabrication process continues by attaching the die 112 to the cavity of the individual package sites with the die attach epoxy 113 , after which the die attach epoxy 113 is cured.
- additional silver filled epoxy can be dispensed in the cavity to establish an electrical contact between the die 112 and the ground plane 160 .
- the bond pads on the die are then interconnected to by wire bonds 126 to the fingers 118 e , the power ring 118 a and the ground ring 164 on the ground plane 160 .
- Each cavity is then filled with the encapsulation compound 122 to a predetermined level and subsequently cured to protect the die 112 , the wire bonds 126 , and maintain a predetermined clearance “D” from the crown of the solder balls.
- solder balls are placed into the vias and then reflowed to fill the vias and form a substantially even surface. This provides an even surface for all pads during the next step of flux application.
- the solder balls 120 and 120 a are placed on all the solder ball pads (i.e., those overlying a metal pad 117 and those overlying a solder ball filled ground via 119 ), and subsequently reflowed to form an electrical and metallurgical bond to the pads.
- the ground solder balls 120 a are in direct contact with the ground plane 160 and the remaining power and signal balls are in direct contact with the metal pads 117 of the flex tape interconnect substrates 150 as shown in FIG. 3A.
- the packages are then singulated by punching the flex tape interconnect substrates 150 , ground plane strip 160 ′ and heat spreader strip 110 ′, thereby defining the package perimeter 710 in one efficient fabrication step. As will be apparent to those skilled in the art, this efficient singulation ensures a clean package edge that has substantially no misalignments between the different package layers.
- the above assembly process can be used for the first and third embodiments that implement the encapsulation 122 .
- the lid 222 is attached following the wire bonding operation.
- a lid adhesive is first dispensed and then the lid 222 is attached and the epoxy is cured. The remaining steps are as described above.
- the assembly process of the flip chip embodiment of FIGS. 6A through 6C differ in the following sequence of operations.
- the ground plane strip 160 ′ does not have a silver plated ground ring 164 , but otherwise is substantially the same as in the previous embodiments.
- the heat spreader strip 110 ′ is substantially the same, and is assembled using the same process as in the previous embodiments.
- the bump pads 218 a on the flex tape interconnect substrate 150 ′′ are fluxed, and the solder bumps 320 are aligned to the bump pads 218 a.
- the solder bumps 320 are then reflowed to form a metallurgical and electrical bond to the flex tape interconnect substrate 150 ′′.
- the space between the die 112 and the flex tape interconnect substrate 150 ′′ is filled with the underfill epoxy 322 and cured.
- This provides a suitable protective coating for the die 112 and the solder bumps 320 from the environment as well as providing mechanical rigidity.
- the flex tape interconnect substrate 150 ′′ sites are singulated and the vias holes that are used to form ground vias 119 are punched in one step as in the previous embodiments.
- the die attach epoxy 113 is then dispensed in the cavity on the area that is to receive the die 112 .
- the flex tape interconnect substrate 150 ′′ is then aligned to the ground plane strip 160 ′ using the sprocket holes 704 .
- ground plane strip 160 ′ having the flex tape interconnect substrate 150 ′′ sites is then attached to the ground plane strip 110 ′ with the adhesive layer 127 and the die 112 is attached to the heat spreader strip 110 ′ with the die attach epoxy 113 in the same operation.
- the die attach epoxy is subsequently cured to form a permanent bond.
- the individual packages are then singulated by a mechanical punching as in the previous embodiments.
- the ball grid array packages described above can be manufactured by low cost methods using machinery, processes, materials and infrastructure common in the integrated circuit packaging industry.
- One such method uses the same assembly equipment, processes and support infrastructure used in the assembly of plastic ball grid arrays, which are well established in the packaging industry.
- strip assembly packaging implements assembly techniques that automatically assemble packages via magazine-to-magazine handling.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
- Wire Bonding (AREA)
Abstract
A package for a semiconductor chip is provided. The package includes a ground conducting layer. A one metal layer interconnect substrate is attached to the ground conducting layer. The one metal layer interconnect substrate includes a via hole defining a path to the ground conducting layer. A conductive material substantially filling the path defined by the via hole is provided. The conductive material is in contact with the ground conducting layer.
Description
- This application claims priority under 35 U.S.C. § 120 and is a continuation of U.S. patent application having application Ser. No. 09/422,212, filed Oct. 19, 1999, entitled “Methods for Forming Ground Vias in Semiconductor Packages.” application Ser. No. 09/422,212 is a continuation-in-part of U.S. patent application having application Ser. No. 08/892,471, now U.S. Pat. No. 6,020,637, filed Jul. 14, 1997, entitled “Ball Grid Array Semiconductor Package and Method for Making the Same.” The contents of each of these prior applications is hereby incorporated by reference.
- 1. Field of the Invention
- The present invention relates generally to the packaging of integrated circuits, and more particularly to tape ball grid array (TBGA) semiconductor device packages having ground vias, and methods for manufacturing ground vias in TBGAs.
- 2. Description of the Related Art
- The continuous increase in performance of integrated circuits is having a proportionate increase in demand for integrated circuit packages that dissipate heat more efficiently, operate under higher clock frequencies, and produce smaller footprints while meeting increased reliability requirements. There are a number of packaging technologies that offer some of these properties, but fail to meet others. Multi-layer ceramic and deposited thin film BGAs are among some of the high performance solutions commonly available today. Unfortunately, these solutions tend to be prohibitively expensive, and therefore fail to meet the highly competitive cost structure associated with high volume packaging operations. As such, the high cost of packaging materials and package manufacturing limit their use in cost sensitive high performance products.
- FIG. 1 shows a prior art “cavity down”
BGA package 5 having a multi-layer printed circuit board (PCB) substrate and ametal heat spreader 10 as disclosed by R. C. Marrs et al. in U.S. Pat. No. 5,583,378. In the illustrated construction, the cavity is defined by PCBinterconnect metal layers dielectric layers 24. In this example, the multiple layer PCB is formed by alternating layers of metal (i.e., 14, 16 and 18) and dielectric layers (i.e., 24), which may be a BT resin dielectric available from Mitsubishi Gas & Chemical Co. of Japan.Bonding shelves 28 are defined as part of each of the patternedmetal layers wire bonds 26. In this manner,wire bonds 26 may be electrically interconnected to asemiconductor die 12 that is shown attached to theheat spreader 10 with adie attach epoxy 13. - To complete the electrical interconnections between metal layers, a plurality of
vias 30 may be used. In typical BGA designs that implement PCB technology (where the minimum metal trace width is about 100 microns), at least four metal layers are needed to interconnect about five rows ofsolder balls 20, and even more metal layers are needed when power and ground planes are required. As a result, the PCB substrate alone inevitably grows to thicknesses greater than 0.7 mm, thereby substantially increasing the cost of manufacturing the packaging arrangement. Further, thicker substrates have poor heat dissipation performance and reduced package reliability. Further yet, the multiple metal layers required to complete complex circuit routing tends to increase the number of metal traces and via interconnects. Unfortunately, an increase in trace length and density typically contributes to an increase in trace inductance as well as electrical noise associated with electrical reflections. Each of these side effects represent exemplary drawbacks of a conventional packaging arrangement. - To accommodate
thicker dies 12, designers typically increase the thickness of dielectric layers, such as thedielectric layer 24 that is interposed between theheat spreader 10 andmetal layer 14. Though this serves to increase the cavity depth, the increased thickness will act to degrade heat dissipation while providing no improvement in electrical performance. Further, when die 12 is encapsulated with an encapsulant 22 and subjected to high solder reflow temperatures (i.e., 220 degrees Celsius or higher), the inherently poor heat dissipation characteristics of thepackaging arrangement 5 may cause the die 12 and other package layers to delaminate. Accordingly, when heat is inadequately dissipated, the packaged arrangement will be more susceptible to over heating failures. - FIG. 2 is another example of a cavity down
BGA package 50 having a “flex tape interconnect substrate” 16 attached to aheat spreader 10 as disclosed by M. Karnezos in U.S. Pat. No. 5,397,921, and hereby incorporated by reference. In this example, acavity 15 is an integral feature of theheat spreader 10, that is typically defined by an etching operation. A particular drawback of etching is that the side walls ofcavity 15 may be quite uneven and sometimes produces pointy edges around the mouth of thecavity 15. These pointy edges act as stress concentration points which cause cracks in the encapsulation and in turn reduce the package reliability. - The flex
tape interconnect substrate 16 is attached directly to theheat spreader 10 via anadhesive 23. In the example shown, the flextape interconnect substrate 16 is designed such that a gold or silver platedground ring 21, of theheat spreader 10, is left exposed around acavity 15. Theplated ground ring 21 is therefore made available forwire bonds 26″ that connect to die 12.Other bonding wires 26′ may typically be used for interconnecting die 12 to various signal, power and ground lines that interconnect to selectedsolder balls 20. - The flex
tape interconnect substrate 16 also includes a firstdielectric layer 25, a singlemetal routing layer 18′ and a second dielectric 36. Typical flex tape interconnect substrates are usually custom ordered to a packaging designer's specifications from companies such as Sumitomo Metal and Mining Co. of Japan. As is well known, when complex applications demand additional signal routing to the die 12,additional solder balls 20 will be needed, thereby requiring the flex tape interconnect substrate to have more than one metal layer. Although multi-metal flex tape interconnect substrates may be designed, the overall semiconductor package cost can potentially double with each additional metal layer. - Although the semiconductor die12 being directly attached to the
cavity 15 provides a lower heat resistive path through the heat spreader compared to the package of FIG. 1, the package may suffer from delamination at the interface between thedie attach epoxy 13 and theheat spreader 10. The delamination is believed to occur whencavity 15 begins to bow in response to increased temperatures produced when semiconductor die 12 is operational. In fact, because thecavity 15 bottom is only about one third the thickness of the heat spreader 10 main body, it will naturally tend to bow and differentially expand under elevated temperatures. - A number of techniques used to combat delamination include increasing the adhesion strength of the
die attach epoxy 13 andencapsulation 22 to thecavity 15 surfaces. The increased adhesion is typically achieved by treating thecavity 15 surfaces with a thick metal oxide. However, applying the thick metal oxide to thecavity 15 surfaces is very expensive. In addition, the thick metal oxide is incompatible with the silver plating operations used on the one-piece heat spreader 10, thereby requiring more expensive gold plating operations. - The
encapsulation compound 22 also naturally absorbs moisture that may be confined within thecavity 15. As is well known, when moisture is confined within encapsulated cavities, the confined moisture becomes expanding steam during subsequent solder reflow operations that range in temperatures up to 220 degrees Celsius. Naturally, the confined steam expands in an outward direction causing a well known “popcorn” cracking in theencapsulation 22. - As such, the cost of a typical one-piece heat spreader is particularly high due to the multiple fabrication operations needed to etch the
cavity 15 to a sufficient depth, and metal oxide coatings. Furthermore, because heat spreaders are typically manufactured in strips having a number of package sites, if one package site is defective, the entire strip is oftentimes scrapped in an attempt to minimize losses. - In view of the foregoing, there is a need for a semiconductor device package having ground via connections through a tape interconnect substrate.
- Broadly speaking, the present invention provides a method for efficiently manufacturing semiconductor packages. The semiconductor packages are preferably tape ball grid arrays (TBGAs), which incorporate inventive ground via structures and methods for forming the same. The structure of the semiconductor package preferably includes a heat spreader, a separate ground plane, and a tape interconnect substrate. The via is preferably made directly through the tape interconnect substrate to the underlying ground plane. The via is then filled with a solder ball, reflowed, and then another solder ball is placed and reflowed to establish electrical integrity. In general, the TBGA package in accordance with one embodiment of the present invention also provides improved heat dissipation, lower electrical noise, and improved density. Further yet, the TBGA package of the present invention is thinner, lighter and is less expensive to manufacture compared to prior art TBGA packages. Several embodiments of the present invention are described below.
- In one embodiment, a package for a semiconductor chip is provided. The package includes a ground conducting layer. A one metal layer interconnect substrate is attached to the ground conducting layer. The one metal layer interconnect substrate includes a via hole defining a path to the ground conducting layer. A conductive material substantially filling the path defined by the via hole is provided. The conductive material is in contact with the ground conducting layer.
- In another embodiment, a semiconductor package having a one metal layer interconnect substrate is disclosed. The method for making the package includes forming an electrical connection through the one metal layer interconnect substrate down to a ground plane. The method also includes: (a) defining at least one via hole through the one metal layer interconnect substrate; (b) filling the at least one via hole of the one metal layer interconnect substrate with a first solder ball; (c) reflowing the first solder ball; (d) placing a second solder ball over the reflowed first solder ball; and (e) reflowing the second solder ball to attach the second solder ball to the reflowed first solder ball. In this embodiment, the reflowed first solder ball and the reflowed second solder ball form a ground via connection to the ground plane.
- The packages of the above described embodiments have several notable advantages over the prior art. These packages use cost effective one-metal flex tape interconnect substrates to achieve the high electrical performance usually achieved by more expensive multi-metal flex tape interconnect substrates. The metal layer of the interconnect substrate may be used for signal and power connections and the ground plane for all necessary ground connections by way of ground vias.
- Accordingly, because substantially all ground connections may be made in the ground plane, there is no electrical parasitics associated with trace inductance and therefore ground noise is substantially reduced. In one embodiment, the metal traces of the interconnect substrate are preferably uniformly spaced from the ground plane with a dielectric layer, thereby enabling more control over their electrical impedance which is very desirable in high clock frequency systems. Further, the ground plane provides an electrical shield against unwanted electromagnetic radiation, thereby reducing electromagnetic interference to and from the integrated circuit. Reducing electromagnetic interference is particularly advantageous in high frequency systems of modem electronic is products where components are closely spaced apart.
- The relatively thin interconnect substrate in accordance with one embodiment of the present invention enables an efficient heat flow from the ground plane, through the interconnect substrate, to the solder balls and then to the product motherboard. Accordingly, superior heat dissipation is achieved.
- It should therefore be noted that the TBGA packages described above provide cost effective features of the one-metal layer flex tape interconnect substrates, unique solder ball filled ground vias, and efficient fabrication and assembly techniques of plastic packages. Advantageously, this results in a method that produces tape ball grid array packages that dissipate heat much more efficiently, can operate at higher clock frequencies, are more reliable, are thinner and lighter, and are lower cost compared to prior art ball grid array packages. Other aspects and advantages of the invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the principles of the invention.
- The present invention will be readily understood by the following detailed description in conjunction with the accompanying drawings, wherein like reference numerals designate like structural elements.
- FIG. 1 is a cross-sectional view of a prior art ball grid array package having a heat spreader and multi-layer PCB interconnect substrate wire bonded to a semiconductor die.
- FIG. 2 is a cross sectional view of another prior art ball grid array having an etched cavity heat spreader and a metal layer flex tape interconnect substrate wire bonded to a semiconductor die.
- FIG. 3A is a cross sectional view of a ball grid array package having a heat spreader, a ground plane and a single metal layer flex tape interconnect substrate wire bonded to the semiconductor die in accordance with one preferred embodiment of the invention.
- FIGS.3B-1 and 3B-2 illustrate traditional techniques for forming ground vias in semiconductor packages.
- FIGS.3B-3 through 3B-6 illustrate a sequential technique for forming a ground via in accordance with an embodiment of the present invention.
- FIGS.3C-1 through 3C-5 pictorially show a method for making ground vias in tape ball grid array (TBGA) semiconductor packages, in accordance with one embodiment of the present invention.
- FIG. 3D is a bottom view of the flex tape interconnect substrate with one metal layer, two dielectric layers, an adhesive layer, ground vias, ball pads, power ring, bonding fingers and the device aperture in accordance with one preferred embodiment of the invention.
- FIG. 3E is a cross sectional view of the flex tape interconnect substrate with the first adhesive, one metal layer and two dielectric layers in accordance with one preferred embodiment of the invention.
- FIG. 3F is a top view of the flex tape interconnect substrate with the tape adhesive, ground vias and a device aperture in accordance with one preferred embodiment of the invention.
- FIG. 3G is a view of the second surface of the ground plane having a silver plated pads and a device aperture in accordance with one preferred embodiment of the invention.
- FIG. 3H is a top view of the ground plane with an adhesive layer and a device aperture in accordance with one preferred embodiment of the invention.
- FIG. 3I is a cross sectional view of the ground plane having an adhesive layer, silver plated pads and a device aperture in accordance with one preferred embodiment of the invention.
- FIG. 3J is a top view of a heat spreader plate in accordance with one preferred embodiment of the invention.
- FIG. 4 is a cross sectional view of a ball grid array with a heat spreader and ground plane, flex tape interconnect substrate and a lid in accordance with an alternative embodiment of the present invention.
- FIG. 5A is a cross sectional view of a ball grid array package with a heat spreader and ground plane using a flex tape interconnect substrate with one metal, one dielectric and one dielectric/adhesive layer in accordance with an alternative embodiment of the present invention.
- FIG. 5B is a top view of the flex tape interconnect substrate with one metal, one dielectric layer, ground ball apertures, bond finger aperture and the device aperture in accordance with an alternative embodiment of the present invention.
- FIG. 5C is a cross sectional view of the flex tape interconnect substrate of FIGS. 5A and 5B in accordance with an alternative embodiment of the present invention.
- FIG. 6A is a cross sectional view of a ball grid array package with heat spreader and ground plane, flex tape interconnect substrate connected to the semiconductor die with solder bumps in accordance with an alternative embodiment of the present invention.
- FIG. 6B is the top view of the flex tape interconnect substrate with one metal, one dielectric layer and bump pads for flip chip attachment to a semiconductor die in accordance with an alternative embodiment of the present invention.
- FIG. 6C is a cross sectional view of flex tape interconnect substrate of FIGS. 6A and 6B in accordance with an alternative embodiment of the present invention.
- FIG. 7A is a top view of a ground plane strip having the first adhesive used in the assembly process of a ball grid array package in accordance with one embodiment of the present invention.
- FIG. 7B is a bottom view of the ground plane strip used in the assembly of the ball grid array in accordance with one embodiment of the present invention.
- FIG. 7C is a top view of the heat spreader strip in accordance with one embodiment of the present invention.
- FIG. 7D is a top view of a single flex tape interconnect substrate with the second adhesive, sprocket holes, ground vias and the device aperture in accordance with one embodiment of the present invention.
- FIG. 7E is a bottom view of a single flex tape interconnect substrate attached to the ground plane in accordance with one embodiment of the present invention.
- FIG. 7F is a bottom view of a partially assembled package strip with two flex tape interconnect substrate frames attached to the ground plane in accordance with one embodiment of the present invention.
- An invention for a semiconductor package having a functional ground plane, conductive ground vias, and a heat spreading base is disclosed. The present invention also provides a method for efficient manufacturing of semiconductor packages that increase yield, provide high performance and reduce manufacturing costs. In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be understood, however, to one skilled in the art, that the present invention may be practiced without some or all of these specific details. In other instances, well known process operations have not been described in detail, as they are well known to those skilled in the art.
- I. Semiconductor Package Embodiments
- FIG. 3A is a cross sectional view of a wire bonded version of a tape ball grid array (TBGA)
package 100 in accordance with one embodiment of the present invention. As shown,TBGA package 100 includes aheat spreader 110 having asemiconductor die 112 attached with a die attachepoxy 113 and aground plane 160 having a flextape interconnect substrate 150. Preferably, theground plane 160 is attached to theheat spreader 110 by anadhesive layer 127 which is first attached to theground plane 160 and then to theheat spreader 110. Thedie 112 has a first surface that is attached via the die attach adhesive 113 to theheat spreader 110 in a package cavity defined by theground plane 160 and flextape interconnect substrate 150. The die attach adhesive 113 can be any number of well known adhesives including a silver filled epoxy that provides excellent thermal and electrical conductivity, or any others having strong adhesion properties. - In one embodiment, the first surface of the
die 112 is electrically connected to theground plane 160 by dispensing additional silver filled die attach epoxy 113 to contact theground plane walls 166 a at apoint 113 a. When additional silver filled die attachepoxy 113 is used, the first surface of the semiconductor die 112 is advantageously maintained at substantially the same electrical potential as theground plane 160. Of course, the semiconductor die 112 has a first surface that contains the electrical contacts called bond pads that enable external electrical connections. - Preferably, the flex
tape interconnect substrate 150 includes anadhesive layer 124 that is used to secure a firstdielectric layer 125 to theground plane 160. As mentioned earlier, flextape interconnect substrate 150 can be custom ordered to routing specifications from a number of companies such as Sumitomo Metal and Mining Co. of Japan. As such, a patternedmetal layer 118 is routed between thefirst dielectric layer 125 and asecond dielectric layer 136. Thesecond dielectric layer 136 is typically a solder mask having circular apertures calledpad openings 152. The pad openings are generally about 0.1 mm smaller in diameter than the diameter of the underlying ball pads patterned by themetal layer 118. Preferably, thesecond dielectric layer 136 has a rectangular aperture that leaves exposed a portion of the patternedmetal layer 118 that defines apower ring 118 a and bond fingers terminating at ornear power ring 118a. Thepower ring 118 a andbond fingers 118 e will be described in greater detail with reference to FIG. 3D below. - In this embodiment, the flex
tape interconnect substrate 150 is designed to have a largerrectangular aperture 154 surrounding a rectangular cavity opening 166 b defined by theground plane 160. In this manner, aground ring 164 may be conductively plated directly onto the ground plane 160 (e.g., nickel or silver plated) to provide a ground source for thedie 112. In addition, it should be appreciated that theground plane 160 acts as a functional layer that may be used to provide a ground source to selectedsolder balls 120 a throughout thepackage 100. Theground plane 160 therefore provides an active, current carrying layer for all ground connections without the need for a costly second metal layer in the flextape interconnect substrate 150. By way of example, a ground connection may be made from any solder ball by defining a ground via 119 through the flextape interconnect substrate 150. As will be described in greater detail below, a ground via 119 is preferably filled by placing a first solder ball into the via hole in contact with theground plane 160, performing a first reflow, placing asecond solder ball 120 a over the reflowed first solder ball, and then performing another reflow to attach thesecond solder ball 120 a to the reflowed first solder ball. - The semiconductor die112 bond pads can be wire bonded to any one or more of the
bond fingers 118 e,power ring 118 a,ground ring 164 or signal lines. As shown, anexemplary bond wire 123 is coupled to a signal line, anexemplary bond wire 126′ is coupled topower ring 118 a, and anexemplary bond wire 126″ is coupled to theground ring 164. Once thedie 112 is appropriately interconnected, the cavity is filled with anencapsulation material 122 to protect the die and the wire bonds from the environment and provide suitable mechanical protection. Because some wire bonds are coupled to the top surface of the flextape interconnect substrate 150, it is preferable that theencapsulation material 122 extends over the flextape interconnect substrate 150 about 0.20 mm. Although any suitable encapsulation technique may be used, dam forming and encapsulation fill techniques work particularly well. For example, a dam is first formed around the outline of the encapsulation by dispensing a high viscosity version of theencapsulation material 122 and then subsequently filling the cavity with a less viscous version of thesame encapsulation material 122. - The ball
grid array package 100 of FIG. 3A therefore provides numerous advantages over prior art packages. By way of example, thepackage 100 in accordance with one embodiment of the present invention provides substantially improved heat dissipation, improved electrical performance and reliability. Furthermore, thepackage 100 is substantially thinner, lighter and much less expensive to manufacture that the prior art designs. - Further, the layered structure of the cavity having the
pliable adhesive 127 provides for independent thermal expansion between theheat spreader 110 and theground plane 160. As a result, a difference in temperature between the two parts results in significantly less bowing of theheat spreader 110 and therefore less stress on the semiconductor die 112 and less delamination from the cavity. Of course, less delamination always results in better package reliability. - As a further advantage, the layered structure of the
package 100 enables the use of thin copper sheets for the construction of theheat spreader 110, and theground plane 160. In addition, the flextape interconnect substrate 150 is well suited for making a thin TBGA package that is very light weight. This is a desirable advantage in smaller new generation semiconductor devices that require a compact package and run at higher frequencies, thereby benefiting from the substantially improved heat dissipation. - The manufacturing cost is also reduced because the package is only a one-
metal layer 118 flextape interconnect substrate 150 that is formed by existing well known mechanical stamping. As mentioned earlier, theheat spreader 110 andground plane 160 are also mechanically stamped, thereby eliminating the need for more expensive etching techniques used in the example of FIG. 2. Furthermore, theheat spreader 110 is generic to the package body size and therefore does not need special tailoring to the semiconductor die 112 size nor specific electrical connections. - FIG. 3B-1 illustrates a partial view of the semiconductor package of the present invention. As shown, the
ground plane 160 has a flextape interconnect substrate 150 attached thereto. Theinterconnect substrate 150 has anadhesive layer 124, a first dielectric layer 125 (e.g., a polyimide layer), a patternedmetal layer 118, and a second dielectric layer 136 (e.g., solder mask). The patternedmetal layer 118 is shown here to includesolder ball pads 118b. A traditional technique for filling a via made through an interconnect substrate was to initially fill the via hole with asolder paste 129. The solder paste (e.g., typically applied as screen printed solder paste) was then reflowed before a solder ball was provided. After thesolder ball 120 a was placed, another reflow operation was performed in order to attach the solder ball to the reflowed solder paste. - Unfortunately, recent tests have shown that
internal voids 135, which may exhibit themselves as electrical open circuits, are appearing in via structures. It is believed that either one or both of the reflow operations performed to attach thesolder ball 120 a and reflow operations performed to precondition a part for reliability testing is causing theinternal voids 135. In general, the internal voiding may be caused by trapped air in the ground via 119 during solder paste printing and/or impropersolder ball pad 118 b design. Another problem recently discovered with solder paste printing is that the amount of solder paste applied to via holes was not well controlled. In cases where not enough solder paste was applied, theinternal voids 135 were shown to be more severe. Also in cases where not enough solder paste was applied, there was a problem with coplanarity of assembled parts. That is, not allsolder balls 120/120 a are at the same level. Such manufacturing flaws can drop package assembly yield or make solder ball jointability weak at board level. - FIG. 3B-3 illustrates a cross-sectional view of the placement of a
solder ball 121 into a via hole defined through theinterconnect substrate 150. In this embodiment, the viahole 133 is made through theinterconnect substrate 150. It should be noted that thesolder ball pads 118 b are no longer implemented. Once thesolder ball 121 is placed in the viahole 133, a reflow operation is performed. After the reflow operation is complete, the viahole 133 will be filled with a reflowedsolder ball 121′ as shown in FIG. 3B-4. Now that the viahole 133 is filled, a proper ground via 119 is established. The ground via 119 will thus be in good electrical contact with theground plane 160. Cross-sectional tests confirm that voids are no longer being formed in theground vias 119 andsolder balls 120 a. - A
solder ball 120 a is then placed over the reflowedsolder ball 121′ (which established the ground via 119) as shown in FIG. 3B-5, and then another reflow operation is performed to attach thesolder ball 120 a as shown in FIG. 3B-6. Again, it should be appreciated that by filling the via holes 133 with a solder ball first and reflowing the solder ball to establish a ground via, the problem of internal voiding is eliminated. This makes for a substantially more reliable ground via connection as well as a more reliable semiconductor package. - FIGS.3C-1 through 3C-5 pictorially illustrate the process of filling the via holes 133 in a tape ball grid array (TBGA) package. Initially, the via
holes 133 are defined through theinterconnect substrate 150 as shown in FIG. 3C-1. In FIG. 3C-2,solder balls 121 are placed into the via holes 133. As mentioned above, theground plane 160 is preferably plated in the locations of the via holes 133 so that a more reliable connection can be made to the ground plane 160 (the ground plane preferably made of copper). The package is then placed through a first reflow operation so that thesolder balls 121 are reflowed and conformally fill the via holes 133. The reflowedsolder balls 121′ will therefore fill the via holes up to about the top surface of theinterconnect substrate 150 as shown in FIG. 3C-3. - In FIG. 3C-4,
solder balls 120 a are placed over the top surfaces of the reflowedsolder balls 121′. Another reflow operation is then performed so that thesolder balls 120 a form a proper bond to the reflowedsolder balls 121′. The filled viaholes 133 will then function as reliable ground vias. - FIG. 3D is a bottom view of the flex
tape interconnect substrate 150 in accordance with one embodiment of the present invention. This view illustrates a plurality of circularmetal ball pads 117 defined through thepad openings 152 in thesecond dielectric layer 136. In one embodiment, the underlyingmetal ball pads 117 are patterned from themetal layer 118 as described above, and thepad openings 152 are about the same diameter as thesolder balls 120 or slightly smaller. As mentioned above, the flextape interconnect substrate 150 has a centrally designedrectangular aperture 154 that is preferably aligned, but larger than the rectangular cavity opening 166 b defined by theground plane 160. As such, the silver plated ground ring 164 (of FIGS. 3A and 3G) is left exposed for bond wire interconnection. - This view also shows a plurality of conductive metal traces118 b coupled to the
metal ball pads 117 and ending inbond fingers 118 e near the cavity periphery. Also shown is thepower ring 118 a that is between about 0.4 mm and 0.5 mm wide. In some cases, the metal traces 118 b may be connected to thepower ring 118 a, and in other cases, the metal traces 118 b may end short of thepower ring 118 a, thereby defining thebond fingers 118 e. In one embodiment, all exposed portions of metal layer 118 (i.e., not covered by the second dielectric layer 136), which may include themetal ball pads 117, thepower ring 118 a and thebond fingers 118 e are plated with nickel having a typical thickness of between about 1 micron and about 2 microns, and gold plated with a thickness of about 0.5 microns. - As described above, the underlying ground plane is used as a functional current carrying surface, and therefore, any number of ground vias119 may be provided for subsequently formed
solder balls 120 a. As such, when a ground via 119 is provided through the flextape interconnect substrate 150, no additional metal traces 118 b will be required for those solder ball contacts. Accordingly, it is possible to package high performance dies 112 inpackage 100 without having to use expensive flex tape interconnect substrates having more than one metal. - An advantage of the present embodiment is that the routing density of the flex
tape interconnect substrate 150 may be increased due to the implementation of the current carryingground plane 160. For example, the flextape interconnect substrate 150 may be designed to the highest density levels at the corners of the package, wheremore solder balls 120 from the outer rows have to be routed to the central area. This density generally determines the number ofsolder balls 120 that may be fully routed on eachmetal layer 118. Therefore, by using about 38 micron wide metal traces 118 b, up to about five rows ofsolder balls 120 having about 1.27 mm pitch can be routed in onemetal layer 118. For comparison purposes, the ground connections in conventional BGA packages to a typical die take up to about 15% or more of the total solder ball count. However, designs in accordance with the present invention make all the ground connections between the die 112 and thesolder balls 120 a through theground plane 160. Therefore, if a fraction of the comerarea solder balls 120 a are allocated for ground connections, then a sixth inner row may be routed to increase thesolder ball 120 count of thepackage 100. In this manner, signal routing may be increased without increasing the package size. - FIG. 3E is a magnified cross sectional view of a flex
tape interconnect substrate 150 in accordance with one embodiment of the present invention. This magnified view, shows theadhesive layer 124 attached to one side of thefirst dielectric layer 125. In one embodiment, theadhesive layer 124 has a thickness of about 50 microns, and is laminated onto thefirst dielectric layer 125. Thefirst dielectric layer 125 is preferably a polyimide material having a thickness of about 75 microns, and is attached to the patternedmetal layer 118. Themetal layer 118 will preferably have a thickness of about 20 microns, plus an additional thickness of at least about 2 microns and about 0.5 microns for nickel and gold, respectively. As mentioned earlier, the patternedmetal layer 118 is selectively covered with thesecond dielectric layer 136 that is typically a solder mask having a thickness of about 25 microns. - FIG. 3E also provides a clear cross sectional view of a ground via119 that can be used to interconnect down to a current carrying ground plane 160 (of FIG. 3A). As mentioned earlier,
pad openings 152 are defined in thesecond dielectric layer 136 to define a path down to themetal ball pads 117 of the patternedmetal layer 118 andvias 119. However, nometal pad 118 is used for thevias 119. It is particularly important to understand that the via holes, and therectangular aperture 154 defined in the flextape interconnect substrate 150 are swiftly punched through all at one time by a mechanical punch. - FIG. 3F illustrates the flex
tape interconnect substrate 150 viewed from theadhesive layer 124 side after being punched through with a mechanical punch in accordance with one embodiment of the present invention. As mentioned above, theadhesive layer 124 is used to attach the flextape interconnect substrate 150 to theground plane 160. Preferably, theadhesive layer 124 is a temperature sensitive adhesive that may be obtained from Toray International, Inc. of Chiba, Japan. In this embodiment, a plurality of ground via holes may be defined to have a diameter that is about 0.1 mm less than thepad openings 152. Therectangular aperture 154 is preferably aligned with, and is about 1 mm larger than the cavity opening 166 a defined in the flextape interconnect substrate 150. - FIG. 3G is a view of the
ground plane 160 that is configured to be attached to theadhesive layer 124 of the flextape interconnect substrate 150 in accordance with one embodiment of the present invention. This view of theground plane 160 also shows the silver or nickel platedground ring 164 around a definition of the rectangular cavity opening 166 b. Although the entire rectangle defined by the rectangular cavity opening 166 b may be plated, because mask plating is used, it is possible to precision plate only those surface areas that benefit from the silver plating. Accordingly, the silver plated ground ring is preferably about 0.50 mm wide, and has a preferred minimum thickness of about 1 micron. - FIG. 3H illustrates the
ground plane 160 viewed from theadhesive layer 127 that is attached toground plane 160 in accordance with one embodiment of the present invention. Preferably, theadhesive layer 127 is a double sided adhesive that is first adhered to theground plane 160 and then subsequently adhered to theheat spreader 110. In this manner, theground plane 160 is adequately laminated to theheat spreader 110 as shown in FIG. 3A. In one embodiment, theadhesive layer 127 preferably has a thickness of about 50 microns, and can be one of many adhesives established in the industry including pressure sensitive adhesives, epoxies or b-stage epoxies. A temperature sensitive type adhesive that is at a heated temperature is a preferred adhesive to ensure good adhesion with ground plane. Theground plane 160 shows thecavity opening 166 b in a central location, and is usually about 1.0 mm larger than the semiconductor die 112. - FIG. 3I is a cross sectional view of the
ground plane 160 having a centrally located cavity opening 166 b that is preferably stamped-out along with theadhesive layer 127 in accordance with one embodiment of the present invention. Theground plane 160 is preferably a copper sheet having a thickness of about 0.45 mm for TBGA packages being about 1.4 mm in thickness. For TBGA packages having a thickness of about 1.0 mm or thinner, theground plane 160 is preferably about 0.2 mm thick. In a preferred embodiment, theground plane surface 160 covered with theadhesive layer 127 is preferably a copper oxide surface or nickel plated surface that is well suited to promote adhesion and reduce delamination from the bottom of the cavity. This view also shows theground ring 164 that is defined around thecavity opening 166 b. - As mentioned above, the
ground plane 160 provides a current carrying plane for all ground connections, while themetal layer 118 of the flextape interconnect substrate 150 is used for all the signal and power connections. As such, theground plane 160 advantageously replaces the need for a second metal layer on the flextape interconnect substrate 150. A significant advantage is that higher performance semiconductor dies 112 may be packaged inTBGA package 100 at substantially lower packaging costs than other packages implementing expensive multi-metal interconnect substrates. - Further yet, the
ground plane 160 provides an electrical shield against unwanted electromagnetic radiation to and from the semiconductor die 112. This is particularly important in high frequency electronic devices having close spacings between components, as well as telecommunication products having strict emissions regulations. As such, the layered structure of the formed cavity provides a good mechanical locking surface for the encapsulation compound, thus reducing delamination from thewalls 166 a. - FIG. 3J is the top view of the
heat spreader 110 having achamfer 163 at the upper right comer to indicate the location of the number onesolder ball 120. Theheat spreader 110 is preferably a copper sheet having a thickness of between about 0.15 mm and about 0.80 mm, and is configured to cover the entire top surface of thepackage 100. For a 1.4 mm thick tape ball grid array “TBGA” package, theheat spreader 110 thickness is preferably about 0.25 mm, and for a 1.0 mm thick TBGA package, theheat spreader 110 has a thickness of about 0.15 mm. In one embodiment, theheat spreader 110 material is preferably a 99.9% pure hard copper (Cu) such as cop Olin copper 151 made by Olin Brass Co. of Rochester Hills, Minn. The hard copper material is preferred because it provides good planarity for thepackage 100. - Both surfaces can be treated to include between about 1 micron and about 7 microns of black copper oxide to improve the adhesion to both the die attach adhesive113 and the
adhesive layer 127. Alternatively, either surface can be plated with metals such as nickel to provide an electrically conductive surface. The design and construction of theheat spreader 110 can be generic to the package body size and can be substantially the same for the alternative embodiments of the present invention. It is further noted that theheat spreader 110 can be made out of other thermal conductors that have a thermal expansion coefficient closer to that of silicon at 3 ppm/C, including a copper/tungsten/copper laminate, a copper/molybdenum/copper laminate or aluminum nitride. - In one embodiment,
heat spreader 110 of the present invention accounts for about 50% of the heat transferred from the semiconductor die 112 to the ambient air. The remaining about 50% is thus conducted through a second path including theadhesive layer 127, the thermallyconductive ground plane 160 and the flextape interconnect substrate 150. From the flextape interconnect substrate 150, the heat is then transferred to the solder balls which are in contact with a mother board (not shown) onto which thepackage 100 is attached. The thermal conductivity of the second path includes about 125 microns of dielectric layers includingadhesive layer 127,adhesive layer 124 and firstdielectric layer 125, and about 450 microns of copper associated with theground plane 160. Because there is a higher percentage metal (i.e., ground plane 160) within this second path, the heat is allowed to more efficiently be transferred to the motherboard. - In contrast, the prior art BGA shown in FIG. 1 has a 0.7 mm thick PCB interconnect substrate with no significant metal content, thereby providing an inefficient thermal path. For comparison purposes, the thermal resistance of a 27 mm×27
mm TBGA package 100 according to one embodiment of this invention was measured to be about 18 C/Watt, while the thermal resistance of a similarly size PCB package was about 23 C/Watt. As will be appreciated by those skilled in the art, the improved heat dissipation of the present invention is a significant advancement in the packaging arts. - FIG. 4 is a cross sectional view of a tape ball grid array (TBGA)200 according to a second embodiment of the present invention. In this embodiment, a
lid 222 is used to cover thedie 112 andbond wires 126. Thelid 222 can be attached to the substrate with any number of well known adhesives, thereby leaving an empty cavity (i.e., with no encapsulation material). This construction provides sufficient expansion space in case vaporized moisture is produced within the cavity during the aforementioned reflow temperatures that reach about 220 C. As an advantage, thelid 222 is well suited to prevent the possibility ofdie 112 delamination from the die attachepoxy 113, and of course reduce the possibility of the “pop-corning” effect most prevalent in encapsulation materials. In one embodiment, the lid can be made out of an oxidized copper sheet having a thickness of about 0.20 mm, such that sufficient mechanical strength is provided to preventbond wires 126 from shorting with thelid 222. - As mentioned earlier, the
solder balls tape interconnect substrate 150 via well known reflow techniques and have a preferred composition of about 63% tin and about 37% lead. As described with reference to FIG. 3A above,solder balls 120 a are preferably in electrical contact with theground plane 160 through solder ball filledground vias 119. - FIG. 5A is a cross section of a third embodiment of the present invention using a flex
tape interconnect substrate 150′ having onemetal layer 118, a firstdielectric layer 125′ and seconddielectric layer 136. In this embodiment, thefirst dielectric layer 125′ is preferably an adhesive that is used to attached to theground plane 160 to the flextape interconnect substrate 150′. Apart from the flextape interconnect substrate 150′, the ball gridarray TBGA package 300 of this embodiment is substantially the same as the previous .embodiments. Further,TBGA package 300 has substantially the same advantages over the prior art packages as the previous embodiments of this invention. However, it is noted that this flextape interconnect substrate 150′ is slightly less expensive that the flextape interconnect substrate 150′ of FIG. 3D. - FIG. 5B is a top view of the flex
tape interconnect substrate 150′ having ametal layer 118 in accordance with the third embodiment of the present invention. Theball pads 117 are shown connected to a plurality ofbond fingers 118 e′ of themetal layer 118. The dimensions ofball pads 117 defined inpad openings 152, therectangular aperture 154 and ground ball pad vias are substantially the same as those described with reference to FIG. 3A through 3J. Noball pads 117 are used for theground vias 119. The metal layer is similarly plated with nickel/gold with a minimum thickness of about 2 microns and about 0.5 microns, respectively. - The
bonding fingers 118 e′ on the flextape interconnect substrate 150′ are supported by thefirst dielectric layer 125′ as shown in FIG. 5A. However, caution should be exercised to ensure that during the application of this firstdielectric layer 125′, the adhesiveness of this dielectric layer does not contaminate the gold platedbonding fingers 118 e′ such that good and reliable wire bonding is maintained. Also shown is amoat aperture 250 defining a path down to bondingfingers 118 e′. As such, a seconddielectric keeper ring 136′ is defined around themoat aperture 250. - FIG. 5C is a cross section of the flex
tape interconnect substrate 150′ in accordance with one embodiment of the present invention. Thefirst dielectric 125′ completely covers themetal layer 118 and forms a surface of the flextape interconnect substrate 150′. Thesecond dielectric layer 136 is usually a polyimide having a preferred thickness of about 50 microns. As shown, thesecond dielectric layer 136 may have a number of circular apertures that expose theball pads 117 on themetal layer 118 and theaforementioned bonding fingers 118 e′ that are exposed through themoat aperture 250. - The flex
tape interconnect substrate 150′ hascircular apertures 152 that are substantially the same diameter as theball pad apertures 152 on thedielectric layer 136. The flextape interconnect substrate 150′ preferably includes arectangular aperture 154 that is concentric to thedevice aperture 166 b of theground plane 160, but larger by about 1.0 mm. Of course, the flextape interconnect substrate 150′ can include more than one layer pairs ofmetal 118 and dielectrics for routing additional power and ground planes throughsolder balls 120. - FIG. 6A shows a cross section of a
TBGA package 400 in accordance with a fourth embodiment of the present invention where the semiconductor die 112 is connected to the flextape interconnect substrate 150″ via solder bumps 320. As in the embodiment of FIG. 5A, thefirst dielectric layer 125″ is an adhesive layer that is well suited to attach the flextape interconnect substrate 150″ to theground plane 160. The solder bumps 320 are reflowed ontobump pads 218 a of themetal layer 218 to form an electrical and metallurgical bond to themetal layer 218. The space between the flextape interconnect substrate 150″ and thedie 112 is preferably filled with anunderfill epoxy 322 in order to protect the interconnect surface of thedie 112 andsolder bumps 320, and to provide good mechanical strength. However, one particularly advantageous feature of this embodiment is the use of a onemetal layer 118 flextape interconnect substrate 150″ to connect the solder bumps 320 to thebump pads 218 a. - FIG. 6B is a top view of the flex
tape interconnect substrate 150″ havingmetal layer 118 routed between circularmetal ball pads 117 via a number of metal traces 218 b. Thebump pads 218 a in the central area are preferably plated with nickel and gold as in the previous embodiments. An important advantage of this embodiment is the use of a one-metal layer flextape interconnect substrate 150″ to interconnect to the solder bumps 320 on thedie 112. The ball grid array in accordance with this embodiment may be assembled in a strip form using equipment and tools well established in the assembly industry of the plastic ball grid arrays. - FIG. 6C shows a cross sectional view of the layer flex
tape interconnect substrate 150″ having onemetal layer 218 in accordance with one embodiment of the present invention. As mentioned above, thefirst dielectric layer 125′ is preferably an adhesive that is well suited to adhere to theground plane 160. This cross section also shows asecond dielectric 236′ (e.g., a solder mask) that is direct contact with theunderlying metal layer 218. Preferably, the first dielectric has adevice aperture 154′ exposing thebump pads 218 a of themetal layer 218. Further, thesecond dielectric layer 236 has a plurality ofopenings 154 and ground vias 119 as in the previous embodiments. It is again pointed out that ground vias 119 (once filled with a solder ball and reflowed) provide the electrical interconnection to theground plane 160 viasolder balls 120 a. In this embodiment, thebump pads 218 a are plated with nickel and/or gold to provide a wetable surface onto which solder adheres well. - II. Methods for Manufacturing the Semiconductor Package Embodiments
- FIG. 7A shows a top view of a
ground plane strip 160′ from theadhesive layer 127 side in accordance with one embodiment of the present invention. For fabrication efficiency, the TBGA packages of the embodiments described above are fabricated from a sheet ofcopper 702 defining a plurality of package sites. Although any number package sites may be provided, the present example contains four substantially identical package sites. As shown,ground plane strip 160′ has a pair of symmetrically located sprocket holes 704 associated with each package site, and are advantageously used for aligning the flextape interconnect substrate 150 during the assembly process. Two pairs oftooling holes 706 located at each of the four comers of package site are used by the solder ball placement and package singulation equipment for efficient fabrication. Preferably, the width “w” of the first adhesive is larger than the package body size, but about substantially the same width as theheat spreader 160′. - FIG. 7B is a bottom view of the
ground plane strip 160′ and the silver platedground ring 164 in accordance with one embodiment of the present invention. In fabrication, therectangular opening 166 b is mechanically stamped through thecopper strip 702 for all package sites. Accordingly, when therectangular opening 166 b is stamped through, theunderlying adhesive 127 is also punched through, thereby producing excellent alignment of the two apertures at a substantially low manufacturing cost. - FIG. 7C shows the
heat spreader strip 110′ having the same number of package sites as theground plane strip 160′, and also having substantially the same length as theground plane strip 160′. Theheat spreader strip 110′ is preferably wider than thepackage body size 710 and has substantially the same width as theadhesive layer 127 defined byoutlines heat spreader strip 110′ is a strip of copper preferably having both surfaces treated with black copper oxide to promote adhesion. - Following the fabrication process, the
heat spreader strip 110′ is then attached to theground plane strip 160′ having theadhesive layer 127. However, caution should be taken during the lamination process to avoid inclusion of air bubbles in theadhesive layer 127 once theheat spreader strip 110′ is attached to theground plane strip 160′. Once assembled, the resulting strip will have acavity opening 166 b formed by theground plane 160 of each package site. - For manufacturing efficiency, the flex
tape interconnect substrate 150 can be arranged in a reel form havingadhesive layer 127 in place. By way of example, FIG. 7D illustrates a top view of a single flextape interconnect substrate 150 site that is ready to be assembled onto theground plane strip 160′. Theadhesive layer 124 width extends betweenlines ground plane strip 160′, yet theadhesive layer 124 is preferably wider than thepackage outline 710. Preferably, the flextape interconnect substrate 150 is aligned in a punch tool using the twosprocket holes 704 that are symmetrically located on either side of the flextape interconnect substrate 150. Next, thesubstrate sites 710 are singulated, thecavity openings 154 and vias are mechanically punched-out in a single operation using a suitable punch having the desired pattern. As a result, the punch cuts through the flextape interconnect substrate 150 having theadhesive layer 124, thereby producing excellent alignment at a low manufacturing cost. - Next, the individual flex
tape interconnect substrates 150 sites are aligned to theground plane strip 160′ package sites defined byoutlines 710 using the sprocket holes 704. At this point, each flextape interconnect substrate 150 is attached with theadhesive layer 124 to theground plane strip 160′. However, caution should be taken to avoid inclusion of air bubbles in theadhesive layer 124. - FIG. 7E shows the bottom view of a single flex
tape interconnect substrate 150 site that has been attached to theground plane strip 160′ in accordance with one embodiment of the present invention. The ground vias 119 are aligned to the ground plane, and thecavity opening 154 is aligned to the silver platedground ring 164. FIG. 7F shows two singulated flextape interconnect substrates 150 attached to theindividual package sites 710 on theground plane strip 160′. Also shown is an outline of the underlyingheat spreader strip 110′ defined bylines package sites 710 on theground plane strip 160′ have an attached flextape interconnect substrate 150. - With reference to FIG. 3A, the fabrication process continues by attaching the
die 112 to the cavity of the individual package sites with the die attachepoxy 113, after which the die attachepoxy 113 is cured. As mentioned above, additional silver filled epoxy can be dispensed in the cavity to establish an electrical contact between the die 112 and theground plane 160. The bond pads on the die are then interconnected to bywire bonds 126 to thefingers 118 e, thepower ring 118 a and theground ring 164 on theground plane 160. Each cavity is then filled with theencapsulation compound 122 to a predetermined level and subsequently cured to protect thedie 112, thewire bonds 126, and maintain a predetermined clearance “D” from the crown of the solder balls. - As mentioned earlier, solder balls are placed into the vias and then reflowed to fill the vias and form a substantially even surface. This provides an even surface for all pads during the next step of flux application. Generally, after the flux is applied, the
solder balls metal pad 117 and those overlying a solder ball filled ground via 119), and subsequently reflowed to form an electrical and metallurgical bond to the pads. As such, theground solder balls 120 a are in direct contact with theground plane 160 and the remaining power and signal balls are in direct contact with themetal pads 117 of the flextape interconnect substrates 150 as shown in FIG. 3A. - The packages are then singulated by punching the flex
tape interconnect substrates 150,ground plane strip 160′ andheat spreader strip 110′, thereby defining thepackage perimeter 710 in one efficient fabrication step. As will be apparent to those skilled in the art, this efficient singulation ensures a clean package edge that has substantially no misalignments between the different package layers. - It should be understood that the above assembly process can be used for the first and third embodiments that implement the
encapsulation 122. However, in the second embodiment where alid 222 is used, thelid 222 is attached following the wire bonding operation. By way of example, a lid adhesive is first dispensed and then thelid 222 is attached and the epoxy is cured. The remaining steps are as described above. - The assembly process of the flip chip embodiment of FIGS. 6A through 6C, though similar to the process described above, differ in the following sequence of operations. The
ground plane strip 160′ does not have a silver platedground ring 164, but otherwise is substantially the same as in the previous embodiments. Similarly theheat spreader strip 110′ is substantially the same, and is assembled using the same process as in the previous embodiments. Thebump pads 218 a on the flextape interconnect substrate 150″ are fluxed, and the solder bumps 320 are aligned to thebump pads 218 a. The solder bumps 320 are then reflowed to form a metallurgical and electrical bond to the flextape interconnect substrate 150″. Subsequently, the space between the die 112 and the flextape interconnect substrate 150″ is filled with theunderfill epoxy 322 and cured. This provides a suitable protective coating for thedie 112 and the solder bumps 320 from the environment as well as providing mechanical rigidity. - Continuing with the fabrication process of the flip chip arrangement of FIGS. 6A through 6C, the flex
tape interconnect substrate 150″ sites are singulated and the vias holes that are used to form ground vias 119 are punched in one step as in the previous embodiments. The die attachepoxy 113 is then dispensed in the cavity on the area that is to receive thedie 112. The flextape interconnect substrate 150″ is then aligned to theground plane strip 160′ using the sprocket holes 704. Theground plane strip 160′ having the flextape interconnect substrate 150″ sites is then attached to theground plane strip 110′ with theadhesive layer 127 and thedie 112 is attached to theheat spreader strip 110′ with the die attach epoxy 113 in the same operation. The die attach epoxy is subsequently cured to form a permanent bond. The individual packages are then singulated by a mechanical punching as in the previous embodiments. - The ball grid array packages described above can be manufactured by low cost methods using machinery, processes, materials and infrastructure common in the integrated circuit packaging industry. One such method uses the same assembly equipment, processes and support infrastructure used in the assembly of plastic ball grid arrays, which are well established in the packaging industry. By way of example, the use of strip assembly packaging implements assembly techniques that automatically assemble packages via magazine-to-magazine handling.
- Although the foregoing invention has been described in some detail for purposes of clarity and understanding, it will be apparent that certain changes and modifications may be practiced within the scope of the appended claims. Accordingly, the present embodiments are to be considered as illustrative and not restrictive, and the invention is not to be limited to the details given herein, but may be modified within the scope and equivalents of the appended claims.
Claims (7)
1. A package for a semiconductor chip, comprising:
a ground conducting layer;
a one metal layer interconnect substrate attached to the ground conducting layer, the one metal layer interconnect substrate having a via hole defining a path to the ground conducting layer; and
a conductive material substantially filling the path defined by the via hole, the conductive material being in contact with the ground conducting layer.
2. A package for a semiconductor chip as recited in claim 1 , wherein the conductive material is one of a solder ball, a solder paste, and conductive paste.
3. A package for a semiconductor chip as recited in claim 2 , further comprising:
a solder ball defined over the conductive material.
4. A package for a semiconductor chip, comprising:
a substrate capable of conducting a ground;
a single metal layer interconnect substrate attached to the substrate, the one metal layer interconnect substrate having a via hole; and
a conductive material contained in the via hole, the conductive material being in contact with the substrate;
wherein the conductive material defines an electrical connection to the ground.
5. A package for a semiconductor chip as recited in claim 4 , wherein the conductive material is one of a solder ball, a solder paste, and conductive paste.
6. A package for a semiconductor chip as recited in claim 5 , further comprising:
a solder ball defined over the conductive material.
7. A package for a semiconductor chip, comprising:
a substrate capable of conducting a ground;
a single metal layer interconnect substrate attached to the substrate, the one metal layer interconnect substrate having a via hole;
a conductive material contained in the via hole, the conductive material being in contact with the substrate; and
a solder ball defined over the conductive material;
wherein the conductive material defines an electrical connection to the ground.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/013,177 US20020050407A1 (en) | 1997-07-14 | 2001-12-07 | Ground via structures in semiconductor packages |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/892,471 US6020637A (en) | 1997-05-07 | 1997-07-14 | Ball grid array semiconductor package |
US09/422,212 US6395582B1 (en) | 1997-07-14 | 1999-10-19 | Methods for forming ground vias in semiconductor packages |
US10/013,177 US20020050407A1 (en) | 1997-07-14 | 2001-12-07 | Ground via structures in semiconductor packages |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/422,212 Continuation US6395582B1 (en) | 1997-07-14 | 1999-10-19 | Methods for forming ground vias in semiconductor packages |
Publications (1)
Publication Number | Publication Date |
---|---|
US20020050407A1 true US20020050407A1 (en) | 2002-05-02 |
Family
ID=27025515
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/422,212 Expired - Fee Related US6395582B1 (en) | 1997-07-14 | 1999-10-19 | Methods for forming ground vias in semiconductor packages |
US10/013,177 Abandoned US20020050407A1 (en) | 1997-07-14 | 2001-12-07 | Ground via structures in semiconductor packages |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/422,212 Expired - Fee Related US6395582B1 (en) | 1997-07-14 | 1999-10-19 | Methods for forming ground vias in semiconductor packages |
Country Status (1)
Country | Link |
---|---|
US (2) | US6395582B1 (en) |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050077080A1 (en) * | 2003-10-14 | 2005-04-14 | Adesoji Dairo | Ball grid array (BGA) package having corner or edge tab supports |
US20060103004A1 (en) * | 2004-11-17 | 2006-05-18 | NEC CORPORATION and | Wiring board for semiconductor integrated circuit package and semiconductor integrated circuit device using the same |
US20070080760A1 (en) * | 2005-10-11 | 2007-04-12 | Alford James L | Printed wiring board assembly with self-compensating ground via |
US20070164424A1 (en) * | 2003-04-02 | 2007-07-19 | Nancy Dean | Thermal interconnect and interface systems, methods of production and uses thereof |
US20070235886A1 (en) * | 2006-04-06 | 2007-10-11 | Hamza Yilmaz | Semiconductor die packages using thin dies and metal substrates |
US20080164055A1 (en) * | 2007-01-05 | 2008-07-10 | Apple Computer, Inc. | Grounded flexible circuits |
US20080197501A1 (en) * | 2007-02-19 | 2008-08-21 | Fujitsu Limited | Interconnection substrate and semiconductor device, manufacturing method of interconnection substrate |
US20090025969A1 (en) * | 2006-12-07 | 2009-01-29 | Worl Robert T | Dual cavity, high-heat dissipating printed wiring board assembly |
US20090256268A1 (en) * | 2008-04-15 | 2009-10-15 | Stephen Peter Ayotte | Partially underfilled solder grid arrays |
US20100126764A1 (en) * | 2008-11-24 | 2010-05-27 | Seagate Technology, Llc | die ground lead |
US20100224984A1 (en) * | 2009-03-05 | 2010-09-09 | Elpida Memory, Inc. | Semiconductor device and stacked semiconductor device in which circuit board and semiconductor chip are connected by leads |
CN102867814A (en) * | 2011-07-06 | 2013-01-09 | 鸿富锦精密工业(深圳)有限公司 | Chip packaging body |
US20140124962A1 (en) * | 2012-11-08 | 2014-05-08 | Honeywell International Inc. | Integrated circuit package including wire bond and electrically conductive adhesive electrical connections |
US20160293509A1 (en) * | 2015-04-03 | 2016-10-06 | Dawning Leading Technology Inc. | Metal Top Stacking Package Structure and Method for Manufacturing the same |
US9570372B1 (en) * | 2016-03-24 | 2017-02-14 | Bridge Semiconductor Corporation | Thermally enhanced semiconductor assembly with heat spreader and integrated dual build-up circuitries and method of making the same |
US20170245365A1 (en) * | 2016-02-24 | 2017-08-24 | Ibiden Co., Ltd. | Printed wiring board and method for manufacturing the same |
WO2018121162A1 (en) * | 2016-12-30 | 2018-07-05 | 华为技术有限公司 | Chip packaging structure and manufacturing method therefor |
US20200168525A1 (en) * | 2006-04-27 | 2020-05-28 | International Business Machines Corporation | Integrated circuit chip packaging |
US11257690B2 (en) * | 2013-02-07 | 2022-02-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3DIC package comprising perforated foil sheet |
Families Citing this family (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH11289023A (en) * | 1998-04-02 | 1999-10-19 | Oki Electric Ind Co Ltd | Semiconductor device and manufacture thereof |
JP3479738B2 (en) * | 1998-11-16 | 2003-12-15 | 株式会社アライドマテリアル | Semiconductor package and method of manufacturing heat dissipation substrate used therein |
US7169643B1 (en) * | 1998-12-28 | 2007-01-30 | Seiko Epson Corporation | Semiconductor device, method of fabricating the same, circuit board, and electronic apparatus |
TW445558B (en) * | 2000-04-14 | 2001-07-11 | Via Tech Inc | Manufacturing method for cavity-down plastic ball grid array package substrate |
JP3634735B2 (en) * | 2000-10-05 | 2005-03-30 | 三洋電機株式会社 | Semiconductor device and semiconductor module |
TW579581B (en) * | 2001-03-21 | 2004-03-11 | Ultratera Corp | Semiconductor device with chip separated from substrate and its manufacturing method |
JP4626919B2 (en) * | 2001-03-27 | 2011-02-09 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
US6537857B2 (en) * | 2001-05-07 | 2003-03-25 | St Assembly Test Service Ltd. | Enhanced BGA grounded heatsink |
US20020170897A1 (en) * | 2001-05-21 | 2002-11-21 | Hall Frank L. | Methods for preparing ball grid array substrates via use of a laser |
US6537848B2 (en) * | 2001-05-30 | 2003-03-25 | St. Assembly Test Services Ltd. | Super thin/super thermal ball grid array package |
US6586826B1 (en) * | 2001-06-13 | 2003-07-01 | Amkor Technology, Inc. | Integrated circuit package having posts for connection to other packages and substrates |
KR100432715B1 (en) * | 2001-07-18 | 2004-05-24 | 엘지전자 주식회사 | Manufacturing method of PCB, PCB and package thereby |
US7088559B2 (en) * | 2001-08-10 | 2006-08-08 | Seagate Technology Llc | Integrated interconnect and method of manufacture therefor |
US20040173894A1 (en) * | 2001-09-27 | 2004-09-09 | Amkor Technology, Inc. | Integrated circuit package including interconnection posts for multiple electrical connections |
US6899815B2 (en) * | 2002-03-29 | 2005-05-31 | Intel Corporation | Multi-layer integrated circuit package |
US20030198032A1 (en) * | 2002-04-23 | 2003-10-23 | Paul Collander | Integrated circuit assembly and method for making same |
US6900531B2 (en) * | 2002-10-25 | 2005-05-31 | Freescale Semiconductor, Inc. | Image sensor device |
US7116557B1 (en) * | 2003-05-23 | 2006-10-03 | Sti Electronics, Inc. | Imbedded component integrated circuit assembly and method of making same |
EP1627430B1 (en) * | 2003-05-28 | 2008-10-01 | Infineon Technologies AG | An integrated circuit package employing a flexible substrate |
JP2005064104A (en) * | 2003-08-08 | 2005-03-10 | Hitachi Cable Ltd | Light emitting diode array |
US6905910B1 (en) | 2004-01-06 | 2005-06-14 | Freescale Semiconductor, Inc. | Method of packaging an optical sensor |
US7411281B2 (en) * | 2004-06-21 | 2008-08-12 | Broadcom Corporation | Integrated circuit device package having both wire bond and flip-chip interconnections and method of making the same |
US7786591B2 (en) | 2004-09-29 | 2010-08-31 | Broadcom Corporation | Die down ball grid array package |
US7701071B2 (en) * | 2005-03-24 | 2010-04-20 | Texas Instruments Incorporated | Method for fabricating flip-attached and underfilled semiconductor devices |
US7582951B2 (en) * | 2005-10-20 | 2009-09-01 | Broadcom Corporation | Methods and apparatus for improved thermal performance and electromagnetic interference (EMI) shielding in leadframe integrated circuit (IC) packages |
US7714453B2 (en) * | 2006-05-12 | 2010-05-11 | Broadcom Corporation | Interconnect structure and formation for package stacking of molded plastic area array package |
US9299634B2 (en) * | 2006-05-16 | 2016-03-29 | Broadcom Corporation | Method and apparatus for cooling semiconductor device hot blocks and large scale integrated circuit (IC) using integrated interposer for IC packages |
US7808087B2 (en) | 2006-06-01 | 2010-10-05 | Broadcom Corporation | Leadframe IC packages having top and bottom integrated heat spreaders |
US9013035B2 (en) * | 2006-06-20 | 2015-04-21 | Broadcom Corporation | Thermal improvement for hotspots on dies in integrated circuit packages |
US8581381B2 (en) | 2006-06-20 | 2013-11-12 | Broadcom Corporation | Integrated circuit (IC) package stacking and IC packages formed by same |
US8183687B2 (en) * | 2007-02-16 | 2012-05-22 | Broadcom Corporation | Interposer for die stacking in semiconductor packages and the method of making the same |
US7872335B2 (en) * | 2007-06-08 | 2011-01-18 | Broadcom Corporation | Lead frame-BGA package with enhanced thermal performance and I/O counts |
US20090230524A1 (en) * | 2008-03-14 | 2009-09-17 | Pao-Huei Chang Chien | Semiconductor chip package having ground and power regions and manufacturing methods thereof |
CN101877334B (en) * | 2009-04-28 | 2012-03-07 | 钰桥半导体股份有限公司 | Semiconductor device with thermal gain |
US20110059579A1 (en) * | 2009-09-08 | 2011-03-10 | Freescale Semiconductor, Inc. | Method of forming tape ball grid array package |
US20120126399A1 (en) * | 2010-11-22 | 2012-05-24 | Bridge Semiconductor Corporation | Thermally enhanced semiconductor assembly with bump/base/flange heat spreader and build-up circuitry |
US9750158B2 (en) * | 2014-05-02 | 2017-08-29 | Honeywell International Inc. | Reduced thermal transfer to Peltier cooled FETs |
US10199364B2 (en) | 2016-05-19 | 2019-02-05 | Sanmina Corporation | Non-volatile dual in-line memory module (NVDIMM) multichip package |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2967621B2 (en) | 1991-08-27 | 1999-10-25 | 日本電気株式会社 | Method of manufacturing package for semiconductor device |
US5420460A (en) | 1993-08-05 | 1995-05-30 | Vlsi Technology, Inc. | Thin cavity down ball grid array package based on wirebond technology |
US5397921A (en) | 1993-09-03 | 1995-03-14 | Advanced Semiconductor Assembly Technology | Tab grid array |
US5455456A (en) | 1993-09-15 | 1995-10-03 | Lsi Logic Corporation | Integrated circuit package lid |
US5583378A (en) | 1994-05-16 | 1996-12-10 | Amkor Electronics, Inc. | Ball grid array integrated circuit package with thermal conductor |
US5972736A (en) * | 1994-12-21 | 1999-10-26 | Sun Microsystems, Inc. | Integrated circuit package and method |
KR100349406B1 (en) * | 1995-03-07 | 2003-01-15 | 닛토덴코 가부시키가이샤 | Manufacturing method of semiconductor devices and sealing pellets used therein |
JP3004578B2 (en) | 1995-05-12 | 2000-01-31 | 財団法人工業技術研究院 | Integrated Circuit Package Consisting of Multi-Heat Conductors for Enhanced Heat Dissipation and Caps Around the Edge for Improved Package Integrity and Reliability |
US5633533A (en) | 1995-07-26 | 1997-05-27 | International Business Machines Corporation | Electronic package with thermally conductive support member having a thin circuitized substrate and semiconductor device bonded thereto |
US5663530A (en) | 1995-08-01 | 1997-09-02 | Minnesota Mining And Manufacturing Company | Wire bond tape ball grid array package |
US5844168A (en) | 1995-08-01 | 1998-12-01 | Minnesota Mining And Manufacturing Company | Multi-layer interconnect sutructure for ball grid arrays |
JP3123638B2 (en) | 1995-09-25 | 2001-01-15 | 株式会社三井ハイテック | Semiconductor device |
US5739581A (en) | 1995-11-17 | 1998-04-14 | National Semiconductor Corporation | High density integrated circuit package assembly with a heatsink between stacked dies |
JPH09312374A (en) * | 1996-05-24 | 1997-12-02 | Sony Corp | Semiconductor package and manufacture thereof |
US5832596A (en) | 1996-12-31 | 1998-11-10 | Stmicroelectronics, Inc. | Method of making multiple-bond shelf plastic package |
US6248612B1 (en) * | 1997-06-20 | 2001-06-19 | Substrate Technologies, Inc. | Method for making a substrate for an integrated circuit package |
JP3087709B2 (en) * | 1997-12-08 | 2000-09-11 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
US6066512A (en) * | 1998-01-12 | 2000-05-23 | Seiko Epson Corporation | Semiconductor device, method of fabricating the same, and electronic apparatus |
-
1999
- 1999-10-19 US US09/422,212 patent/US6395582B1/en not_active Expired - Fee Related
-
2001
- 2001-12-07 US US10/013,177 patent/US20020050407A1/en not_active Abandoned
Cited By (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070164424A1 (en) * | 2003-04-02 | 2007-07-19 | Nancy Dean | Thermal interconnect and interface systems, methods of production and uses thereof |
US20050077080A1 (en) * | 2003-10-14 | 2005-04-14 | Adesoji Dairo | Ball grid array (BGA) package having corner or edge tab supports |
US20060103004A1 (en) * | 2004-11-17 | 2006-05-18 | NEC CORPORATION and | Wiring board for semiconductor integrated circuit package and semiconductor integrated circuit device using the same |
US7321166B2 (en) * | 2004-11-17 | 2008-01-22 | Nec Corporation | Wiring board having connecting wiring between electrode plane and connecting pad |
US20070080760A1 (en) * | 2005-10-11 | 2007-04-12 | Alford James L | Printed wiring board assembly with self-compensating ground via |
US7411474B2 (en) | 2005-10-11 | 2008-08-12 | Andrew Corporation | Printed wiring board assembly with self-compensating ground via and current diverting cutout |
US7768075B2 (en) * | 2006-04-06 | 2010-08-03 | Fairchild Semiconductor Corporation | Semiconductor die packages using thin dies and metal substrates |
US20070235886A1 (en) * | 2006-04-06 | 2007-10-11 | Hamza Yilmaz | Semiconductor die packages using thin dies and metal substrates |
US20200168525A1 (en) * | 2006-04-27 | 2020-05-28 | International Business Machines Corporation | Integrated circuit chip packaging |
US20090025969A1 (en) * | 2006-12-07 | 2009-01-29 | Worl Robert T | Dual cavity, high-heat dissipating printed wiring board assembly |
US8119922B2 (en) * | 2006-12-07 | 2012-02-21 | The Boeing Company | Dual cavity, high-heat dissipating printed wiring board assembly |
US7672142B2 (en) * | 2007-01-05 | 2010-03-02 | Apple Inc. | Grounded flexible circuits |
US20080164055A1 (en) * | 2007-01-05 | 2008-07-10 | Apple Computer, Inc. | Grounded flexible circuits |
US20080197501A1 (en) * | 2007-02-19 | 2008-08-21 | Fujitsu Limited | Interconnection substrate and semiconductor device, manufacturing method of interconnection substrate |
US8080875B2 (en) * | 2007-02-19 | 2011-12-20 | Fujitsu Limited | Interconnection substrate and semiconductor device, manufacturing method of interconnection substrate |
US7839002B2 (en) * | 2008-04-15 | 2010-11-23 | International Business Machines Corporation | Partially underfilled solder grid arrays |
US20090256268A1 (en) * | 2008-04-15 | 2009-10-15 | Stephen Peter Ayotte | Partially underfilled solder grid arrays |
US20100126764A1 (en) * | 2008-11-24 | 2010-05-27 | Seagate Technology, Llc | die ground lead |
US20100224984A1 (en) * | 2009-03-05 | 2010-09-09 | Elpida Memory, Inc. | Semiconductor device and stacked semiconductor device in which circuit board and semiconductor chip are connected by leads |
US8513803B2 (en) | 2009-03-05 | 2013-08-20 | Elpida Memory, Inc. | Semiconductor device and stacked semiconductor device |
CN102867814A (en) * | 2011-07-06 | 2013-01-09 | 鸿富锦精密工业(深圳)有限公司 | Chip packaging body |
US20140124962A1 (en) * | 2012-11-08 | 2014-05-08 | Honeywell International Inc. | Integrated circuit package including wire bond and electrically conductive adhesive electrical connections |
US8907482B2 (en) * | 2012-11-08 | 2014-12-09 | Honeywell International Inc. | Integrated circuit package including wire bond and electrically conductive adhesive electrical connections |
US11257690B2 (en) * | 2013-02-07 | 2022-02-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3DIC package comprising perforated foil sheet |
US20160293509A1 (en) * | 2015-04-03 | 2016-10-06 | Dawning Leading Technology Inc. | Metal Top Stacking Package Structure and Method for Manufacturing the same |
US9887145B2 (en) * | 2015-04-03 | 2018-02-06 | Dawning Leading Technology Inc. | Metal top stacking package structure and method for manufacturing the same |
US20170245365A1 (en) * | 2016-02-24 | 2017-08-24 | Ibiden Co., Ltd. | Printed wiring board and method for manufacturing the same |
US9949372B2 (en) * | 2016-02-24 | 2018-04-17 | Ibiden Co., Ltd. | Printed wiring board and method for manufacturing the same |
US9570372B1 (en) * | 2016-03-24 | 2017-02-14 | Bridge Semiconductor Corporation | Thermally enhanced semiconductor assembly with heat spreader and integrated dual build-up circuitries and method of making the same |
WO2018121162A1 (en) * | 2016-12-30 | 2018-07-05 | 华为技术有限公司 | Chip packaging structure and manufacturing method therefor |
US10903135B2 (en) | 2016-12-30 | 2021-01-26 | Huawei Technologies Co., Ltd. | Chip package structure and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
US6395582B1 (en) | 2002-05-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6395582B1 (en) | Methods for forming ground vias in semiconductor packages | |
US6020637A (en) | Ball grid array semiconductor package | |
US6323065B1 (en) | Methods for manufacturing ball grid array assembly semiconductor packages | |
US6876553B2 (en) | Enhanced die-up ball grid array package with two substrates | |
US5866949A (en) | Chip scale ball grid array for integrated circuit packaging | |
US5990545A (en) | Chip scale ball grid array for integrated circuit package | |
US7268426B2 (en) | High-frequency chip packages | |
US6252298B1 (en) | Semiconductor chip package using flexible circuit board with central opening | |
US7005320B2 (en) | Method for manufacturing flip chip package devices with a heat spreader | |
JP2003522401A (en) | Stacked integrated circuit package | |
JPH07153903A (en) | Semiconductor device package | |
US6596620B2 (en) | BGA substrate via structure | |
JP3312611B2 (en) | Film carrier type semiconductor device | |
US20050082658A1 (en) | Simplified stacked chip assemblies | |
JPH09246416A (en) | Semiconductor device | |
KR100207901B1 (en) | Method for fabricating a package having multi chip | |
KR20250047509A (en) | Semiconductor package and manufacturing method for the same | |
CN101494205B (en) | Integrated circuit package and manufacturing method thereof | |
JP2006108130A (en) | Semiconductor device and its manufacturing method | |
KR19980028439A (en) | Chip skate package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |