US20020036582A1 - Low voltage fully differential analog-to-digital converter - Google Patents
Low voltage fully differential analog-to-digital converter Download PDFInfo
- Publication number
- US20020036582A1 US20020036582A1 US09/726,331 US72633100A US2002036582A1 US 20020036582 A1 US20020036582 A1 US 20020036582A1 US 72633100 A US72633100 A US 72633100A US 2002036582 A1 US2002036582 A1 US 2002036582A1
- Authority
- US
- United States
- Prior art keywords
- impedance
- differential
- terminal
- input
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000012545 processing Methods 0.000 claims abstract description 16
- 238000012935 Averaging Methods 0.000 abstract description 9
- 230000000750 progressive effect Effects 0.000 description 9
- 238000010586 diagram Methods 0.000 description 8
- 108091022873 acetoacetate decarboxylase Proteins 0.000 description 5
- 101710096655 Probable acetoacetate decarboxylase 1 Proteins 0.000 description 2
- 101100112673 Rattus norvegicus Ccnd2 gene Proteins 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 230000004075 alteration Effects 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/34—Analogue value compared with reference values
- H03M1/36—Analogue value compared with reference values simultaneously only, i.e. parallel type
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M1/0617—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
- H03M1/0634—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by averaging out the errors, e.g. using sliding scale
- H03M1/0643—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by averaging out the errors, e.g. using sliding scale in the spatial domain
- H03M1/0646—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by averaging out the errors, e.g. using sliding scale in the spatial domain by analogue redistribution among corresponding nodes of adjacent cells, e.g. using an impedance network connected among all comparator outputs in a flash converter
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M1/0617—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
- H03M1/0675—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy
- H03M1/0678—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components
- H03M1/068—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components the original and additional components or elements being complementary to each other, e.g. CMOS
- H03M1/0682—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components the original and additional components or elements being complementary to each other, e.g. CMOS using a differential network structure, i.e. symmetrical with respect to ground
Definitions
- This present invention relates to an analog-to-digital converter and, in particular, to a low voltage fully differential analog-to-digital converter.
- FIG. 1 shows a schematic structure diagram of a conventional flash type analog-to-digital converter (hereinafter referred as ADC).
- the ADC 110 consists of an input stage branch 111 , a comparison stage branch 112 , and a decoding branch 113 .
- the comparison stage branch 112 has a plurality of comparators 1121 and each comparator 1121 is used to compare two voltages at two output terminals Vo 1 and Vo 2 of respective input cell 100 of the input stage branch 111 . And, the output of the comparator 1121 is logic 1 when Vo 1 is higher than Vo 2 while the output of the comparator 1121 is logic 0 when Vo 1 is lower than Vo 2 .
- the decoding branch 113 is to convert the signals from the comparators 1121 of the comparison stage branch 112 into binary digital signals.
- FIG. 2(A) shows a type of the input stage branch used in the ADC of FIG. 1 disclosed in the invention of U.S. Pat. No. 5,175,550.
- the input stage branch 111 consists of a plurality of input cells 100 connected by cascade.
- Each input cell 100 includes a differential pre-amplifier 101 , two pieces of load bearing impedance 102 connected to two output terminals of the differential pre-amplifier 101 , and an averaging impedance branch 103 connected to two output terminals of every input cell 100 .
- the averaging impedance branch 103 the characteristic difference between every input cell 100 can be equalized. As shown in FIG.
- the input terminal Vin 1 of the differential pre-amplifier 101 is connected to the analog input signals while the other input terminal Vin 2 of the differential pre-amplifier 101 is connected to a partial voltage point of a reference voltage provided by the progressive resistors branch 104 .
- the progressive resistors branch 104 consists of progressive resistors connected in a network between a terminal Vref_H providing a reference voltage and a terminal Vref_L providing a low potential such as ground.
- FIG. 2(B) shows another type of input stage branch used in the ADC of FIG. 1 disclosed in the invention of U.S. Pat. No. 5,835,048.
- the structure of an input cell 100 ′ is similar to that of the input cell 100 in FIG. 2(A) except that a passive element of load bearing impedance 102 of input cell 100 has been replaced by an active element of a current source 102 ′.
- the common mode voltage output from a differential pre-amplifier can be lowered by means of a current source loading.
- the current source is made of transistors, the range of input voltage of analog input signals will be limited due to the critical voltage V TH (about 1V) of transistors. And, such input cell can not operate under a condition of lower supplied voltage (such as 2.5V). In the mean time, a relatively higher capacitance of such input cell limits its responding speed. Furthermore, such design is relatively more complicated while occupying more area of chip because of the replacement of a loading impedance with a current source.
- one of objects of the present invention is to provide a low voltage fully differential analog-to-digital converter which can be operational under a condition of lower supplied voltage.
- Another object of the present invention is to provide a low voltage fully differential analog-to-digital converter which can be operational within a range of higher frequency. And, a successive processing stage of an active element can be connected to an input stage of the low voltage fully differential analog-to-digital converter from behind.
- a low voltage fully differential analog-to-digital converter consists of an input stage including a plurality of differential input cells for producing pre-output signals and successive processing stages for receiving pre-output signals from input stages. And, the low voltage fully differential analog-to-digital converter according to the present invention further consists of a decoder for receiving post-output signals from successive processing stages.
- Each differential input cell includes first and second differential preamplifiers, a bias impedance, and an averaging impedance branch.
- the first differential pre-amplifier includes two transistors whose sources are connected together and connected with a low supplied voltage through a current source, and whose drains are respectively connected to first and second output terminals. The gates of these two transistors are respectively connected to a first input signal and a partial voltage point of a reference voltage branch.
- the second differential pre-amplifier includes two transistors whose sources are connected together and connected with a low supplied voltage through a current source, and whose drains are respectively connected to first and second output terminals. The gates of these two transistors are respectively connected to a second input signal and a partial voltage point of a reference voltage branch.
- One end of the bias impedance is connected to a high supplied voltage while the other end of the bias impedance is connected to first and second output terminals through two respective pieces of load bearing impedance. Therefore, the offset of output voltages of first and second output terminals can be adjusted thereby.
- An averaging impedance branch consists of two sets of impedance that first set of impedance connects the second output terminal of the differential input cell and the first output terminal of an adjacent differential input cell. And, second set of impedance connects the other end of the bias impedance of the differential input cell and the other end of the bias impedance of an adjacent differential input cell.
- FIG. 1 is a schematic structure diagram of a flash type analog-to-digital converter of the prior art.
- FIG. 2(A) is a circuit diagram of a conventional input stage employed by the analog-to-digital converter of the prior art in FIG. 1.
- FIG. 2(B) is a circuit diagram of another kind of conventional input stage employed by the analog-to-digital converter of the prior art in FIG. 1.
- FIG. 3 shows a range of output voltage of the input stage employed by the analog-to-digital converter shown in FIG. 2(A).
- FIG. 4 is a schematic structure diagram of a flash type analog-to-digital converter according to the present invention.
- FIG. 5 is a circuit diagram of an input stage employed by the analog-to-digital converter of the present invention in FIG. 4.
- FIG. 6 shows a range of output voltage of an input stage after employing a bias impedance according to the present invention.
- FIG. 4 shows a schematic structure diagram of one aspect of embodiments of a flash type low voltage fully differential analog-to-digital converter (hereinafter referred as ADC) according to the present invention.
- the ADC 1 consists of an input stage 10 , a successive processing stage 20 , a comparator 30 , and a decoder 40 wherein both the comparator 30 and the decoder 40 are as same as that are used by the prior art. Therefore, detailed illustration of them is spared herewith.
- the successive processing stage 20 is a processing unit frequently used by the persons skilled in the art so that its illustration is also spared herewith. The following description only illustrates the input stage 10 of the present invention in detail.
- FIG. 5 shows the circuit diagram of each differential input cell 50 of the input stage 10 of the present invention.
- the input stage 10 consists of a plurality of differential input cells 50 and an impedance branch of the reference voltage 60 (referring FIG. 4).
- the differential input cell 50 includes two differential pre-amplifiers 51 , 52 , a bias impedance R 1 , two pieces of load bearing impedance R 2 , R 3 , and an averaging impedance branch including R 4 , R 4 ′, R 5 , and R 5 ′.
- Each source of the transistors of the differential pre-amplifiers 51 , 52 is respectively connected to constant current sources 53 , 54 , respectively, in order to provide an operational environment for the differential pre-amplifiers 51 , 52 .
- Each of two drains of the differential pre-amplifiers 51 , 52 of the input cell 50 is respectively connected to a first output terminal Vo 1 and a second output terminal Vo 2 .
- the output terminals Vo 1 and Vo 2 are connected to the bias impedance R 1 through the load bearing impedance R 2 and R 3 respectively, while the other end of the bias impedance R 1 is connected to the supplied voltage V dd .
- the differential input cells 50 uses the averaging impedance branch of R 4 , R 4 ′, R 5 and R 5 ′ to connect other adjacent differential input cells 50 to improve the homogeneity of element characteristic between each input cell 50 .
- every differential input cell 50 has four averaging impedance R 4 , R 4 ′, R 5 and R 5 ′ in this embodiment, the R 4 and R 5 can combine with R 4 ′ and R 5 ′ of an adjacent differential input cell 50 to form a single impedance.
- a first input terminal AP (gate of a transistor) of the first differential pre-amplifier 51 of every differential input cell 50 is connected to a positive analog input voltage V AP , while a drain of that transistor is connected to a second output terminal Vo 2 .
- a second input terminal (gate of a transistor) of the first differential pre-amplifier 51 is connected to a partial voltage point of the progressive resistors branch 60 while a drain of that transistor is connected to a first output terminal Vo 1 .
- a first input terminal AN (gate of a transistor) of the second differential pre-amplifier 52 of every differential input cell 50 is connected to a negative analog input voltage V AN while a drain of that transistor is connected to a second output terminal Vo 2 .
- a second input terminal (gate of a transistor) of that second differential pre-amplifier 52 is connected to a partial voltage point of the progressive resistors branch 60 while a drain of that transistor is connected to a first output terminal Vo 1 .
- the positive analog input voltage V AP and the negative analog input voltage V AN usually are in a form of voltage signals with respect to an common mode voltage of input signal.
- the common mode voltage is the average of sum of both the positive reference voltage Vref_H and the negative reference voltage Vref_L, namely, (Vref_H+Vref_L)/2.
- the positive reference voltage Vref_H is 2.4 V
- the negative reference voltage Vref_L is 1.2 V
- the common mode voltage is 1.8 V.
- the positive analog input voltage V AP is 2.0 V
- the negative analog input voltage V AN is 1.6 V.
- the progressive resistors branch 60 may be an assembly of K ⁇ 1 pieces of resistors connected in series, wherein every resistor has same resistance. And, one terminal of the progressive resistors branch 60 is connected to the negative reference voltage Vref_L while the other terminal of the progressive resistors branch 60 is connected to the positive reference voltage Vref_H. Therefore, the progressive resistors branch 60 has K partial voltage points N 1 ⁇ NK arranged from low voltage terminal to high voltage terminal.
- the reference voltage of the first differential pre-amplifier 51 of number J differential input cell 50 is connected to the partial voltage point NJ while the reference voltage of the second differential pre-amplifier 52 of number J differential input cell 50 is connected to the partial voltage point N(K ⁇ J+1).
- the reference voltage of the first differential pre-amplifier 51 of number 10 differential input cell 50 is connected to the partial voltage point N 10 while the reference voltage of the second differential pre-amplifier 52 of number 10 differential input cell 50 is connected to the partial voltage point N(K ⁇ 9).
- FIG. 5 further discloses the principle of function of differential input cell 50 according to the present invention.
- the differential pre-amplifiers 51 , 52 send signals through first and second output terminal Vo 1 and Vo 2 according to different voltages at respective partial voltage points.
- the common mode voltage of the first output terminal Vo 1 and second output terminal Vo 2 is adjusted downward due to the effect of a bias impedance R 1 .
- the output voltages of the first output terminal Vo 1 and second output terminal Vo 2 are limited within the range of 1.9V ⁇ 2.6 V.
- the output voltages of the first output terminal Vo 1 and second output terminal Vo 2 do not exceed the operational voltage range of an active element used as a successive processing stage.
- passive elements are employed as load bearing impedance and bias impedance in the present invention, a critical voltage V TH of current source would not be produced while V TH would be produced when an active element is employed. Therefore, the operational voltage can be decreased down to 2.5 V or even lower voltage.
- differential pre-amplifiers 51 , 52 are employed in every differential input cell 50 according to the present invention in order to perform the differential amplification on the positive analog input voltage V AP and negative analog input voltage V AN respectively.
- the analytical characteristic of an input stage can be further enhanced while the interference of noise can be reduced at the same time according to the present invention.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
- A. Field of the Invention
- This present invention relates to an analog-to-digital converter and, in particular, to a low voltage fully differential analog-to-digital converter.
- B. Description of the Related Art
- FIG. 1 shows a schematic structure diagram of a conventional flash type analog-to-digital converter (hereinafter referred as ADC). The
ADC 110 consists of aninput stage branch 111, acomparison stage branch 112, and adecoding branch 113. Thecomparison stage branch 112 has a plurality ofcomparators 1121 and eachcomparator 1121 is used to compare two voltages at two output terminals Vo1 and Vo2 ofrespective input cell 100 of theinput stage branch 111. And, the output of thecomparator 1121 islogic 1 when Vo1 is higher than Vo2 while the output of thecomparator 1121 islogic 0 when Vo1 is lower than Vo2. Thedecoding branch 113 is to convert the signals from thecomparators 1121 of thecomparison stage branch 112 into binary digital signals. - FIG. 2(A) shows a type of the input stage branch used in the ADC of FIG. 1 disclosed in the invention of U.S. Pat. No. 5,175,550. The
input stage branch 111 consists of a plurality ofinput cells 100 connected by cascade. Eachinput cell 100 includes a differential pre-amplifier 101, two pieces ofload bearing impedance 102 connected to two output terminals of the differential pre-amplifier 101, and anaveraging impedance branch 103 connected to two output terminals of everyinput cell 100. By the use of theaveraging impedance branch 103 the characteristic difference between everyinput cell 100 can be equalized. As shown in FIG. 1, the input terminal Vin1 of the differential pre-amplifier 101 is connected to the analog input signals while the other input terminal Vin2 of the differential pre-amplifier 101 is connected to a partial voltage point of a reference voltage provided by theprogressive resistors branch 104. Theprogressive resistors branch 104 consists of progressive resistors connected in a network between a terminal Vref_H providing a reference voltage and a terminal Vref_L providing a low potential such as ground. When the voltage of Vin1 is higher than that of Vin2, the first output terminal Vo1 of the differential pre-amplifier 101 is at high level while its second output terminal Vo2 is at low level in order to send a differential signal to thecomparator 1121. - FIG. 2(B) shows another type of input stage branch used in the ADC of FIG. 1 disclosed in the invention of U.S. Pat. No. 5,835,048. The structure of an
input cell 100′ is similar to that of theinput cell 100 in FIG. 2(A) except that a passive element ofload bearing impedance 102 ofinput cell 100 has been replaced by an active element of acurrent source 102′. - However, as shown in FIG. 3 regarding the first type of input cell in FIG. 2 (A), when a supplied voltage is +3.3V, an output voltage of the differential pre-amplifier is very close to the supplied voltage 3.3V because the
load 102 is a passive element such as resistors. When a successive processing stage is an active element and a supplied voltage is 3.3V, an output voltage resulted from the supplied voltage will be over of the range of operational voltage of a regular active element. Therefore, the following elements, such as folding type or interpolation type comparators, connected to theinput stage branch 111 from behind must be limited to be a passive load. Thus, the design of successive processing stage is restricted and consequently its gain is limited. - With regard to the second type of input cell in FIG. 2(B), the common mode voltage output from a differential pre-amplifier can be lowered by means of a current source loading. However, because the current source is made of transistors, the range of input voltage of analog input signals will be limited due to the critical voltage VTH (about 1V) of transistors. And, such input cell can not operate under a condition of lower supplied voltage (such as 2.5V). In the mean time, a relatively higher capacitance of such input cell limits its responding speed. Furthermore, such design is relatively more complicated while occupying more area of chip because of the replacement of a loading impedance with a current source.
- In view of the aforesaid disadvantages, one of objects of the present invention is to provide a low voltage fully differential analog-to-digital converter which can be operational under a condition of lower supplied voltage.
- Another object of the present invention is to provide a low voltage fully differential analog-to-digital converter which can be operational within a range of higher frequency. And, a successive processing stage of an active element can be connected to an input stage of the low voltage fully differential analog-to-digital converter from behind.
- A low voltage fully differential analog-to-digital converter according to the present invention consists of an input stage including a plurality of differential input cells for producing pre-output signals and successive processing stages for receiving pre-output signals from input stages. And, the low voltage fully differential analog-to-digital converter according to the present invention further consists of a decoder for receiving post-output signals from successive processing stages. Each differential input cell includes first and second differential preamplifiers, a bias impedance, and an averaging impedance branch.
- The first differential pre-amplifier includes two transistors whose sources are connected together and connected with a low supplied voltage through a current source, and whose drains are respectively connected to first and second output terminals. The gates of these two transistors are respectively connected to a first input signal and a partial voltage point of a reference voltage branch. The second differential pre-amplifier includes two transistors whose sources are connected together and connected with a low supplied voltage through a current source, and whose drains are respectively connected to first and second output terminals. The gates of these two transistors are respectively connected to a second input signal and a partial voltage point of a reference voltage branch.
- One end of the bias impedance is connected to a high supplied voltage while the other end of the bias impedance is connected to first and second output terminals through two respective pieces of load bearing impedance. Therefore, the offset of output voltages of first and second output terminals can be adjusted thereby. An averaging impedance branch consists of two sets of impedance that first set of impedance connects the second output terminal of the differential input cell and the first output terminal of an adjacent differential input cell. And, second set of impedance connects the other end of the bias impedance of the differential input cell and the other end of the bias impedance of an adjacent differential input cell.
- The mentioned objects, various other objects, advantages, and features of the present invention will be more fully understood from the following detailed description of the preferred aspect of the invention when considered in connection with the accompanying drawings.
- These and other objects and advantages of the present invention will become apparent by reference to the following description and accompanying drawings wherein:
- FIG. 1 is a schematic structure diagram of a flash type analog-to-digital converter of the prior art.
- FIG. 2(A) is a circuit diagram of a conventional input stage employed by the analog-to-digital converter of the prior art in FIG. 1.
- FIG. 2(B) is a circuit diagram of another kind of conventional input stage employed by the analog-to-digital converter of the prior art in FIG. 1.
- FIG. 3 shows a range of output voltage of the input stage employed by the analog-to-digital converter shown in FIG. 2(A).
- FIG. 4 is a schematic structure diagram of a flash type analog-to-digital converter according to the present invention.
- FIG. 5 is a circuit diagram of an input stage employed by the analog-to-digital converter of the present invention in FIG. 4.
- FIG. 6 shows a range of output voltage of an input stage after employing a bias impedance according to the present invention.
- The preferred aspects of embodiments of a low voltage fully differential analog-to-digital converter according to the present invention is illustrated with reference of accompanying drawings as follows.
- FIG. 4 shows a schematic structure diagram of one aspect of embodiments of a flash type low voltage fully differential analog-to-digital converter (hereinafter referred as ADC) according to the present invention. The
ADC 1 consists of aninput stage 10, asuccessive processing stage 20, acomparator 30, and adecoder 40 wherein both thecomparator 30 and thedecoder 40 are as same as that are used by the prior art. Therefore, detailed illustration of them is spared herewith. Thesuccessive processing stage 20 is a processing unit frequently used by the persons skilled in the art so that its illustration is also spared herewith. The following description only illustrates theinput stage 10 of the present invention in detail. - FIG. 5 shows the circuit diagram of each
differential input cell 50 of theinput stage 10 of the present invention. Theinput stage 10 consists of a plurality ofdifferential input cells 50 and an impedance branch of the reference voltage 60 (referring FIG. 4). Referring to FIG. 5, thedifferential input cell 50 includes twodifferential pre-amplifiers differential pre-amplifiers current sources differential pre-amplifiers differential pre-amplifiers input cell 50 is respectively connected to a first output terminal Vo1 and a second output terminal Vo2. The output terminals Vo1 and Vo2 are connected to the bias impedance R1 through the load bearing impedance R2 and R3 respectively, while the other end of the bias impedance R1 is connected to the supplied voltage Vdd. Thedifferential input cells 50 uses the averaging impedance branch of R4, R4′, R5 and R5′ to connect other adjacentdifferential input cells 50 to improve the homogeneity of element characteristic between eachinput cell 50. Although everydifferential input cell 50 has four averaging impedance R4, R4′, R5 and R5′ in this embodiment, the R4 and R5 can combine with R4′ and R5′ of an adjacentdifferential input cell 50 to form a single impedance. - A first input terminal AP (gate of a transistor) of the first
differential pre-amplifier 51 of everydifferential input cell 50 is connected to a positive analog input voltage VAP, while a drain of that transistor is connected to a second output terminal Vo2. And, a second input terminal (gate of a transistor) of the firstdifferential pre-amplifier 51 is connected to a partial voltage point of theprogressive resistors branch 60 while a drain of that transistor is connected to a first output terminal Vo1. Besides, a first input terminal AN (gate of a transistor) of the seconddifferential pre-amplifier 52 of everydifferential input cell 50 is connected to a negative analog input voltage VAN while a drain of that transistor is connected to a second output terminal Vo2. And, a second input terminal (gate of a transistor) of that seconddifferential pre-amplifier 52 is connected to a partial voltage point of theprogressive resistors branch 60 while a drain of that transistor is connected to a first output terminal Vo1. - Besides, the positive analog input voltage VAP and the negative analog input voltage VAN usually are in a form of voltage signals with respect to an common mode voltage of input signal. The common mode voltage is the average of sum of both the positive reference voltage Vref_H and the negative reference voltage Vref_L, namely, (Vref_H+Vref_L)/2. For example, if the positive reference voltage Vref_H is 2.4 V and the negative reference voltage Vref_L is 1.2 V, the common mode voltage is 1.8 V. Under this condition, if the positive analog input voltage VAP is 2.0 V, the negative analog input voltage VAN is 1.6 V.
- Furthermore, referring to FIG. 4, if an
ADC 1 has K pieces ofdifferential input cell 50, then theprogressive resistors branch 60 may be an assembly of K−1 pieces of resistors connected in series, wherein every resistor has same resistance. And, one terminal of theprogressive resistors branch 60 is connected to the negative reference voltage Vref_L while the other terminal of theprogressive resistors branch 60 is connected to the positive reference voltage Vref_H. Therefore, theprogressive resistors branch 60 has K partial voltage points N1˜NK arranged from low voltage terminal to high voltage terminal. Thus, the reference voltage of the firstdifferential pre-amplifier 51 of number Jdifferential input cell 50 is connected to the partial voltage point NJ while the reference voltage of the seconddifferential pre-amplifier 52 of number Jdifferential input cell 50 is connected to the partial voltage point N(K−J+1). For example, the reference voltage of the firstdifferential pre-amplifier 51 ofnumber 10differential input cell 50 is connected to the partial voltage point N10 while the reference voltage of the seconddifferential pre-amplifier 52 ofnumber 10differential input cell 50 is connected to the partial voltage point N(K−9). - Moreover, FIG. 5 further discloses the principle of function of
differential input cell 50 according to the present invention. When one set of analog input signal VAP and VAN is fed intodifferential pre-amplifiers differential input cell 50, thedifferential pre-amplifiers - Furthermore, two
differential pre-amplifiers differential input cell 50 according to the present invention in order to perform the differential amplification on the positive analog input voltage VAP and negative analog input voltage VAN respectively. In comparison to the prior art that only employs one differential pre-amplifier, the analytical characteristic of an input stage can be further enhanced while the interference of noise can be reduced at the same time according to the present invention. - Because two differential pre-amplifiers are employed in a flash type analog-to-digital converter according to the present invention in order to compare the positive and negative analog input signals being complementary to each other, the analytical characteristic of input signals can be enhanced thereby. Furthermore, because a bias impedance is employed in order to adjust the DC level of output terminals of an input stage branch in the flash type analog-to-digital converter according to the present invention, an active-load element can be connected from behind as a process element of successive processing stage. In addition, because a passive-load element is employed as a load bearing impedance in the flash type analog-to-digital converter according to the present invention, the input capacitance is reduced and therefore the responding speed is enhanced.
- While the structure of a flash type analog-to-digital converter according to the present invention has been described with reference to a preferred aspect of embodiments mentioned above, it should not be considered as a limitation of the scope of the present invention. Various possible modifications and alterations could be performed by persons who are skilled in the art without departing from the principles of the present invention. It is intended that the following claims define the present invention and that the structure within the scope of these claims and their equivalents be covered thereby.
Claims (4)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW089119909A TW453042B (en) | 2000-09-26 | 2000-09-26 | Low voltage fully differential analog-to-digital converter |
TW89119909A | 2000-09-26 | ||
TW89119909 | 2000-09-26 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020036582A1 true US20020036582A1 (en) | 2002-03-28 |
US6369732B1 US6369732B1 (en) | 2002-04-09 |
Family
ID=21661331
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/726,331 Expired - Lifetime US6369732B1 (en) | 2000-09-26 | 2000-12-01 | Low voltage fully differential analog-to-digital converter |
Country Status (2)
Country | Link |
---|---|
US (1) | US6369732B1 (en) |
TW (1) | TW453042B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050012651A1 (en) * | 1997-01-22 | 2005-01-20 | Broadcom Corporation | Analog to digital converter |
US8274421B2 (en) * | 2010-07-16 | 2012-09-25 | Analog Devices, Inc. | System for digitizing a parameter having an unknown value |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6611222B1 (en) | 2002-06-03 | 2003-08-26 | Charles Douglas Murphy | Low-complexity high-speed analog-to-digital converters |
US6897700B1 (en) * | 2003-03-21 | 2005-05-24 | Applied Micro Circuits Corporation | Amplifier with digital DC offset cancellation feature |
US6822600B1 (en) * | 2004-02-13 | 2004-11-23 | National Semiconductor Corporation | Amplifier array termination |
US7046179B1 (en) | 2004-02-13 | 2006-05-16 | National Semiconductor Corporation | Apparatus and method for on-chip ADC calibration |
US6847320B1 (en) * | 2004-02-13 | 2005-01-25 | National Semiconductor Corporation | ADC linearity improvement |
JP2007060194A (en) * | 2005-08-24 | 2007-03-08 | Ge Medical Systems Global Technology Co Llc | Ad converter, control method of ad converter, and connection method of ad converter |
US9917594B1 (en) * | 2016-09-06 | 2018-03-13 | Texas Instruments Incorporated | Inbuilt threshold comparator |
US10075174B1 (en) * | 2017-06-22 | 2018-09-11 | Globalfoundries Inc. | Phase rotator apparatus |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5175550A (en) | 1990-06-19 | 1992-12-29 | Analog Devices, Inc. | Repetitive cell matching technique for integrated circuits |
US5589831A (en) * | 1995-01-30 | 1996-12-31 | Samsung Semiconductor, Inc. | Fully differential flash ADC based on the voltage follower amplifier structure |
JPH10501115A (en) * | 1995-03-24 | 1998-01-27 | フィリップス エレクトロニクス ネムローゼ フェンノートシャップ | OPERATING AMPLIFIER WITH SIGNAL-DEPENDENT OFFSET AND MULTI-STEP DUAL RESIDUAL ANALOG-TO-DIGITAL CONVERTER CONTAINING SUCH OPERATING AMPLIFIER |
US5835048A (en) | 1997-01-22 | 1998-11-10 | Broadcom Corporation | Analog-to-digital converter with improved cell mismatch compensation |
US6121912A (en) * | 1998-09-30 | 2000-09-19 | National Semiconductor Corporation | Subranging analog-to-digital converter and method |
-
2000
- 2000-09-26 TW TW089119909A patent/TW453042B/en not_active IP Right Cessation
- 2000-12-01 US US09/726,331 patent/US6369732B1/en not_active Expired - Lifetime
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050012651A1 (en) * | 1997-01-22 | 2005-01-20 | Broadcom Corporation | Analog to digital converter |
US7071857B2 (en) * | 1997-01-22 | 2006-07-04 | Broadcom Corporation | Analog to digital converter |
US8274421B2 (en) * | 2010-07-16 | 2012-09-25 | Analog Devices, Inc. | System for digitizing a parameter having an unknown value |
Also Published As
Publication number | Publication date |
---|---|
US6369732B1 (en) | 2002-04-09 |
TW453042B (en) | 2001-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7405691B2 (en) | Analog-to-digital conversion circuit | |
US6369743B2 (en) | Differential amplifier, comparator, and A/D converter | |
JP3031486B2 (en) | Differential chopper comparator | |
US6369732B1 (en) | Low voltage fully differential analog-to-digital converter | |
US6882218B2 (en) | Transimpedance amplifier and offset correction mechanism and method for lowering noise | |
US20050162299A1 (en) | Reistor ladder interpolation for subranging ADC | |
US6870495B1 (en) | Double throughput analog to digital converter | |
CN102045044B (en) | Comparator and A/D converter | |
US7271755B2 (en) | Resistor ladder interpolation for PGA and DAC | |
KR20080077200A (en) | How Switchable Folding Circuits, Analog-to-Digital Converters, and Switchable Folding Circuits Work | |
US5640163A (en) | Folding stage and folding analog-to-digital converter | |
CN114142839A (en) | Comparator and analog-digital converter using same | |
US20040169551A1 (en) | Active filter circuit with dynamically modifiable gain | |
US10686464B2 (en) | Latched comparator and analog-to-digital converter making use thereof | |
EP0523380A2 (en) | Comparator circuit including at least one differential amplifier | |
US6239733B1 (en) | Current interpolation circuit for use in an A/D converter | |
EP0724225B1 (en) | Arithmetic processing apparatus and arithmetic processing circuit | |
US6404373B1 (en) | Comparator circuit for analog-to-digital converter | |
KR102615524B1 (en) | Positive feedback loop and negative capacitance type input impedance amplifier circuit | |
US6950051B2 (en) | Analog-digital converter with pipeline folding scheme | |
US20060028273A1 (en) | Gain-boosted opamp with capacitor bridge connection | |
US5835046A (en) | Analog-to-digital converter for differential signals | |
JP3454689B2 (en) | Voltage comparator, operational amplifier, analog-digital converter and analog-digital conversion circuit | |
US20220173744A1 (en) | Low noise hybrid comparator | |
JP3821615B2 (en) | A / D converter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SILICON INTERGRATED SYSTEMS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIU, HUNG-CHIH;SHEN, WEI-CHEN;REEL/FRAME:011323/0413 Effective date: 20001121 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: PAT HOLDER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: LTOS); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 12 |