US20020034096A1 - Read/write architecture for MRAM - Google Patents
Read/write architecture for MRAM Download PDFInfo
- Publication number
- US20020034096A1 US20020034096A1 US09/905,830 US90583001A US2002034096A1 US 20020034096 A1 US20020034096 A1 US 20020034096A1 US 90583001 A US90583001 A US 90583001A US 2002034096 A1 US2002034096 A1 US 2002034096A1
- Authority
- US
- United States
- Prior art keywords
- read
- memory elements
- ferromagnetic
- resistance
- write architecture
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000015654 memory Effects 0.000 claims abstract description 109
- 230000005415 magnetization Effects 0.000 claims abstract description 39
- 230000005294 ferromagnetic effect Effects 0.000 claims description 56
- 239000011159 matrix material Substances 0.000 claims description 6
- 230000004888 barrier function Effects 0.000 claims description 5
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 4
- 229910052802 copper Inorganic materials 0.000 claims description 4
- 239000010949 copper Substances 0.000 claims description 4
- 239000000463 material Substances 0.000 claims description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 claims 1
- 229910052593 corundum Inorganic materials 0.000 claims 1
- 229910001845 yogo sapphire Inorganic materials 0.000 claims 1
- 238000000034 method Methods 0.000 abstract description 13
- 230000008569 process Effects 0.000 abstract description 5
- 238000010586 diagram Methods 0.000 description 9
- 238000005259 measurement Methods 0.000 description 8
- 230000008901 benefit Effects 0.000 description 7
- 238000003491 array Methods 0.000 description 6
- 230000000694 effects Effects 0.000 description 6
- 230000008859 change Effects 0.000 description 5
- XEEYBQQBJWHFJM-UHFFFAOYSA-N Iron Chemical compound [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 4
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 3
- 238000007792 addition Methods 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- 238000010276 construction Methods 0.000 description 2
- 229910052742 iron Inorganic materials 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 229910000889 permalloy Inorganic materials 0.000 description 2
- 229910052697 platinum Inorganic materials 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 230000005641 tunneling Effects 0.000 description 2
- 235000012431 wafers Nutrition 0.000 description 2
- 229910001030 Iron–nickel alloy Inorganic materials 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- 230000000052 comparative effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 229910052720 vanadium Inorganic materials 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/14—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
- G11C11/15—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1659—Cell access
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1673—Reading or sensing circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1675—Writing or programming circuits or methods
Definitions
- the present invention relates to a read/write architecture for a magnetoresistive random access memory (MRAM) addressable via word lines and bit lines.
- MRAM magnetoresistive random access memory
- the MRAM has a multiplicity of ferromagnetic memory elements that are disposed at crossovers between word lines and bit lines.
- the memory elements at the crossovers form rows and columns of a matrix, which furthermore each contain two ferromagnetic layers separated by a separating layer, and whose resistance perpendicular to the layer sequence is in each case higher than that of the word lines and of the bit lines and depends on the magnetization state of the ferromagnetic layers.
- MRAMS are non-volatile random access memories which, in comparison with other types of non-volatile and also volatile memories such as, for example, DRAMs, FRAMS (ferroelectric RAMs), EEPROMS (electrically erasable and programmable ROMs or read-only memories) and FLASH memories, are distinguished by advantages such as, in particular, high storage densities ranging into the order of magnitude of 100 Gbits/chip or more, simple process architectures and hence low fabrication costs per bit.
- the cell arrays of MRAMS expediently contain metallic word lines and bit lines, also called write lines and read lines, which are disposed in a matrix-like manner and are disposed one above the other such that they respectively run in the x-direction and y-direction in a Cartesian xy coordinate system, and between which the ferromagnetic memory elements are provided at the crossovers between the word lines and the bit lines.
- the ferromagnetic memory elements contain at least two ferromagnetic layers that lie one above the other and are magnetically decoupled, which is effected by a separating layer provided between the ferromagnetic layers.
- the separating layer may be a tunneling barrier made, for example, of aluminum oxide (Al 2 O 3 ) or a non-ferromagnetic conductive layer made, for example, of copper.
- the ferromagnetic layers are composed, for example, of iron, cobalt, nickel, permalloy (NiFe), etc., it being possible for them to contain additions such as platinum, for example, which promote a finely crystalline state.
- the ferromagnetic layers may have a layer thickness of between 3 and 20 nm, while the separating layer located between them may have a thickness of 1 to 3 nm.
- the ferromagnetic layers of each memory element have switching fields of different magnitude and can therefore be subjected to magnetization reversal independently of one another by switching currents in the word lines and bit lines, which form interconnects.
- the resistors of the individual memory elements have resistances dependent on the relative magnetization of the ferromagnetic layers that form them. If both ferromagnetic layers are magnetized parallel to one another, then the memory element has a resistance R 0 , while a resistance R 0 + ⁇ R ( ⁇ R>0) is present in the case of antiparallel magnetization of the two ferromagnetic layers.
- the ratio ⁇ R/R 0 is about 0.1 . . . 0.2. This effect is referred to as the magnetoresistance effect.
- the term magnetoresistive memory elements is also customary for the ferromagnetic memory elements.
- the word lines and the bit lines are electrically insulated from one another, and the read current flows through a relatively small number, for example ten, of memory elements connected in series.
- the resistance of a relevant memory element can then be inferred from the change in the read current by a relatively complex circuit (in this respect, see the reference by D. D. Tang, P. K. Wang, V. S. Speriosu, S. Le, R. E. Fontana, S. Rishton, IEDM 95-997).
- the method requires write currents through the two interconnects (word line and bit line) which cross at the relevant memory element.
- the number of memory elements connected in series is limited by the relative change in the total resistance, which change becomes ever smaller as the number increases, and the measurement of the current change, which measurement becomes more difficult.
- the small number of memory elements that can be connected in series with one another necessitates a large outlay on circuitry for the periphery of the memory array and thus results in a large area requirement for the read electronics.
- the second read-out method consists in all word lines and bit lines, with the exception of the word line connected to the selected memory cell, being put at “0” potential. A potential not equal to zero is applied to the selected word line, while the selected bit line and all other bit lines are brought to a “virtual” zero potential by using an operational amplifier for current measurement (in this respect, see Published, Non-Prosecuted German Patent Application DE 197 40 942 A1).
- Both methods have the disadvantage that they are based on the determination of the absolute value of the resistance of the individual memory elements, as a result of which very stringent technological requirements are placed on accurate, reproducible and homogeneous setting of the resistances over the entire memory cell array and also over a semiconductor wafer or a plurality of semiconductor wafers. Equally, it must be taken into consideration here that in the case of the relatively small changes of ⁇ R/R 0 , temperature fluctuations can bring about changes in the resistance which make it more difficult to reliably determine the magnetization states of individual memory elements and hence to read the latter.
- the finite bit line resistances have the effect that the condition of a virtual zero potential is met only at the ends of the bit lines, with the result that parasitic shunt currents have an adverse effect in the case of long bit lines.
- a read/write architecture for a magnetoresistive random access memory contains bit lines, word lines crossing over the bit lines, and a multiplicity of ferromagnetic memory elements disposed at the crossover points of the word lines and the bit lines and forming rows and columns of a matrix.
- Each of the ferromagnetic memory elements contains a layered sequence having a separating layer and two ferromagnetic layers separated by the separating layer.
- the ferromagnetic memory elements have a resistance perpendicular to the layer sequence in each case higher than that of the word lines and of the bit lines and depends on a magnetization state of the ferromagnetic layers.
- the ferromagnetic memory elements are each connected between one of the word lines and one of the bit lines. At least one of the ferromagnetic memory elements functions as a reference memory element having a known magnetization state.
- connections between the reference memory element and each of the ferromagnetic memory elements defines taps of resistance bridges and a resistance ratio of each of the ferromagnetic memory elements to the reference memory element can be determined by the resistance bridges.
- Each of the resistance bridges includes the reference memory element and one of the ferromagnetic memory elements.
- the object is achieved by virtue of the fact that the ferromagnetic memory elements are each connected between one of the word lines and one of the bit lines, at least one reference memory element has a known magnetization state, and the resistance ratio of each memory element to the reference memory element can be determined by resistance bridges.
- the magnetization state of the individual memory elements is not determined by absolute measurement of the resistance—the customary procedure hitherto in the prior art—but rather by resistance comparison with memory elements of a known magnetization state.
- at least one memory element must be provided as a reference memory element, in which case a whole column and/or a whole row of memory elements may expediently also have a known magnetization state.
- such a known magnetization state is, for example, a parallel magnetization of both ferromagnetic layers with the low resistance R 0 or an antiparallel magnetization of the two resistive layers with the resistance R 0 + ⁇ R ( ⁇ R>0).
- the known magnetization state should be written in before the actual read process.
- resistances are compared by resistance bridges, namely half-bridges or full-bridges, which are produced by the abovementioned external circuitry of the resistor grid.
- the resistances correspond and both have the value R 0 , for example. However, if the shunt voltage differs from zero, then the resistance sought has a value that deviates from the resistance of the reference memory element, namely R 0 + ⁇ R, for example.
- a voltage ⁇ V/2 can be applied to the reference memory element, while the voltage +V/2 can then be applied to a memory element to be read.
- the materials for the individual memory elements are the same as has already been mentioned above.
- the separating layer between the ferromagnetic layers may be composed of, for example Al 2 O 3 (i.e. a barrier layer) or of copper and have a layer thickness of between 1 and 3 nm, while the ferromagnetic layers themselves are constructed in a customary manner from iron, cobalt, nickel, permalloy with corresponding additions (for example platinum) and have a layer thickness of between 3 and 20 nm.
- An advantageous development of the invention provides for current followers or amplifiers to be used for resistance comparison purposes in the individual resistance bridges and for their output voltage to be independent of the number m of word lines in the resistor grid. As a result, it is possible to use large cell arrays, so that the area ratio of the memory cell array to the read-out electronic also increases.
- An essential advantage of the invention is that it enables a large memory cell array with memory cells without selection transistors, even the measurement signal obtained when reading a memory cell being able to be made independent of the size of the memory cell array with the aid of the abovementioned current follower.
- the read-out electronics are constructed comparatively simply and merely have the task of distinguishing between symmetry or asymmetry of the individual resistance bridges.
- the measurement signal is completely independent of the absolute value of the individual resistive elements; it merely depends on the voltages applied to the memory cell array and the magnetoresistance effect ⁇ R/R 0 of the individual memory elements.
- the technological requirements placed on accuracy, reproducibility and homogeneity in the fabrication of the memory cell array are reduced since reading is based solely on the comparison of resistors that are closely adjacent to one another within the memory cell array.
- the measurement signal is used in its full magnitude for distinguishing the two resistance states and is not just contained in a small change in the measurement quantity. Temperature-dictated changes in resistance have no influence on the read signal since they cancel out in the bridge circuit. It is possible to read relatively large memory cell arrays without selection transistors, which results in considerable advantages in respect of storage density, process simplicity and costs per bit. Line resistances of the word lines and of the bit lines are at last partly ineffectual for symmetry reasons.
- FIG. 1 is a diagrammatic, perspective view of a memory cell array of a MRAM without selection transistors according to the invention
- FIG. 2 is a circuit diagram of the memory cell array in accordance with FIG. 1;
- FIG. 3 is a circuit diagram of the memory cell array shown in FIG. 2 in the case of a read-out operation
- FIG. 4 is a circuit diagram of an electrical circuit of half-bridges when voltages ⁇ V/2 and +V/2 are present on word lines;
- FIG. 5 is a circuit diagram of a circuit of the half-bridges when voltages of ⁇ V/2 and +V/2 are present on the bit lines;
- FIGS. 6 to 8 are circuit diagrams of the bridge circuits for elucidating the voltages respectively tapped off at the bridges;
- FIG. 9 is a circuit diagram of the bridge circuit that is used to elucidate how different logic states can be obtained depending on the resistances;
- FIG. 10 is a circuit diagram of the bridge circuit with current followers in accordance with a particularly advantageous exemplary embodiment.
- FIGS. 11 and 12 are circuit diagrams showing a comparison between the bridge circuit without a current follower (FIG. 11) and the bridge circuit with the current follower (FIG. 12).
- FIG. 1 there is shown a memory cell array of a magnetoresistive random access memory (MRAM) without selection transistors with so-called “4 F 2 ” memory cells containing ferromagnetic memory elements 1 , word lines WL and bit lines BL.
- MRAM magnetoresistive random access memory
- the memory cells 1 are located at crossovers between the word lines WL and the bit lines BL and each contain ferromagnetic layers 2 , 3 , between which a separating layer 4 is provided.
- the separating layer 4 may be a tunneling barrier made, for example, of aluminum oxide, or a non-ferromagnetic conductive layer made, for example, of copper.
- the word lines WL and the bit lines BL run in the y-direction and x-direction, respectively, with the result that the memory cells 1 form a matrix-like resistor grid.
- the resistance of the individual memory cells 1 depends on the magnetization directions of the two ferromagnetic layers 2 , 3 . In the case of parallel magnetization of the ferromagnetic layers 2 , 3 with respect to one another, the resistance is small and has a value R 0 , while in the case of antiparallel magnetization of the resistive layers 2 , 3 , the resistance has a magnitude R 0 + ⁇ R, ⁇ R>0.
- the word lines WL and the bit lines BL which form interconnects, may be composed of aluminum, for example.
- Preferred layer thicknesses for the ferromagnetic layers 2 , 3 are 3 to 20 nm, for example, and for the separating layers 4 are 1 to 3 nm, for example.
- a parallel magnetization with low resistance can then be assigned to a logic “0”, for example, while an antiparallel magnetization with high resistance corresponds to a logic “1”.
- FIG. 2 shows an electrical circuit diagram of the memory cell array shown in FIG. 1, in which case voltages U 1 , U 2 , . . . , U m are present on m word lines WL and voltages U 1 ′, U 2 ′, . . . , U n ′ are present on n bit lines BL.
- the individual memory cells are illustrated by resistors R 11 , R 21 , . . . , R 12 , R 22 , . . . R ik , . . . , R mn .
- FIG. 2 shows how the individual memory cells form a resistor grid, the resistances of the individual resistors R ik depending on the magnetization state thereof (parallel magnetization with low resistance or antiparallel magnetization with high resistance).
- the lower limit R 0 /(m ⁇ 2) is present if all the resistors R 3i , R 4i , . . . , R mi exhibit a parallel magnetization of the ferromagnetic layers, while the upper limit (R 0 + ⁇ R/(m ⁇ 2) is applicable if the resistors are all magnetized in an antiparallel manner.
- a subsequent read-out then presupposes that, for example, all the memory elements of a word line, such as the first word line with the voltage U i , are transferred to a known magnetization state, that is to say, for example, to a parallel magnetization of the ferromagnetic layers 2 , 3 , but the corresponding resistance R 0 need not be known.
- the potentials ⁇ V/2 and +V/2 are respectively applied to two word lines, for example the first and the second word line with the voltages U 1 and U 2 , respectively, in FIGS. 2 to 4 .
- the center contact of the voltage source is at zero potential just like the remaining word lines WL 3 to WLm connected to one another with low resistance.
- the current I through the resistor R 1 ′ results from superposition of the currents I 1 (see FIG. 7) and I 2 (see FIG. 8), which are generated independently of one another by the two voltage sources U 1 and U 2 , in each case the other voltage source being replaced by a short-circuiting bridge (see FIGS. 7 and 8).
- the current I generates a voltage U 1 ′ across the resistor R 1 ′, which voltage permits comparative statements about the resistances of the resistors R 11 and R 21 .
- I 2 U 2 ⁇ R 11 R 11 ⁇ R 1 ′ + R 11 ⁇ R 31 + R 1 ′ ⁇ R 21 ( 3 )
- the operation can be successively repeated with further word line pairs, that is to say, for example, the word lines WL 1 and WL 3 , WL 1 and WL 4 , . . . , WL 1 and WLm, until the magnetization states of all the resistors in the matrix have been determined.
- the shunt voltages are used to distinguish the small resistance (parallel magnetization) and the large resistance (antiparallel magnetization).
- the signals become small approximately proportionally to m (and/or n).
- current followers are inserted into the individual resistance bridges, the output voltages of which current followers are then independent of the number m of word lines (and/or the number n of bit lines) in the resistor grid.
- FIG. 10 shows an exemplary embodiment in which current followers 5 are provided at the outputs of the individual resistance bridges.
- FIG. 12 shows the advantage, by comparison therewith, which can be attained with the use of the current follower 5 .
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Semiconductor Memories (AREA)
- Hall/Mr Elements (AREA)
- Mram Or Spin Memory Techniques (AREA)
Abstract
Description
- This application is a continuation of copending International Application No. PCT/DE00/00026, filed Jan. 3, 2000, which designated the United States.
- 1. Field of the Invention
- The present invention relates to a read/write architecture for a magnetoresistive random access memory (MRAM) addressable via word lines and bit lines. The MRAM has a multiplicity of ferromagnetic memory elements that are disposed at crossovers between word lines and bit lines. The memory elements at the crossovers form rows and columns of a matrix, which furthermore each contain two ferromagnetic layers separated by a separating layer, and whose resistance perpendicular to the layer sequence is in each case higher than that of the word lines and of the bit lines and depends on the magnetization state of the ferromagnetic layers.
- As is known, MRAMS are non-volatile random access memories which, in comparison with other types of non-volatile and also volatile memories such as, for example, DRAMs, FRAMS (ferroelectric RAMs), EEPROMS (electrically erasable and programmable ROMs or read-only memories) and FLASH memories, are distinguished by advantages such as, in particular, high storage densities ranging into the order of magnitude of 100 Gbits/chip or more, simple process architectures and hence low fabrication costs per bit.
- The cell arrays of MRAMS expediently contain metallic word lines and bit lines, also called write lines and read lines, which are disposed in a matrix-like manner and are disposed one above the other such that they respectively run in the x-direction and y-direction in a Cartesian xy coordinate system, and between which the ferromagnetic memory elements are provided at the crossovers between the word lines and the bit lines. The ferromagnetic memory elements contain at least two ferromagnetic layers that lie one above the other and are magnetically decoupled, which is effected by a separating layer provided between the ferromagnetic layers. The separating layer may be a tunneling barrier made, for example, of aluminum oxide (Al2O3) or a non-ferromagnetic conductive layer made, for example, of copper.
- The ferromagnetic layers are composed, for example, of iron, cobalt, nickel, permalloy (NiFe), etc., it being possible for them to contain additions such as platinum, for example, which promote a finely crystalline state.
- The ferromagnetic layers may have a layer thickness of between 3 and 20 nm, while the separating layer located between them may have a thickness of 1 to 3 nm.
- The ferromagnetic layers of each memory element have switching fields of different magnitude and can therefore be subjected to magnetization reversal independently of one another by switching currents in the word lines and bit lines, which form interconnects. In this case, the resistors of the individual memory elements have resistances dependent on the relative magnetization of the ferromagnetic layers that form them. If both ferromagnetic layers are magnetized parallel to one another, then the memory element has a resistance R0, while a resistance R0+ΔR (ΔR>0) is present in the case of antiparallel magnetization of the two ferromagnetic layers. The ratio ΔR/R0 is about 0.1 . . . 0.2. This effect is referred to as the magnetoresistance effect. The term magnetoresistive memory elements is also customary for the ferromagnetic memory elements.
- These two resistances of the ferromagnetic layers, that is to say the resistance R0 for parallel magnetization and the resistance R0+ΔR for the antiparallel magnetization, can be assigned the quantities “0” and “1” of binary memories.
- Writing to MRAMs is simple, in principle, if the fact that the requisite switching field strengths have to be achieved by the interconnects is disregarded. It has proved more difficult for the information stored as resistances in the memory elements to be read out reliably and as simply as possible, that is to say without the assistance of selection transistors, which enlarge the memory cell areas and make the fabrication process more complex.
- Various efforts have already been made to configure the read-out securely and reliably without selection transistors. A principal problem in reading the memory cells disposed in high memory density with a cell area of 4 F2 (F=minimum feature size) is that each memory cell, that is say each resistive element whose resistance is to be determined, is “shunted” through a multiplicity of parallel current paths, which makes it problematic to determine the resistance exactly, especially in large memory cell arrays.
- In order to overcome these difficulties, two read-out methods have previously been disclosed for MRAMS.
- In the first method, the word lines and the bit lines are electrically insulated from one another, and the read current flows through a relatively small number, for example ten, of memory elements connected in series. The resistance of a relevant memory element can then be inferred from the change in the read current by a relatively complex circuit (in this respect, see the reference by D. D. Tang, P. K. Wang, V. S. Speriosu, S. Le, R. E. Fontana, S. Rishton, IEDM 95-997).
- The method requires write currents through the two interconnects (word line and bit line) which cross at the relevant memory element. The number of memory elements connected in series is limited by the relative change in the total resistance, which change becomes ever smaller as the number increases, and the measurement of the current change, which measurement becomes more difficult. The small number of memory elements that can be connected in series with one another necessitates a large outlay on circuitry for the periphery of the memory array and thus results in a large area requirement for the read electronics.
- The second read-out method consists in all word lines and bit lines, with the exception of the word line connected to the selected memory cell, being put at “0” potential. A potential not equal to zero is applied to the selected word line, while the selected bit line and all other bit lines are brought to a “virtual” zero potential by using an operational amplifier for current measurement (in this respect, see Published, Non-Prosecuted German Patent Application DE 197 40 942 A1).
- Both methods have the disadvantage that they are based on the determination of the absolute value of the resistance of the individual memory elements, as a result of which very stringent technological requirements are placed on accurate, reproducible and homogeneous setting of the resistances over the entire memory cell array and also over a semiconductor wafer or a plurality of semiconductor wafers. Equally, it must be taken into consideration here that in the case of the relatively small changes of ΔR/R0, temperature fluctuations can bring about changes in the resistance which make it more difficult to reliably determine the magnetization states of individual memory elements and hence to read the latter. In addition, in the second method, the finite bit line resistances have the effect that the condition of a virtual zero potential is met only at the ends of the bit lines, with the result that parasitic shunt currents have an adverse effect in the case of long bit lines.
- It is accordingly an object of the invention to provide a read/write architecture for a MRAM that overcomes the above-mentioned disadvantages of the prior art devices of this general type, which, in conjunction with a simple construction, allows reliable reading of the memory cell array and does not place unrealistically stringent requirements on the exact, reproducible and homogeneous setting of the resistances of the individual memory cells.
- With the foregoing and other objects in view there is provided, in accordance with the invention, a read/write architecture for a magnetoresistive random access memory (MRAM). The read/write architecture contains bit lines, word lines crossing over the bit lines, and a multiplicity of ferromagnetic memory elements disposed at the crossover points of the word lines and the bit lines and forming rows and columns of a matrix. Each of the ferromagnetic memory elements contains a layered sequence having a separating layer and two ferromagnetic layers separated by the separating layer. The ferromagnetic memory elements have a resistance perpendicular to the layer sequence in each case higher than that of the word lines and of the bit lines and depends on a magnetization state of the ferromagnetic layers. The ferromagnetic memory elements are each connected between one of the word lines and one of the bit lines. At least one of the ferromagnetic memory elements functions as a reference memory element having a known magnetization state.
- Connections between the reference memory element and each of the ferromagnetic memory elements defines taps of resistance bridges and a resistance ratio of each of the ferromagnetic memory elements to the reference memory element can be determined by the resistance bridges. Each of the resistance bridges includes the reference memory element and one of the ferromagnetic memory elements.
- In the case of a read/write architecture according to the invention, the object is achieved by virtue of the fact that the ferromagnetic memory elements are each connected between one of the word lines and one of the bit lines, at least one reference memory element has a known magnetization state, and the resistance ratio of each memory element to the reference memory element can be determined by resistance bridges.
- In the case of the read/write architecture according to the invention, then, by use of special external circuitry of the memory cell array, which forms a “resistor grid”, the magnetization state of the individual memory elements, that is to say the parallel or antiparallel magnetization of the ferromagnetic layers, is not determined by absolute measurement of the resistance—the customary procedure hitherto in the prior art—but rather by resistance comparison with memory elements of a known magnetization state. In this case, at least one memory element must be provided as a reference memory element, in which case a whole column and/or a whole row of memory elements may expediently also have a known magnetization state. In this case, such a known magnetization state is, for example, a parallel magnetization of both ferromagnetic layers with the low resistance R0 or an antiparallel magnetization of the two resistive layers with the resistance R0+ΔR (ΔR>0). The known magnetization state should be written in before the actual read process.
- The resistances are compared by resistance bridges, namely half-bridges or full-bridges, which are produced by the abovementioned external circuitry of the resistor grid.
- At the center taps of the resistance bridges, voltages arise which make it possible to infer the relative magnitude of the resistances in the resistance bridges and thus the information stored in the individual memory elements, that is to say “0”0 (for example parallel magnetization) or “1” (for example antiparallel magnetization).
- With vanishing shunt voltage across the resistance bridges, the resistances correspond and both have the value R0, for example. However, if the shunt voltage differs from zero, then the resistance sought has a value that deviates from the resistance of the reference memory element, namely R0+ΔR, for example.
- During reading, by way of example, a voltage −V/2 can be applied to the reference memory element, while the voltage +V/2 can then be applied to a memory element to be read.
- The materials for the individual memory elements are the same as has already been mentioned above. The separating layer between the ferromagnetic layers may be composed of, for example Al2O3 (i.e. a barrier layer) or of copper and have a layer thickness of between 1 and 3 nm, while the ferromagnetic layers themselves are constructed in a customary manner from iron, cobalt, nickel, permalloy with corresponding additions (for example platinum) and have a layer thickness of between 3 and 20 nm.
- An advantageous development of the invention provides for current followers or amplifiers to be used for resistance comparison purposes in the individual resistance bridges and for their output voltage to be independent of the number m of word lines in the resistor grid. As a result, it is possible to use large cell arrays, so that the area ratio of the memory cell array to the read-out electronic also increases.
- An essential advantage of the invention is that it enables a large memory cell array with memory cells without selection transistors, even the measurement signal obtained when reading a memory cell being able to be made independent of the size of the memory cell array with the aid of the abovementioned current follower.
- Additional advantages that can be attained by the invention can be summarized as follows. The read-out electronics are constructed comparatively simply and merely have the task of distinguishing between symmetry or asymmetry of the individual resistance bridges. In contrast to the prior art, the measurement signal is completely independent of the absolute value of the individual resistive elements; it merely depends on the voltages applied to the memory cell array and the magnetoresistance effect ΔR/R0 of the individual memory elements. The technological requirements placed on accuracy, reproducibility and homogeneity in the fabrication of the memory cell array are reduced since reading is based solely on the comparison of resistors that are closely adjacent to one another within the memory cell array. In contrast to the absolute value determination of the resistances which is customary in the case of the prior art, in the case of the read/write architecture according to the invention the measurement signal is used in its full magnitude for distinguishing the two resistance states and is not just contained in a small change in the measurement quantity. Temperature-dictated changes in resistance have no influence on the read signal since they cancel out in the bridge circuit. It is possible to read relatively large memory cell arrays without selection transistors, which results in considerable advantages in respect of storage density, process simplicity and costs per bit. Line resistances of the word lines and of the bit lines are at last partly ineffectual for symmetry reasons.
- Other features which are considered as characteristic for the invention are set forth in the appended claims.
- Although the invention is illustrated and described herein as embodied in a read/write architecture for a MRAM, it is nevertheless not intended to be limited to the details shown, since various modifications and structural changes may be made therein without departing from the spirit of the invention and within the scope and range of equivalents of the claims.
- The construction and method of operation of the invention, however, together with additional objects and advantages thereof will be best understood from the following description of specific embodiments when read in connection with the accompanying drawings.
- FIG. 1 is a diagrammatic, perspective view of a memory cell array of a MRAM without selection transistors according to the invention;
- FIG. 2 is a circuit diagram of the memory cell array in accordance with FIG. 1;
- FIG. 3 is a circuit diagram of the memory cell array shown in FIG. 2 in the case of a read-out operation;
- FIG. 4 is a circuit diagram of an electrical circuit of half-bridges when voltages −V/2 and +V/2 are present on word lines;
- FIG. 5 is a circuit diagram of a circuit of the half-bridges when voltages of −V/2 and +V/2 are present on the bit lines;
- FIGS.6 to 8 are circuit diagrams of the bridge circuits for elucidating the voltages respectively tapped off at the bridges;
- FIG. 9 is a circuit diagram of the bridge circuit that is used to elucidate how different logic states can be obtained depending on the resistances;
- FIG. 10 is a circuit diagram of the bridge circuit with current followers in accordance with a particularly advantageous exemplary embodiment; and
- FIGS. 11 and 12 are circuit diagrams showing a comparison between the bridge circuit without a current follower (FIG. 11) and the bridge circuit with the current follower (FIG. 12).
- In all the figures of the drawing, sub-features and integral parts that correspond to one another bear the same reference symbol in each case. Referring now to the figures of the drawing in detail and first, particularly, to FIG. 1 thereof, there is shown a memory cell array of a magnetoresistive random access memory (MRAM) without selection transistors with so-called “4 F2” memory cells containing
ferromagnetic memory elements 1, word lines WL and bit lines BL. In this case, thememory cells 1 are located at crossovers between the word lines WL and the bit lines BL and each containferromagnetic layers 2, 3, between which a separating layer 4 is provided. The separating layer 4 may be a tunneling barrier made, for example, of aluminum oxide, or a non-ferromagnetic conductive layer made, for example, of copper. - The word lines WL and the bit lines BL run in the y-direction and x-direction, respectively, with the result that the
memory cells 1 form a matrix-like resistor grid. - The resistance of the
individual memory cells 1 depends on the magnetization directions of the twoferromagnetic layers 2, 3. In the case of parallel magnetization of theferromagnetic layers 2, 3 with respect to one another, the resistance is small and has a value R0, while in the case of antiparallel magnetization of theresistive layers 2, 3, the resistance has a magnitude R0+ΔR, ΔR>0. - The word lines WL and the bit lines BL, which form interconnects, may be composed of aluminum, for example. Preferred layer thicknesses for the
ferromagnetic layers 2, 3 are 3 to 20 nm, for example, and for the separating layers 4 are 1 to 3 nm, for example. - Application of corresponding electric voltages to a specific word line WL and a specific bit line BL enables the
ferromagnetic layers 2, 3 of amemory element 1 located at the crossover point between the word line WL and the bit line BL to be magnetized in a parallel or antiparallel manner. - A parallel magnetization with low resistance can then be assigned to a logic “0”, for example, while an antiparallel magnetization with high resistance corresponds to a logic “1”.
- FIG. 2 shows an electrical circuit diagram of the memory cell array shown in FIG. 1, in which case voltages U1, U2, . . . , Um are present on m word lines WL and voltages U1′, U2′, . . . , Un′ are present on n bit lines BL. The individual memory cells are illustrated by resistors R11, R21, . . . , R12, R22, . . . Rik, . . . , Rmn. FIG. 2 shows how the individual memory cells form a resistor grid, the resistances of the individual resistors Rik depending on the magnetization state thereof (parallel magnetization with low resistance or antiparallel magnetization with high resistance).
- A voltage of −V/2 and of +V/2 is then respectively applied to two arbitrary word lines WL, with the result that Ui=−V/2 and Uk=+V/2 (FIG. 3). A potential “0” is present on the remaining word lines WL. This situation is illustrated in FIG. 3 for the case i=1 and k=2.
- The parallel short circuit of the resistors R31, R41, . . . , R32, R42, . . . , R3k, R4n, . . . , Rmn—at potential “0”—of each bit line BL gives rise to half-bridges, as is illustrated diagrammatically in FIG. 4, in which case the resistor R1′ denotes the resistance of the resistors R31, R41, . . . , Rm1 connected in parallel with one another. The same applies correspondingly to the resistors R2′ and R3′.
- The voltages U1′, U2′, U3′, . . . , Ui′ (i=1, 2, . . . , n) depend on a ratio of the two resistances in each half-bridge: by way of example, if R11=R21, then U1′=0. If U1′<0, then R1′<R21. By contrast U1′>0 is assigned to R11>R21.
- For the shunt resistors Ri′, across which the voltages U1′, . . . Ui′ are dropped, the following holds true:
- R 0/(m−2)≦R i′≦(R 0 +ΔR)/(m−2) (1)
- The lower limit R0/(m−2) is present if all the resistors R3i, R4i, . . . , Rmi exhibit a parallel magnetization of the ferromagnetic layers, while the upper limit (R0+ΔR/(m−2) is applicable if the resistors are all magnetized in an antiparallel manner.
- Instead of the voltages −V/2 and +V/2 respectively being applied to two word lines WL, it is also possible for two bit lines BL to be connected to the voltages. This case is illustrated diagrammatically in FIG. 5, in which case the voltages U1, U2, . . . , Ui (i=1, 2, . . . , m) then provide information about the resistance ratios Rik/Rik+1 (i=1, 2, . . . , m, k−1 . . . n).
- In this way, it is possible to compare any desired rows or columns with one another.
- When writing to such a MRAM, currents of suitable magnitude are simultaneously sent through a respective word line WL and bit line BL. As a result, the memory element located at the crossover between the word line and the bit line can be transferred to a parallel-magnetized state or antiparallel-magnetized state of its
ferromagnetic layers 2, 3, which corresponds to a logic “0” or “1”. - A subsequent read-out then presupposes that, for example, all the memory elements of a word line, such as the first word line with the voltage Ui, are transferred to a known magnetization state, that is to say, for example, to a parallel magnetization of the
ferromagnetic layers 2, 3, but the corresponding resistance R0 need not be known. - During reading, the potentials −V/2 and +V/2 are respectively applied to two word lines, for example the first and the second word line with the voltages U1 and U2, respectively, in FIGS. 2 to 4. The center contact of the voltage source is at zero potential just like the remaining word lines WL3 to WLm connected to one another with low resistance. Only shunt resistors Ri′ of the resultant half-bridges are formed by the resistors R3i to Rmi (i=1, 2, . . . n) connected to each bit line BL being connected in parallel. The voltages Ui′ (i=1, 2, . . . , n) are dropped across these resistors Ri′, which lie within the interval given above by equation (1), which voltages allow a comparison of the resistors R2i with the resistors R1i, as can be shown diagrammatically using FIGS. 6 to 8.
- FIGS.6 to 8 show the bridge voltages Ui′ (i=1, . . . , n) for the example of the topmost half-bridge in FIG. 4. The current I through the resistor R1′ (see FIG. 6) results from superposition of the currents I1 (see FIG. 7) and I2 (see FIG. 8), which are generated independently of one another by the two voltage sources U1 and U2, in each case the other voltage source being replaced by a short-circuiting bridge (see FIGS. 7 and 8). The current I generates a voltage U1′ across the resistor R1′, which voltage permits comparative statements about the resistances of the resistors R11 and R21.
-
-
-
-
- After the resistances have been ascertained for the first two word lines, for example by comparators on the bit lines BL, the operation can be successively repeated with further word line pairs, that is to say, for example, the word lines WL1 and WL3, WL1 and WL4, . . . , WL1 and WLm, until the magnetization states of all the resistors in the matrix have been determined.
-
-
- As an example, for a memory cell array having 1000 bit lines BL (n=1000) and 100 word lines WL (m=100), a magnetoresistance effect ΔR/R0=0.2 and voltage sources of 1 V in each case, the following are obtained:
- Ui′=0 for like resistors in the i-th half-bridge,
- Ui′<0 where 1.67 mV≦|Ui′|≦2.00 mV for unlike resistors in the i-th half-bridge independently of the resistance R0.
- The loading on the current sources is in this case 1000×10 μA=10 mA for R0=100 kohm and 1000×1 μA=1 mA for R0=1 Mohm.
- FIG. 9 shows a case in which the parallel magnetization state of the
ferromagnetic layers 2, 3 with the low resistance R0 has been written in for all the memory elements of the first word line WL1. From vanishing values of the bridge voltages Ui′=0, it then follows that the other resistors of the half-bridges also have the value R0. If their value is negative, however, then these resistors have the higher value R0+ΔR. The following relationship is thus present: - In the exemplary embodiments above, the shunt voltages are used to distinguish the small resistance (parallel magnetization) and the large resistance (antiparallel magnetization). In this case, with memory cell arrays having a large number m of word lines and/or n of bit lines, the signals become small approximately proportionally to m (and/or n). In order to avoid this disadvantage, for resistance comparison purposes, current followers are inserted into the individual resistance bridges, the output voltages of which current followers are then independent of the number m of word lines (and/or the number n of bit lines) in the resistor grid.
- This entails the additional advantage that large memory cell arrays can be used, which results in that the area ratio of memory cell array to read-out electronics increases.
- FIG. 10 shows an exemplary embodiment in which
current followers 5 are provided at the outputs of the individual resistance bridges. - Such current followers make it possible to avoid the disadvantage that the voltage Ui′ tends toward zero if the number of word lines m becomes larger and larger. This relationship will be explained below first with reference to FIG. 11.
-
-
-
- It then follows from this that:
- |U1′|→0 for m→∞ (14)
- As an example, with m=100 word lines, ΔR/R0=0.2 and U=2 V, the following are obtained:
- Ui′=0 for like resistors in the i-th half-bridge, and
- Ui′<0 for different resistors in the i-th half-bridge where 1.67 mV<|U1′|<2.0 mV.
- FIG. 12 shows the advantage, by comparison therewith, which can be attained with the use of the
current follower 5. -
-
-
- It can be seen from equation (17) that the output voltage U1a′ is independent of m and hence independent of the number of word lines.
- A concrete example where ΔR/R0=0.2, U=2 V and Rf=R0 (Rf is the resistance of the
current follower 5 produces the following: - U1a′=0 for like resistors in the i-th half-bridge and
- U1a′=0.2/1.2 V=0.166 V for different resistors in the i-th half-bridge, independently of m.
Claims (11)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE19900979 | 1999-01-13 | ||
DE19900979 | 1999-01-13 | ||
DE19900979.1 | 1999-01-13 | ||
PCT/DE2000/000026 WO2000042614A1 (en) | 1999-01-13 | 2000-01-03 | Read/write architecture for a mram |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/DE2000/000026 Continuation WO2000042614A1 (en) | 1999-01-13 | 2000-01-03 | Read/write architecture for a mram |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020034096A1 true US20020034096A1 (en) | 2002-03-21 |
US6424562B1 US6424562B1 (en) | 2002-07-23 |
Family
ID=7894105
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/905,830 Expired - Fee Related US6424562B1 (en) | 1999-01-13 | 2001-07-13 | Read/write architecture for MRAM |
Country Status (8)
Country | Link |
---|---|
US (1) | US6424562B1 (en) |
EP (1) | EP1141960B1 (en) |
JP (1) | JP3773031B2 (en) |
KR (1) | KR100450466B1 (en) |
CN (1) | CN1145168C (en) |
DE (1) | DE50000262D1 (en) |
TW (1) | TW462050B (en) |
WO (1) | WO2000042614A1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030090933A1 (en) * | 2001-11-13 | 2003-05-15 | Mitsubishi Denki Kabushiki Kaisha | Thin-film magnetic memory device executing data writing with data write magnetic fields in two direction |
US20040042263A1 (en) * | 2002-09-03 | 2004-03-04 | Manish Sharma | Read operations on multi-bit memory cells in resistive cross point arrays |
US20040255076A1 (en) * | 2003-06-10 | 2004-12-16 | Tsuyoshi Oyaizu | Flash memory controller, memory control circuit, flash memory system, and method for controlling data exchange between host computer and flash memory |
US20080174936A1 (en) * | 2007-01-19 | 2008-07-24 | Western Lights Semiconductor Corp. | Apparatus and Method to Store Electrical Energy |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001007290A (en) * | 1999-06-24 | 2001-01-12 | Mitsubishi Electric Corp | Semiconductor device, method of manufacturing semiconductor device, and communication method |
DE19942447C2 (en) | 1999-09-06 | 2003-06-05 | Infineon Technologies Ag | Memory cell arrangement and method for its operation |
DE10037976C2 (en) * | 2000-08-03 | 2003-01-30 | Infineon Technologies Ag | Arrangement for low-loss writing of an MRAM |
DE10041378C1 (en) * | 2000-08-23 | 2002-05-16 | Infineon Technologies Ag | MRAM configuration |
DE10043440C2 (en) * | 2000-09-04 | 2002-08-29 | Infineon Technologies Ag | Magnetoresistive memory and method for reading it out |
US6611453B2 (en) * | 2001-01-24 | 2003-08-26 | Infineon Technologies Ag | Self-aligned cross-point MRAM device with aluminum metallization layers |
US6418046B1 (en) * | 2001-01-30 | 2002-07-09 | Motorola, Inc. | MRAM architecture and system |
US6515896B1 (en) * | 2001-07-24 | 2003-02-04 | Hewlett-Packard Company | Memory device with short read time |
US6545906B1 (en) | 2001-10-16 | 2003-04-08 | Motorola, Inc. | Method of writing to scalable magnetoresistance random access memory element |
US6839269B2 (en) | 2001-12-28 | 2005-01-04 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
US6512689B1 (en) * | 2002-01-18 | 2003-01-28 | Motorola, Inc. | MRAM without isolation devices |
KR100464536B1 (en) * | 2002-03-22 | 2005-01-03 | 주식회사 하이닉스반도체 | Magnetoresistive RAM |
KR100829556B1 (en) * | 2002-05-29 | 2008-05-14 | 삼성전자주식회사 | Magnetoresistive ram and manufacturing method thereof |
US6693824B2 (en) * | 2002-06-28 | 2004-02-17 | Motorola, Inc. | Circuit and method of writing a toggle memory |
US7095646B2 (en) | 2002-07-17 | 2006-08-22 | Freescale Semiconductor, Inc. | Multi-state magnetoresistance random access cell with improved memory storage density |
JP4408610B2 (en) * | 2002-08-09 | 2010-02-03 | 株式会社ルネサステクノロジ | Static semiconductor memory device |
US6711053B1 (en) * | 2003-01-29 | 2004-03-23 | Taiwan Semiconductor Manufacturing Company | Scaleable high performance magnetic random access memory cell and array |
US6956763B2 (en) | 2003-06-27 | 2005-10-18 | Freescale Semiconductor, Inc. | MRAM element and methods for writing the MRAM element |
US6836422B1 (en) * | 2003-07-07 | 2004-12-28 | Hewlett-Packard Development Company, L.P. | System and method for reading a memory cell |
US6865108B2 (en) * | 2003-07-07 | 2005-03-08 | Hewlett-Packard Development Company, L.P. | Memory cell strings in a resistive cross point memory cell array |
US6967366B2 (en) | 2003-08-25 | 2005-11-22 | Freescale Semiconductor, Inc. | Magnetoresistive random access memory with reduced switching field variation |
JP4567963B2 (en) * | 2003-12-05 | 2010-10-27 | ルネサスエレクトロニクス株式会社 | Semiconductor integrated circuit device |
US7129098B2 (en) | 2004-11-24 | 2006-10-31 | Freescale Semiconductor, Inc. | Reduced power magnetoresistive random access memory elements |
JP4388008B2 (en) | 2004-11-30 | 2009-12-24 | 株式会社東芝 | Semiconductor memory device |
JP6824504B2 (en) | 2015-03-06 | 2021-02-03 | 株式会社BlueSpin | Magnetic memory, data writing method to magnetic memory and semiconductor device |
JP2016194964A (en) | 2015-04-01 | 2016-11-17 | 株式会社BlueSpin | Magnetic memory and operation method thereof |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2071501A5 (en) * | 1969-12-31 | 1971-09-17 | Dondoux Jacques | |
US3863231A (en) * | 1973-07-23 | 1975-01-28 | Nat Res Dev | Read only memory with annular fuse links |
US5541868A (en) * | 1995-02-21 | 1996-07-30 | The United States Of America As Represented By The Secretary Of The Navy | Annular GMR-based memory element |
US6072718A (en) * | 1998-02-10 | 2000-06-06 | International Business Machines Corporation | Magnetic memory devices having multiple magnetic tunnel junctions therein |
-
2000
- 2000-01-03 CN CNB008049807A patent/CN1145168C/en not_active Expired - Fee Related
- 2000-01-03 DE DE50000262T patent/DE50000262D1/en not_active Expired - Fee Related
- 2000-01-03 EP EP00904823A patent/EP1141960B1/en not_active Expired - Lifetime
- 2000-01-03 WO PCT/DE2000/000026 patent/WO2000042614A1/en active IP Right Grant
- 2000-01-03 JP JP2000594120A patent/JP3773031B2/en not_active Expired - Fee Related
- 2000-01-03 KR KR10-2001-7008881A patent/KR100450466B1/en not_active Expired - Fee Related
- 2000-01-11 TW TW089100326A patent/TW462050B/en not_active IP Right Cessation
-
2001
- 2001-07-13 US US09/905,830 patent/US6424562B1/en not_active Expired - Fee Related
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030090933A1 (en) * | 2001-11-13 | 2003-05-15 | Mitsubishi Denki Kabushiki Kaisha | Thin-film magnetic memory device executing data writing with data write magnetic fields in two direction |
US20050083770A1 (en) * | 2001-11-13 | 2005-04-21 | Renesas Technology Corp. | Thin-film magnetic memory device executing data writing with data write magnetic fields in two directions |
US20050094449A1 (en) * | 2001-11-13 | 2005-05-05 | Renesas Technology Corp. | Thin-film magnetic memory device executing data writing with data write magnetic fields in two directions |
US6970378B2 (en) | 2001-11-13 | 2005-11-29 | Renesas Technology Corp. | Thin-film magnetic memory device executing data writing with data write magnetic fields in two directions |
US20060039194A1 (en) * | 2001-11-13 | 2006-02-23 | Renesas Technology Corp | Thin-film magnetic memory device executing data writing with data write magnetic fields in two directions |
US7206222B2 (en) | 2001-11-13 | 2007-04-17 | Renesas Technology Corp. | Thin-film magnetic memory device executing data writing with data write magnetic fields in two directions |
US20040042263A1 (en) * | 2002-09-03 | 2004-03-04 | Manish Sharma | Read operations on multi-bit memory cells in resistive cross point arrays |
US6754097B2 (en) * | 2002-09-03 | 2004-06-22 | Hewlett-Packard Development Company, L.P. | Read operations on multi-bit memory cells in resistive cross point arrays |
US20040255076A1 (en) * | 2003-06-10 | 2004-12-16 | Tsuyoshi Oyaizu | Flash memory controller, memory control circuit, flash memory system, and method for controlling data exchange between host computer and flash memory |
US7606993B2 (en) * | 2003-06-10 | 2009-10-20 | Tdk Corporation | Flash memory controller, memory control circuit, flash memory system, and method for controlling data exchange between host computer and flash memory |
US20080174936A1 (en) * | 2007-01-19 | 2008-07-24 | Western Lights Semiconductor Corp. | Apparatus and Method to Store Electrical Energy |
Also Published As
Publication number | Publication date |
---|---|
JP2002535798A (en) | 2002-10-22 |
EP1141960A1 (en) | 2001-10-10 |
WO2000042614A1 (en) | 2000-07-20 |
JP3773031B2 (en) | 2006-05-10 |
CN1145168C (en) | 2004-04-07 |
KR100450466B1 (en) | 2004-09-30 |
EP1141960B1 (en) | 2002-07-03 |
CN1343359A (en) | 2002-04-03 |
DE50000262D1 (en) | 2002-08-08 |
KR20010108096A (en) | 2001-12-07 |
US6424562B1 (en) | 2002-07-23 |
TW462050B (en) | 2001-11-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6424562B1 (en) | Read/write architecture for MRAM | |
TWI234781B (en) | Magnetic random access memory including memory cell unit and reference cell unit | |
US6359829B1 (en) | Magnetic memory | |
US6885573B2 (en) | Diode for use in MRAM devices and method of manufacture | |
US5699293A (en) | Method of operating a random access memory device having a plurality of pairs of memory cells as the memory device | |
US6456524B1 (en) | Hybrid resistive cross point memory cell arrays and methods of making the same | |
KR100562203B1 (en) | Reference Circuit for MRM Cell | |
CN100447898C (en) | High Density Memory Sense Amplifier | |
US6477077B2 (en) | Non-volatile memory device | |
US7292467B2 (en) | Magnetic random access memory device | |
US20020000597A1 (en) | Nonvolatile semiconductor memory device and method for recording information | |
US6711053B1 (en) | Scaleable high performance magnetic random access memory cell and array | |
US7050326B2 (en) | Magnetic memory device with current carrying reference layer | |
US6667901B1 (en) | Dual-junction magnetic memory device and read method | |
WO2007067832A2 (en) | Mram with a write driver and method therefor | |
US10971245B1 (en) | Measurement of MTJ in a compact memory array | |
US6574138B2 (en) | Memory cell configuration and method for operating the configuration | |
US7002840B2 (en) | Magnetoresistive element including a yoke that surrounds a conductor, magnetic memory cell and magnetic memory device including the same | |
US20060239064A1 (en) | Magnetic random access memory device | |
EP1523011B1 (en) | Magnetoresistive element, magnetic memory cell, and magnetic memory device | |
US20230032616A1 (en) | Variable resistance memory device | |
JP4775926B2 (en) | Read circuit of magnetic memory device | |
JP2002184169A (en) | Method for repairing defective tunnel junction | |
US7042783B2 (en) | Magnetic memory | |
US20060198224A1 (en) | Magnetic memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ROSNER, WOLFGANG;SCHWARZL, SIEGFRIED;REEL/FRAME:012957/0374;SIGNING DATES FROM 20010727 TO 20010807 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: QIMONDA AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023773/0001 Effective date: 20060425 Owner name: QIMONDA AG,GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023773/0001 Effective date: 20060425 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20100723 |