US20020027227A1 - Semiconductor memory device having a trench and a gate electrode vertically formed on a wall of the trench - Google Patents
Semiconductor memory device having a trench and a gate electrode vertically formed on a wall of the trench Download PDFInfo
- Publication number
- US20020027227A1 US20020027227A1 US09/120,116 US12011698A US2002027227A1 US 20020027227 A1 US20020027227 A1 US 20020027227A1 US 12011698 A US12011698 A US 12011698A US 2002027227 A1 US2002027227 A1 US 2002027227A1
- Authority
- US
- United States
- Prior art keywords
- wall
- transistor
- trench
- gate electrode
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 97
- 239000000758 substrate Substances 0.000 claims abstract description 67
- 238000009413 insulation Methods 0.000 claims description 33
- 239000012535 impurity Substances 0.000 claims description 32
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 29
- 229920005591 polysilicon Polymers 0.000 claims description 29
- 238000000034 method Methods 0.000 claims description 28
- 238000004519 manufacturing process Methods 0.000 claims description 16
- 238000005530 etching Methods 0.000 claims description 8
- 238000000059 patterning Methods 0.000 claims description 4
- 230000003247 decreasing effect Effects 0.000 abstract description 5
- 230000010354 integration Effects 0.000 abstract description 5
- 230000003068 static effect Effects 0.000 abstract description 2
- 239000010408 film Substances 0.000 description 67
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 12
- 229920002120 photoresistant polymer Polymers 0.000 description 9
- 229910052681 coesite Inorganic materials 0.000 description 6
- 229910052906 cristobalite Inorganic materials 0.000 description 6
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 6
- 239000000377 silicon dioxide Substances 0.000 description 6
- 235000012239 silicon dioxide Nutrition 0.000 description 6
- 229910052682 stishovite Inorganic materials 0.000 description 6
- 229910052905 tridymite Inorganic materials 0.000 description 6
- 229910021417 amorphous silicon Inorganic materials 0.000 description 4
- 238000002955 isolation Methods 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 238000000137 annealing Methods 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- -1 TESO Chemical compound 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/412—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using field-effect transistors only
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
- H10B10/15—Static random access memory [SRAM] devices comprising a resistor load element
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/903—FET configuration adapted for use as static memory cell
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/903—FET configuration adapted for use as static memory cell
- Y10S257/904—FET configuration adapted for use as static memory cell with passive components,, e.g. polysilicon resistors
Definitions
- the present invention relates to a semiconductor memory device and fabrication method thereof.
- An SRAM(Static Random Access Memory) cell also referred to as a flip-flop, is composed of a pair of cross-coupled inverters. That is, the memory cell's logic state is determined by a voltage level of each a pair of inverter output nodes, and when an inverter output node to which a supply voltage is applied is at a low voltage level, the other inverter output node maintains a high voltage level. Once the memory cell becomes stabilized, the stable state is maintained, so that a SRAM cell does not require a periodic refresh operation for having data stored therein, and such a characteristic of the SRAM cell is distinguishable from a DRAM (Dynamic Random Access Memory) cell.
- DRAM Dynamic Random Access Memory
- an SRAM cell is more stably operated than a DRAM cell, with a less power consumption. Also, due to self-restoring, peripheral circuits characteristics, the SRAM cell is operated in a faster mode, compared to other kinds of semiconductor memory cells.
- the SRAM cell requires at least 6 transistors for forming a single cell of the kind and accordingly exhibits a lower integration factor.
- a high-resistance load cell for 1 Mbit SRAMs by taking advantage of a polysilicon resistor, which permits a smaller region to be occupied by a memory, cell.
- the SRAM cell is provided with a four-transistor set and a polysilicon resistor, it is advantageous compared to a six-transistor SRAM in terms of the chip region occupied thereby.
- a six-transistor TFT (Thin Film Transistor) SRAM cell is widely adopted mainly due to a cell data retention stability and reduced current consumption, even though the TFT SRAM cell is composed of a six-transistor set, and further TFT SRAM cell occupies a larger region than a high-resistance load SRAM cell which employs a polysilicon resistor.
- TFT Thin Film Transistor
- an equivalent circuit of a conventional SRAM cell is provided with a pair of NMOS access transistors Ta 1 , Ta 2 , a pair of NMOS drive transistors Td 1 , Td 2 , and a pair of PMOS load transistors Tl 1 , Tl 2 , wherein the access transistors Ta 1 , Ta 2 will be referred to as a first and second access transistors, the drive transistors Td 1 , Td 2 will be respectively referred to as the first and second drive transistors, and the load transistors Tl 1 , Tl 2 will be respectively referred to as first and second load transistors or first and second load resistors.
- the gates of the first and second access transistors Ta 1 , Ta 2 are respectively connected to a word line.
- One end of the channel of the first access transistor Ta 1 is connected to a bit line BL, and node A connected to the other end of the channel of the first access transistor Ta 1 is connected in common to the gate of the second load transistor Tl 2 and the gate of the second drive transistor Td 2 .
- One end of the channel of the second access transistor Ta 2 is connected to a complementary bar bit line /BL, and node B of the second access transistor Ta 2 is connected in common to the gate of the first load transistor Tl 1 and the gate of the first drive transistor Td 1 .
- each of the first and second load transistors Tl 1 , Tl 2 is connected in common to high level supply voltage Vdd, and the source region of each of the first and second drive transistors Td 1 , Td 2 is connected in common to ground voltage Vss.
- the voltage at node B becomes practically 0V, so that the first load transistor Tl 1 becomes turned on and the first drive transistor Td 1 is turned off, whereby data “1” is transferred to the SRAM cell. So long as current is continuously supplied after a data voltage of the SRAM cell is determined, the first load transistor Tl 1 remains turned on so that the supply voltage Vdd is applied via the first load transistor Tl 1 to the node A, and the second drive transistor Td 2 remains turned on so that the current of node B flows through the second drive transistor Td 2 to ground Vss, whereby node A is turned to a high level and node B is turned to a low level so as to maintain the stored data.
- the steps contrary to those for a data “1” are taken for a data “0”. That is, the low-level voltage Vss is applied to the bit line BL, and the high level voltage Vdd is applied to the bar bit line /BL, so that the node A maintains a low level and the node B maintains a high level
- bit line pair BL, /BL for reading data are set at about 3V which is an operation point of a sense amplifier in order equalize the bit line pair BL, /BL with regard to voltage.
- the word line voltage is raised to the level of supply voltage Vdd, and the first and second access transistors Ta 1 , Ta 2 are turned on so as to select the target SRAM cell for carrying out a reading operation.
- the voltage of the bit line BL is slightly raised toward the level of Vdd due to the current which flows in through the first load transistor Tl 1 , and the voltage of the bar bit line /BL flows to ground Vss and is slightly lowered, accordingly.
- the potential difference between the bit line BL and the bar bit line /BL is amplified in the sense amplifier (not shown) and transferred to an output buffer (not shown).
- the reading of the data “0” follows steps identical to those for a data “1”, wherein the voltage fluctuation of the bit line BL and the bar bit line /BL is reversed compared to the case of a data “1”.
- the first and second drive transistors Td 1 , Td 2 and the first and second access transistors Ta 1 , Ta 2 are respectively formed of a bulk transistor, and because the first and second load transistors Tl 1 , Tl 2 are respectively provided with a structure in which the transistors Tl 1 , Tl 2 are sequentially stacked on the first and second drive transistors Td 1 , Td 2 , the TFT SRAM becomes advantageous in that it requires less chip region than a general SRAM.
- FIG. 2 illustrating a plan layout view of a conventional TFT SRAM and to FIGS. 3 A- 3 G showing fabrication sequence cross-sectional views thereof, the structure of the TFT SRAM will now be described.
- a device isolation region 2 a On the region of the substrate 1 other than the device isolation region 2 a are formed the first and second access transistors Ta 1 , Ta 2 and the first and second drive transistors Td 1 , Td 2 . That is, on the semiconductor substrate 1 are respectively formed gate electrodes 5 a 1 , 5 a 2 of the first and second access transistors Ta 1 , Ta 2 .
- Gate electrodes 5 d 1 , 5 d 2 of the first and second drive transistors Td 1 , Td 2 are formed on the semiconductor substrate 1 .
- Td 2 On the semiconductor substrate 1 and adjacent to sides of the gate electrodes 5 d 1 , 5 d 2 of the first and second drive transistors Td 2 , Td 2 are formed source regions 3 d 1 , 3 d 2 and drain regions 4 d 1 , 4 d 2 of the first and second drive transistors Td 1 , Td 2 , wherein the first drive transistor Td 1 includes the gate electrode 5 d 1 , source region 3 d 1 , and drain region 4 d 1 , and the second drive transistor Td 2 is provided with gate electrode 5 d 2 , source region 3 d 2 and drain region 4 d 2 .
- the drain region 4 a 1 of the first access transistor Ta 1 is connected by a butting contact to the gate electrode 5 d 2 of the second drive transistor Td 2 .
- the drain region 4 a 2 of the second access transistor Ta 2 is connected by a butting contact to the gate electrode 5 a 1 of the first drive transistor Td 1 , but the respective contact regions thereof are not shown in the drawings.
- a gate electrode 7 l 1 of the first load transistor Tl 1 and a gate electrode 7 l 2 of the second load transistor Tl 2 are formed on the first and second drive transistors Td 1 , Td 2 .
- An active layer 9 of the first and second load transistors is formed on the gate electrodes 7 l 1 , 7 l 2 of the first and second load transistors Tl 1 , Tl 2 .
- In the active layer 9 are formed source region regions 10 l 1 , 10 l 2 and drain regions 11 l 1 , 11 l 2 of the first and second load transistors Tl 1 , Tl 2 .
- the source region regions 10 l 1 , 10 l 2 of the first and second load transistors Tl 1 , Tl 2 are respectively connected to a Vdd line.
- the node A as shown in FIG. 1 denoting a contact point between the drain region 3 d 1 of the first drive transistor Td 1 and the drain 11 l 1 of the first load transistor Tl 1 is connected through a first contact hole CT 1 and a second contact hole CT 2 to the gate electrode 5 d 2 of the second drive transistor Td 2 and the gate electrode 7 l 2 of the second load transistor Tl 2 .
- FIGS. 3A through 3G illustrating cross-sectional process views taken along line III-III in FIG. 2, the fabrication process thusly constituted conventional stack type TFT SRAM cell will now be described.
- FIGS. 2 and 3A in an upper surface of a p-type semiconductor substrate 1 there are formed device isolation regions 2 a and active regions 2 b respectively of a gate oxide film 41 , wherein the device isolation regions 2 a are formed using a LOCOS (LOCal Oxidation on Silicon) method.
- LOCOS LOCal Oxidation on Silicon
- a polysilicon layer On the active regions 2 b of the gate oxide film 41 is deposited a polysilicon layer which is then patterned for thereby forming the gate electrodes 5 a 1 , 5 a 2 of the first and second access transistors Ta 1 , Ta 2 .
- n-type impurities are ion-implanted into portions of the substrate 1 adjacent to each side of the gate electrode 5 a 1 , 5 a 2 for thereby forming source regions 3 a 1 , 3 a 2 and drains 4 a 1 , 4 a 2 of the first and second access transistors Ta 1 , Ta 2 .
- a photoresist film 42 is formed on the gate oxide film 41 including the patterned gate electrodes 5 a 1 , 5 a 2 and patterned so as for predetermined portions of the drains 4 a 1 , 4 a 2 of the first and second access transistors Ta 1 , Ta 2 to be exposed therethrough using a photo lithographic method.
- the gate oxide film 41 portions which are on the substrate 1 portion beneath which are formed the drains 4 a 1 , 4 a 2 of the first and second access transistors Ta 1 , Ta 2 are moved.
- the gate oxide film 41 is so thin that it is significantly difficult to etchingly remove the gate oxide film 41 without damaging the adjacent drain regions 4 a 1 , 4 a 2 and causing defects in the first and second access transistors Ta 1 , Ta 2 .
- FIG. 3B After removing the remaining photoresist film 42 , another photoresist film (not shown) is formed instead on the remaining patterns as shown in FIG. 3B.
- the photo resist film (not shown) portions are formed on regions for forming the drive transistors Td 1 , Td 2 , and a polysilicon layer is patterned to form the gate electrodes 5 d 1 , 5 d 2 of the drive transistors Td 1 , Td 2 .
- a polysilicon layer is selectively deposited for thereby forming the gate electrodes 5 d 1 , 5 d 2 of the drive transistors Td 1 , Td 2 as shown in FIG. 3C.
- FIG. 3C for convenience' sake, the gate electrode 5 d 2 of the second drive transistor Td 2 is illustrated but the gate electrode 5 d 1 of the first drive transistor Td 1 is not illustrated in FIG. 3C.
- Impurities are ion-implanted into the semiconductor substrate 1 adjacent to the sides of the gate electrodes 5 d 1 , 5 d 2 of the first and second drive transistors Td 1 , Td 2 so as to form source regions (not shown) and drain regions (not shown) of the drive transistors Td 1 , Td 2 .
- the remaining photoresist film 42 ′ is then removed.
- an SiO2 film serving as a first insulation film 6 is formed with a thickness of 50 100 nm over the thusly formed structure including the gate electrodes 5 d 1 , 5 d 2 of the first and second drive transistors Td 1 , Td 2 by using a CVD (Chemical Vapor Deposition) process.
- the contact hole CT 3 is formed in a predetermined portion of the gate electrode 5 d 2 of the second drive transistor Td 2
- the contact hole CT 1 is formed in a predetermined portion of the gate electrode 5 d 1 of the first drive transistor Td 1 .
- a polysilicon layer is formed on the CVD SiO2 film serving as the first insulation film 6 and in the contact holes CT 1 , CT 3 using a LPCVD (Low Pressure Chemical Vapor Deposition) process at a temperature of 630(C.
- LPCVD Low Pressure Chemical Vapor Deposition
- phosphorous impurities are ion-implanted through the poly silicon layer which is then patterned to thereby form gate electrodes 7 l 1 , 7 l 2 of the first and second load transistors Tl 1 , Tl 2 .
- a gate oxide film serving as a second insulation film 8 is formed on the gate electrodes 7 l 1 , 7 l 2 of the first and second load transistors Tl 1 , Tl 2 and the first insulation film, wherein the gate oxide film can be one selected from an SiO2 film using the LPCVD process, a multi-layer film of SiO2/Si3N4, and a TESO film.
- the contact hole CT 4 for being connected to the drain 11 l 1 of the first load transistor Tl 1
- the contact hole CT 2 for being connected to the drain region 11 l 2 of the second load transistor Tl 2 .
- an amorphous silicon layer 9 is formed on the second insulation film 8 and in the contact holes CT 2 , CT 4 with a thickness of less than 40 nm at a temperature of 520 C. by a LPCVD process and patterned.
- the amorphous silicon layer 9 is annealed at a low temperature in order to be polycrystallized, that is, to be polysiliconized.
- the low temperature annealing is applied to increase the grains of the polysilicon layer in size; the larger the grains, the better becomes an on/off current characteristic of a transistor.
- the multi-crystallized polysilicon layer 9 is provided to be used for an active layer and a Vdd line of the first and second load transistors Tl 1 , Tl 2 .
- a photoresist film is deposited on the active layer 9 and the Vdd line 9 of the first and second load transistors Tl 1 , Tl 2 and patterned by applying an etching so as for only a photo resist film pattern 43 a to remain on a channel formation region.
- BF2 is ion-implanted with an energy of 25 KeV at a 2-4*1014/cm2 dose, for thereby forming source regions 10 l 1 , 10 l 2 and drain regions 11 l 1 , 11 l 2 of the first and second load transistors and a Vdd line.
- the semiconductor memory device includes a trench formed in a semiconductor substrate and having at least two walls including a first wall and a second wall, and the first drive transistor and the second drive transistor including a source region and a drain region respectively formed at the first wall and the second wall of the trench, and a gate electrode respectively formed on the first wall and the second wall of the trench.
- the semiconductor memory device includes a trench formed in a semiconductor substrate and having at least two walls including a first wall and a second wall, and the first access transistor and the second transistor respectively including a respective gate electrode formed at the first and the second walls of the trench, and a source region and a drain region respectively formed at the each side of the corresponding gate electrode in the semiconductor substrate.
- the semiconductor memory device comprises a semiconductor substrate, a trench formed in the semiconductor substrate and having at least four walls including a first wall, a third wall and a fourth wall, wherein the first drive transistor and the second drive transistor each including a source region, a drain region and a gate electrode are formed at the first wall and the third wall of the trench, respectively, the first access transistor and the second access transistor each including a source region, a drain region and a gate electrode are formed at the second wall the fourth wall of the trench, respectively, and the first load
- a semiconductor memory device fabrication method which includes the steps of preparing a semiconductor substrate, forming a plurality of first impurity regions in the semiconductor substrate for serving as source regions and drain regions of a first access transistor, a second access transistor, a first drive transistor and a second drive transistor, forming an insulation layer on the semiconductor substrate, forming a first contact hole in one of the plurality of the first impurity regions serving as the drain region of the first drive transistor, and forming a second contact hole in another first impurity region serving as the drain region of the second drive transistor, forming a conductive layer on the insulation layer and in the first and the second contact holes, forming a plurality of second impurity regions in a portion of the conductive layer for serving as source region and drain region of a first and second load transistor, patterning the conductive layer, for forming a first active layer of the first load transistor and a second active layer of the second load transistor, forming a trench having
- a semiconductor memory device fabrication method which includes the steps of preparing a semiconductor substrate, forming a plurality of impurity regions in the semiconductor substrate for serving as source regions and drain regions of a first access transistor, a second access transistor, a first drive transistor and a second drive transistor, forming an insulation layer on the semiconductor substrate, forming a first contact hole in one of the plurality of first impurity regions serving as a drain region of the first drive transistor, and forming a second contact hole in another first impurity region serving as a drain region of the second drive transistor, forming a conductive layer on the insulation layer and in the first and the second contact holes, forming first and second load resistors by patterning the first conductive layer, forming a trench having at least four walls including a fit wall, a second wall, a third wall and a fourth wall, by etching a portion of the semiconductor substrate to a predetermined depth of the semiconductor substrate, wherein the plurality of
- FIG. 1 is an equivalent circuit view of a conventional TFT SRAM cell
- FIG. 2 is a plan layout view of the conventional TFT SRAM cell
- FIGS. 3A through 3G are cross-sectional process sequence views of the conventional TFT SRAM cell taken along line III-III in FIG. 2;
- FIGS. 4 A through 4 K′ are process views of a TFT SRAM cell according to the present invention.
- FIG. 5 is an equivalent circuit view of an SRAM cell using a load resistor
- FIGS. 6A through 6J are process views of an SRAM cell using a load resistor according to the present invention.
- FIGS. 4 D and 4 D′ respectively illustrating the structure of the SRAM cell according to the present invention
- a trench 2 having four walls, a first wall 2 a , 2 second wall 2 b , a third wall 2 c and a fourth wall 2 d .
- first wall 2 a and third wall 2 c facing each other, of the four walls 2 a , 2 b , 2 c , 2 d of the trench 2 there are formed a second conductivity type impurity regions serving as source regions ds 1 , ds 2 and drains dd 1 , dd 2 of the first and second drive transistors Td 1 , Td 2 , respectively.
- the semiconductor substrate is formed of a first conductivity type that is opposite to the second conductivity type. Specifically, the source region ds 1 and the drain dd 1 of the first drive transistor Td 1 are formed in the first wall 2 a , and the source region ds 2 and drain dd 2 of the second drive transistor Td 2 are formed in the third wall 2 c . On the upper surface of the semiconductor substrate 1 corresponding to the first wall 2 a there is formed a first active layer 4 a serving as an active layer of the first load transistor Tl 1 . The first active layer 4 a is formed of the second conductivity type.
- a second active layer 4 b serving as an active layer of the second load transistor Tl 2 .
- the second active layer 4 b is also formed of the second conductivity type.
- a plurality of impurity regions of first conductivity type are formed in the first active layer and the second active layer.
- the impurity regions are employed as a source region ls 1 and a drain region ld 1 of the first load transistor Tl 1 and as a source region ls 2 and a drain region ld 2 of the second load transistor Tl 2 .
- a wall of the first active layer 4 a of the first load transistor Tl 1 and the first wall 2 a have a vertically aligned side edge.
- a wall of the second load transistor Tl 2 and the third wall 2 c also have a vertically aligned side edge.
- a first gate oxide film 6 a is formed on the wall of the first active layer 4 a and the first wall 2 a of the trench 2 .
- a second gate oxide film 6 b is formed on a wall of the second active layer 4 b and the third wall 2 c of the trench 2 .
- a first gate electrode 8 a serving as a common gate electrode of the first load transistor Tl 1 and the first drive transistor Td 1 .
- a second gate electrode 8 b serving as a common gate electrode of the second load transistor Tl 2 and the second drive transistor Td 2 . Therefore, the channels of the first and the second drive transistors Td 1 , Td 2 are formed to be perpendicular to the upper surface of the semiconductor substrate 1 and at the surface of the each wall of the trench 2 .
- a source region as 1 and drain region ad 1 of the first access transistor Ta 1 are formed in the second wall 2 b facing the fourth wall 2 d of the four walls 2 a , 2 b , 2 c , 2 d in the trench 2
- a source region as 2 and drain region ad 2 of the second access transistor Ta 1 are formed in a fourth wall 2 d facing the second wall 2 b of the four walls 2 a , 2 b , 2 c , 2 d in the trench 2 .
- a gate oxide film (not shown) for the first and second access transistors Ta 1 , Ta 2 is formed on the second wall 2 b and the fourth wall 2 d , respectively.
- the gate oxide film (not shown) are formed the gate electrodes 12 a , 12 b of the first and second access transistors Ta 1 , Ta 2 .
- a word line WL for connecting the gate electrode 12 a to the gate electrode 12 b .
- the drain region dd 1 of the first drive transistor Td 1 is shared with the drain region ad 1 of the first access transistor Ta 1 .
- drain region dd 2 of the second drive transistor Td 2 is shared with the drain region ad 2 of the second access transistor Ta 2 .
- the common drain region of ad 1 and dd 1 is located in the corner formed by first wall 2 a and second wall 2 b of the trench 2 .
- the common drain region of ad 2 and dd 2 is located in the corner formed by the third wall 2 c and the fourth wall 2 d of the trench 2 .
- a Vdd line 16 is formed over the trench 2 and on an upper surface of an insulation layer formed on the thus far described entire pattern for thereby being connected to the source regions ls 1 , ls 2 of the first and second load transistors Tl 1 , Tl 2 , and as further shown in FIG. 4K, on the so far described pattern there are formed a bit line BL connected to the source region as 1 of the first access transistor Ta 1 and a bar bit line /BL connected to the source region as 2 of the second access transistor Ta 2 .
- FIG. 4A which illustrates a plan view
- FIG. 4A′ which illustrates a perspective view of a cross-section taken along line IVa-IVa in FIG. 4A
- a plurality of impurity regions as 1 , ad 1 and dd 1 , as 2 , ad 2 and dd 2 , ds 1 and ds 2 are formed in the semiconductor substrate 1 to form source region ds 1 and drain region dd 1 of the first drive transistor Td 1 , source region ds 2 and drain region dd 2 of the second drive transistor Td 2 , source region as 1 and drain region ad 1 of the first access transistor Ta 1 , and source region as 2 and drain region ad 2 of the second access transistor Ta 2 .
- FIG. 4B which illustrates a plan view
- FIG. 4B′ which illustrates a perspective cross sectional view taken along line IVb-IVb in FIG. 4B
- an insulation film 3 is formed on the upper surface of the substrate 1 .
- a first contact hole Cont 1 for connecting the drain region dd 1 of the first drive transistor Td 1 and the drain region ld 1 of the first load transistor Tl 1
- a second contact hole Cont 2 for connecting the drain region dd 2 of the second drive transistor Td 2 and the drain region ld 1 of the second load transistor Tl 2 .
- an amorphous silicon layer is deposited in the contact holes Cont 1 , Cont 2 and on the insulation layer 3 with a thickness of less than 40 nm, and an annealing is applied thereto at a low temperature so as to change the amorphous silicon layer into polysilicon layer.
- the polysilicon layer is patterned using a photo-lithographic process and an etching process to form the first active layer 4 a serving as an active layer for the first load transistor Tl 1 , and the second active layer 4 b serving as an active layer for the second load transistor Tl 2 .
- FIG. 4C which illustrates a plan view
- FIG. 4C′ which illustrates a perspective view of a cross-section taken along line IVc-IVc in FIG. 4C
- an ion-implantation is carried out on predetermined portions of the active layers 4 a , 4 b for thereby forming the source regions ls 1 , ls 2 and the drain regions ld 1 , ld 2 of the first and second load transistors Tl 1 , Tl 2 .
- an SOG (Spin On Glass) insulation layer 5 is formed on the active layer 4 of the first and second load transistors Tl 1 , Tl 2 and the insulation layer 3 for thereby planarizing the structure.
- SOG Spin On Glass
- portions of the active layers 4 a , 4 b of the first and second load transistors Tl 1 , Tl 2 , the SOG layer 5 and the insulation layer 3 are anisotropically etched using an RIE (Reactive Ion Etching) process.
- RIE Reactive Ion Etching
- FIG. 4D′ illustrating a cross-section taken along line Ivd′-Ivd′ in FIG. 4D
- the above-described etching is continuously carried out into the semiconductor substrate 1 for thereby forming the trench 2 having four walls, the first wall 2 a , the second wall 2 b , the third wall 2 c and the fourth wall 2 d .
- the trench 2 is formed to be deeper than the impurity regions as 1 , as 2 , ad 1 , ad 2 , ds 1 , ds 2 , dd 1 , dd 2 .
- the impurity regions as 1 , as 2 , ad 1 , ad 2 , ds 1 , ds 2 , dd 1 and dd 2 are exposed by forming the trench 2 .
- the first gate oxide film 6 a is formed on the first wall 2 a for forming the first drive transistor Td 1 and a wall of the first active layer 4 a serving as an active layer of the first load transistor Tl 1
- the second gate oxide film 6 b is formed on the third wall 2 c for forming the second drive transistor Td 2 and a wall of the second active layer 4 b serving as an active layer of the second load transistor Tl 2
- the first and second gate oxide films can be formed of one selected from SiO2, TESO, and SiO2/SiO3N4.
- a third contact hole Cont 3 is formed in the drain region ld 1 of the first load transistor Tl 1
- a fourth contact hole Cont 4 is formed in the drain region ld 2 of the second load transistor Tl 2 .
- the third contact hole Cont 3 serves to connect in common the second gate electrode 8 b to the second load transistor Tl 2 and the second drive transistor Td 2
- the fourth contact hole Cont 4 serves to connect in common the first gate electrode 8 a to the first load transistor Tl 1 and the first drive transistor Td 1 .
- a polysilicon layer is deposited on the entire upper surface of the structure including the surface of the gate oxide layer 6 a , 6 b and the contact holes Cont 3 , Cont 4 , and patterned to form the first gate electrode 8 a , the second gate electrode 8 b and a polysilicon wire 8 c , so that the first gate electrode 8 a serving as a common gate electrode of the first load transistor Tl 1 and the first drive transistor Td 1 is formed on a side surface of the first gate oxide film 6 a , and the second gate electrode 8 b serving as a common gate electrode of the second load transistor Tl 2 and the second drive transistor Td 2 is formed on a side surface of the second gate oxide film 6 b .
- the second gate electrode 8 b is connected through the third and fourth contact holes Cont 3 , Cont 4 to the drain region dd 1 of the first load transistor Tl 1 , and the polysilicon wire 8 c is formed so as to connect the drain region dd 2 of the second load transistor Tl 2 to the first gate electrode 8 a formed on a wall facing the drain region dd 2 .
- an oxide films 10 a , 10 b are formed on the second wall 2 b and the fourth wall 2 d of trench 2 .
- a polysilicon layer is deposited on the entire structure and patterned to there by form a gate electrode 12 a , 12 b of the first access transistor Ta 1 and the second access transistor Ta 2 on the side surface of oxide film 10 a , 10 b formed on the second wall 2 b and fourth wall 2 d respectively.
- a word line connecting the gate electrode 12 a and the gate electrode 12 b is formed in the trench 2 .
- an SOG film 14 is deposited in the trench 2 and on the upper surface of the structure for thereby planarizing the structure.
- the source regions Ls 1 , Ls 2 of the first and second load transistors Tl 1 , Tl 2 there are formed fifth and sixth contact holes Cont 5 , Cont 6 .
- a conductive layer is formed in the contact holes Cont 5 , Cont 6 and on the SOG film 14 , and patterned for thereby forming the Vdd line 16 .
- the conductive layer 16 is formed of one selected from polysilicon, and metals such as aluminum, tungsten and metallic silicide.
- an insulation layer 18 is formed on the Vdd line 16 and the SOG layer 14 , through which SOG layer 14 .
- Seventh and eighth contact holes Cont 7 , Cont 8 are respectively formed in the source regions as 1 , as 2 of the first and second access transistors Ta 1 , Ta 2 .
- Another conductive layer is formed in the contact holes Cont 7 , Cont 8 and on the insulation layer 18 and patterned, for thereby forming a bit line BL and a bar bit line/BL and thereby completing SRAM cell fabrication.
- the conductive layer is formed of one selected from polysilicon and metals such as aluminum and tungsten.
- the SRAM cell structure employing the trench formed according to the present invention is also applicable to the conventional high-resistance load SRAM cell which employs an undoped polysilicon layer as a load resistor. That is, in the TFT SRAM cell according to the present invention, the active layer for forming the load transistor may be replaced by an undoped silicon pattern which is employed as a load resistor, for thereby simplifying the high-resistance load SRAM cell fabrication.
- the high-resistance load SRAM cell is illustrated as an equivalent circuit in FIG. 5, wherein the only difference thereof from a general TFT SRAM is that the first and second load transistors Tl 1 , Tl 2 are replaced by the load resistors L 1 , L 2 , and the operation thereof is identical to that of the general TFT SRAM.
- a trench 2 ′ having a plurality of walls, a namely first wall 2 a ′, a second wall 2 b ′, a third wall 2 c ′ and a fourth wall 2 d ′.
- impurity regions serving as source regions ds 1 , ds 2 and drain regions dd 1 , dd 2 of the first and second drive transistors Td 1 , Td 2 .
- impurity regions serving as source regions as 1 , as 2 and drain regions ad 1 , ad 2 of the first and second access transistors Ta 1 , Ta 2 .
- a gate oxide film (not shown) is formed on the surface of each of the walls 2 a ′, 2 b ′, 2 ′ c , 2 d ′, and on a bottom surface in the trench 2 ′.
- First and second gate electrodes 38 a , 38 b of the first and second drive transistors Td 1 , Td 2 are respectively formed on a corresponding side of the gate oxide film (not shown) formed on the first wall 2 a ′ and the third wall 2 c ′, and gate electrodes 42 a , 42 b of the first and second access transistors Ta 1 , Ta 2 are respectively formed on the gate oxide film (not shown) formed on each of the second wall 2 b ′ and fourth wall 2 d ′.
- first and second load resistors L 1 , L 2 are formed on top of the structure corresponding to the first wall 2 a ′ and the third wall 2 c ′ of the trench 2 ′ there are formed a first and second load resistors L 1 , L 2 , each of end of which is connected to a Vdd line 42 .
- bit line BL and bar bit line /BL are formed on the upper surface of the Vdd line 42 .
- impurities are ion-implanted into the semiconductor substrate 1 so as to form the source ds 1 and the drain region ds 2 of the first drive transistor Td 1 , the source region ds 2 and the drain region dd 2 of the second drive transistor Td 2 , the source region as 1 and the drain region ad 1 of the first access transistor Ta 1 , and the source region as 2 and the drain region ad 2 of the second access transistor Ta 2 .
- drain region dd 1 of the first drive transistor Td 1 and the source region as 1 of the first access transistor Ta 1 share a common region
- drain region dd 2 of the second drive transistor Td 2 and the source region as 2 of the second access transistor Ta 2 also share a common region.
- An insulation layer (not shown) is formed on the semiconductor substrate 1 , and as shown in FIG. 6B, a contact hole Cont 11 for connecting the drain region dd 1 of the first drive transistor Td 1 and the first load resistor L 1 to be formed subsequently, and a contact hole Cont 12 for connecting the drain region dd 2 of the second drive transistor Td 2 and the resistor L 2 to be formed subsequently, are respectively formed in the drain regions dd 1 , dd 2 of the first and second drive transistors Td 1 , Td 2 .
- An undoped polysilicon layer is deposited in the contact holes Cont 11 , Cont 12 and on the insulation layer (not shown), and patterned for thereby forming the first and second load resistors L 1 , L 2 as shown in FIG. 6C. Then, an SOG film (not shown) is formed on the first and second load resistors L 1 , L 2 and the insulation layer (not shown) to planarize the structure.
- the first and second load resistors L 1 , L 2 and the SOG film are selectively etched, and the etching operation is continuously carried out into the semiconductor substrate 1 for thereby forming the trench 2 ′.
- a gate oxide film (not shown) serving as an insulation film is formed on each of the walls 2 a ′, 2 b ′, 2 c ′, 2 d ′ and on the bottom surface of the trench 2 ′, and as shown in FIG. 6E, contact holes Cont 13 , Cont 14 are formed in the drain regions ld 1 , ld 2 of the first and second load resistors L 1 , L 2 .
- a polysilicon layer is deposited on the structure including the gate oxide film (not shown) and the contact holes Cont 13 , Cont 14 and patterned for thereby forming gate electrodes 38 a , 38 b of the first and second drive transistors Td 1 , Td 2 , and further forming a polysilicon wire 38 c connecting the first and second load resistors L 1 , L 2 to the gate electrodes 38 a , 38 b , respectively.
- another insulation layer (not shown) is formed on the gate electrodes 38 a , 38 b , and the polysilicon wire 38 c .
- Another polysilicon layer is deposited on the insulation layer and patterned for thereby forming gate electrodes 40 a , 40 b of the first and second access transistors Ta 1 , Ta 2 , and a word line WL connecting the gate electrode 40 a and the gate electrode 40 b.
- an insulation layer (not shown) is deposited on the upper surface of the resultant structure and in the trench 2 ′ for thereby planarizing the structure.
- Contact holes Cont 15 , Cont 16 for connecting an end of each the first and second resistors L 1 , L 2 to the Vdd line 44 to be formed subsequently are respectively formed in the first and second load resistors L 1 , L 2 .
- a polysilicon layer or a metallic layer is formed in the contact holes Cont 15 , Cont 16 and on the insulation layer (not shown), and patterned for thereby forming the Vdd line 44 . Then, as shown in FIG.
- an insulation layer (not shown) is formed on the Vdd line 44 , and in this insulation layer (not shown) there are formed contact holes Cont 17 , Cont 18 for connecting the source regions as 1 , as 2 of the first and second access transistors Ta 1 , Ta 2 to the bit line BL and the bar bit line /BL to be formed subsequently.
- a polysilicon layer or a metallic layer is formed in the contact holes Cont 17 , Cont 18 and on the insulation layer (not shown) and patterned so as to form the bit line BL and the bar bit line /BL as shown in FIG. 6K, thereby completing the fabrication of the high-load resistance SRAM cell according to the present invention.
- the trench type SRAM cell according to the present invention has an advantage in that the gate electrodes of the load transistors and the drive transistors are formed vertically, thereby decreasing an area occupied by the gate electrodes in width.
- the gate electrodes of the access transistors are vertically formed, i.e. perpendicularly to an upper surface of the semiconductor substrate instead of being formed on the substrate, thereby decreasing the area occupied by the transistors, whereby the SRAM cell size decreased, and accordingly the integration degree as well as productivity and cost effectiveness thereof are becomes enhanced.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Semiconductor Memories (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a semiconductor memory device and fabrication method thereof.
- 2. Background of the Art
- An SRAM(Static Random Access Memory) cell, also referred to as a flip-flop, is composed of a pair of cross-coupled inverters. That is, the memory cell's logic state is determined by a voltage level of each a pair of inverter output nodes, and when an inverter output node to which a supply voltage is applied is at a low voltage level, the other inverter output node maintains a high voltage level. Once the memory cell becomes stabilized, the stable state is maintained, so that a SRAM cell does not require a periodic refresh operation for having data stored therein, and such a characteristic of the SRAM cell is distinguishable from a DRAM (Dynamic Random Access Memory) cell. As a result, an SRAM cell is more stably operated than a DRAM cell, with a less power consumption. Also, due to self-restoring, peripheral circuits characteristics, the SRAM cell is operated in a faster mode, compared to other kinds of semiconductor memory cells.
- However, it is known a disadvantage of the SRAM cell that the SRAM cell requires at least 6 transistors for forming a single cell of the kind and accordingly exhibits a lower integration factor. To solve the above-described disadvantage, there has been proposed a high-resistance load cell for 1 Mbit SRAMs by taking advantage of a polysilicon resistor, which permits a smaller region to be occupied by a memory, cell. Here, because the SRAM cell is provided with a four-transistor set and a polysilicon resistor, it is advantageous compared to a six-transistor SRAM in terms of the chip region occupied thereby. However, in a greater than 4 Mbit SRAM, a six-transistor TFT (Thin Film Transistor) SRAM cell is widely adopted mainly due to a cell data retention stability and reduced current consumption, even though the TFT SRAM cell is composed of a six-transistor set, and further TFT SRAM cell occupies a larger region than a high-resistance load SRAM cell which employs a polysilicon resistor.
- With reference to FIG. 1, an equivalent circuit of a conventional SRAM cell is provided with a pair of NMOS access transistors Ta1, Ta2, a pair of NMOS drive transistors Td1, Td2, and a pair of PMOS load transistors Tl1, Tl2, wherein the access transistors Ta1, Ta2 will be referred to as a first and second access transistors, the drive transistors Td1, Td2 will be respectively referred to as the first and second drive transistors, and the load transistors Tl1, Tl2 will be respectively referred to as first and second load transistors or first and second load resistors.
- The gates of the first and second access transistors Ta1, Ta2 are respectively connected to a word line. One end of the channel of the first access transistor Ta1 is connected to a bit line BL, and node A connected to the other end of the channel of the first access transistor Ta1 is connected in common to the gate of the second load transistor Tl2 and the gate of the second drive transistor Td2. One end of the channel of the second access transistor Ta2 is connected to a complementary bar bit line /BL, and node B of the second access transistor Ta2 is connected in common to the gate of the first load transistor Tl1 and the gate of the first drive transistor Td1. The source region of each of the first and second load transistors Tl1, Tl2 is connected in common to high level supply voltage Vdd, and the source region of each of the first and second drive transistors Td1, Td2 is connected in common to ground voltage Vss.
- The operation of the thusly-constituted SRAM cell will now be described.
- First, referring to a write operation of the SRAM, in order to write a data “1” in an SRAM cell, when a word line voltage is raised to a level of supply voltage Vdd so as to turn on the first and second access transistors Ta1, Ta2, the high level supply voltage Vdd is applied to the bit line BL, and the low level ground voltage Vss is applied to the bar bit line /BL, then the voltage at node A becomes a value of Vdd-Vth, whereby the second drive transistor Td2 is turned on and the second load transistor Tl2 is turned off. The voltage at node B becomes practically 0V, so that the first load transistor Tl1 becomes turned on and the first drive transistor Td1 is turned off, whereby data “1” is transferred to the SRAM cell. So long as current is continuously supplied after a data voltage of the SRAM cell is determined, the first load transistor Tl1 remains turned on so that the supply voltage Vdd is applied via the first load transistor Tl1 to the node A, and the second drive transistor Td2 remains turned on so that the current of node B flows through the second drive transistor Td2 to ground Vss, whereby node A is turned to a high level and node B is turned to a low level so as to maintain the stored data. The steps contrary to those for a data “1” are taken for a data “0”. That is, the low-level voltage Vss is applied to the bit line BL, and the high level voltage Vdd is applied to the bar bit line /BL, so that the node A maintains a low level and the node B maintains a high level.
- A read operation will now be described. Assuming that a data “1” is written into the SRAM cell, node A is a high level and node B is a low level. The respective charges of bit line pair BL, /BL for reading data are set at about 3V which is an operation point of a sense amplifier in order equalize the bit line pair BL, /BL with regard to voltage. The word line voltage is raised to the level of supply voltage Vdd, and the first and second access transistors Ta1, Ta2 are turned on so as to select the target SRAM cell for carrying out a reading operation. Then, the voltage of the bit line BL is slightly raised toward the level of Vdd due to the current which flows in through the first load transistor Tl1, and the voltage of the bar bit line /BL flows to ground Vss and is slightly lowered, accordingly. At this time, the potential difference between the bit line BL and the bar bit line /BL is amplified in the sense amplifier (not shown) and transferred to an output buffer (not shown). Here, the reading of the data “0” follows steps identical to those for a data “1”, wherein the voltage fluctuation of the bit line BL and the bar bit line /BL is reversed compared to the case of a data “1”.
- Meanwhile, in a TFT SRAM serving as one of the thusly operated SRAM kinds wherein the objective of such TFT SRAM is to increase the integration degree, the first and second drive transistors Td1, Td2 and the first and second access transistors Ta1, Ta2 are respectively formed of a bulk transistor, and because the first and second load transistors Tl1, Tl2 are respectively provided with a structure in which the transistors Tl1, Tl2 are sequentially stacked on the first and second drive transistors Td1, Td2, the TFT SRAM becomes advantageous in that it requires less chip region than a general SRAM.
- With reference to FIG. 2 illustrating a plan layout view of a conventional TFT SRAM and to FIGS.3A-3G showing fabrication sequence cross-sectional views thereof, the structure of the TFT SRAM will now be described.
- As shown therein, on a
semiconductor substrate 1 there is formed adevice isolation region 2 a. On the region of thesubstrate 1 other than thedevice isolation region 2 a are formed the first and second access transistors Ta1, Ta2 and the first and second drive transistors Td1, Td2. That is, on thesemiconductor substrate 1 are respectively formed gate electrodes 5a1, 5a2 of the first and second access transistors Ta1, Ta2. In thesemiconductor substrate 1 and on each side of the gate electrodes 5a1, 5a2 of the first and second access transistors Ta1, Ta2 there are formed the source region regions 3a1, 3a2 and drain regions 4a1, 4a2, wherein the first access transistor Ta1 includes gate electrode 5a1, source region 3a1, and drain region 4a1, and the second access transistor Ta2 is provided with gate electrode 5a2 connected to the gate electrode 5a1, source region 3a2 and drain region 4a2. - Gate electrodes5d1, 5d2 of the first and second drive transistors Td1, Td2 are formed on the
semiconductor substrate 1. On thesemiconductor substrate 1 and adjacent to sides of the gate electrodes 5d1, 5d2 of the first and second drive transistors Td2, Td2 are formed source regions 3d1, 3d2 and drain regions 4d1, 4d2 of the first and second drive transistors Td1, Td2, wherein the first drive transistor Td1 includes the gate electrode 5d1, source region 3d1, and drain region 4d1, and the second drive transistor Td2 is provided with gate electrode 5d2, source region 3d2 and drain region 4d2. - The drain region4a1 of the first access transistor Ta1 is connected by a butting contact to the gate electrode 5d2 of the second drive transistor Td2. The drain region 4a2 of the second access transistor Ta2 is connected by a butting contact to the gate electrode 5a1 of the first drive transistor Td1, but the respective contact regions thereof are not shown in the drawings.
- Using the
substrate 1 and the upper surface thereof, a gate electrode 7l1 of the first load transistor Tl1 and a gate electrode 7l2 of the second load transistor Tl2 are formed on the first and second drive transistors Td1, Td2. An active layer 9 of the first and second load transistors is formed on the gate electrodes 7l1, 7l2 of the first and second load transistors Tl1, Tl2. In the active layer 9 are formed source region regions 10l1, 10l2 and drain regions 11l1, 11l2 of the first and second load transistors Tl1, Tl2. The source region regions 10l1, 10l2 of the first and second load transistors Tl1, Tl2 are respectively connected to a Vdd line. The node A as shown in FIG. 1 denoting a contact point between the drain region 3d1 of the first drive transistor Td1 and the drain 11l1 of the first load transistor Tl1 is connected through a first contact hole CT1 and a second contact hole CT2 to the gate electrode 5d2 of the second drive transistor Td2 and the gate electrode 7l2 of the second load transistor Tl2. Also, the node B shown in FIG. 1 denoting a contact point between the drain 3d2 of the second drive transistor Td2 and the drain 11l2 of the second load transistor Tl2 is connected through a third contact hole CT3 and a fourth contact hole CT4 to the gate electrode 5d1 of the first drive transistor Td1 and the gate electrode 7l1 of the first load transistor Tl1. - With reference to FIGS. 3A through 3G illustrating cross-sectional process views taken along line III-III in FIG. 2, the fabrication process thusly constituted conventional stack type TFT SRAM cell will now be described.
- As shown in FIGS. 2 and 3A, in an upper surface of a p-
type semiconductor substrate 1 there are formeddevice isolation regions 2 a andactive regions 2 b respectively of agate oxide film 41, wherein thedevice isolation regions 2 a are formed using a LOCOS (LOCal Oxidation on Silicon) method. On theactive regions 2 b of thegate oxide film 41 is deposited a polysilicon layer which is then patterned for thereby forming the gate electrodes 5a1, 5a2 of the first and second access transistors Ta1, Ta2. - In order to form source regions3a1, 3a2 and drains 4a1, 4a2 of the first and second access transistor Ta1, Ta2, n-type impurities are ion-implanted into portions of the
substrate 1 adjacent to each side of the gate electrode 5a1, 5a2 for thereby forming source regions 3a1, 3a2 and drains 4a1, 4a2 of the first and second access transistors Ta1, Ta2. - As further shown in FIGS. 2 and 3B, a
photoresist film 42 is formed on thegate oxide film 41 including the patterned gate electrodes 5a1, 5a2 and patterned so as for predetermined portions of the drains 4a1, 4a2 of the first and second access transistors Ta1, Ta2 to be exposed therethrough using a photo lithographic method. - Next, the
gate oxide film 41 portions which are on thesubstrate 1 portion beneath which are formed the drains 4a1, 4a2 of the first and second access transistors Ta1, Ta2 are moved. Here, thegate oxide film 41 is so thin that it is significantly difficult to etchingly remove thegate oxide film 41 without damaging the adjacent drain regions 4a1, 4a2 and causing defects in the first and second access transistors Ta1, Ta2. - Then, after removing the remaining
photoresist film 42, another photoresist film (not shown) is formed instead on the remaining patterns as shown in FIG. 3B. The photo resist film (not shown) portions are formed on regions for forming the drive transistors Td1, Td2, and a polysilicon layer is patterned to form the gate electrodes 5d1, 5d2 of the drive transistors Td1, Td2. On the patterns from which the photoresist film is removed a polysilicon layer is selectively deposited for thereby forming the gate electrodes 5d1, 5d2 of the drive transistors Td1, Td2 as shown in FIG. 3C. In FIG. 3C, for convenience' sake, the gate electrode 5d2 of the second drive transistor Td2 is illustrated but the gate electrode 5d1 of the first drive transistor Td1 is not illustrated in FIG. 3C. - Impurities are ion-implanted into the
semiconductor substrate 1 adjacent to the sides of the gate electrodes 5d1, 5d2 of the first and second drive transistors Td1, Td2 so as to form source regions (not shown) and drain regions (not shown) of the drive transistors Td1, Td2. The remainingphotoresist film 42′ is then removed. - With reference to FIGS. 2 and 3D, an SiO2 film serving as a first insulation film6 is formed with a thickness of 50 100 nm over the thusly formed structure including the gate electrodes 5d1, 5d2 of the first and second drive transistors Td1, Td2 by using a CVD (Chemical Vapor Deposition) process. The contact hole CT3 is formed in a predetermined portion of the gate electrode 5d2 of the second drive transistor Td2, and the contact hole CT1 is formed in a predetermined portion of the gate electrode 5d1 of the first drive transistor Td1.
- With further reference to FIG. 3E, a polysilicon layer is formed on the CVD SiO2 film serving as the first insulation film6 and in the contact holes CT1, CT3 using a LPCVD (Low Pressure Chemical Vapor Deposition) process at a temperature of 630(C. In order to control the threshold voltage Vth of the first and second load transistors Tl1, Tl2, phosphorous impurities are ion-implanted through the poly silicon layer which is then patterned to thereby form gate electrodes 7l1, 7l2 of the first and second load transistors Tl1, Tl2.
- Also, as shown in FIG. 3F, a gate oxide film serving as a
second insulation film 8 is formed on the gate electrodes 7l1, 7l2 of the first and second load transistors Tl1, Tl2 and the first insulation film, wherein the gate oxide film can be one selected from an SiO2 film using the LPCVD process, a multi-layer film of SiO2/Si3N4, and a TESO film. - As shown in FIG. 3F, on a portion of the gate electrode7l2 of the second load transistor Tl2 is formed the contact hole CT4 for being connected to the drain 11l1 of the first load transistor Tl1, and on a portion of the gate electrode 7l1 of the first load transistor Tl1 is formed the contact hole CT2 for being connected to the drain region 11l2 of the second load transistor Tl2. Using SiH4 gas, an amorphous silicon layer 9 is formed on the
second insulation film 8 and in the contact holes CT2, CT4 with a thickness of less than 40 nm at a temperature of 520 C. by a LPCVD process and patterned. The amorphous silicon layer 9 is annealed at a low temperature in order to be polycrystallized, that is, to be polysiliconized. The low temperature annealing is applied to increase the grains of the polysilicon layer in size; the larger the grains, the better becomes an on/off current characteristic of a transistor. The multi-crystallized polysilicon layer 9 is provided to be used for an active layer and a Vdd line of the first and second load transistors Tl1, Tl2. - Then, as shown in FIG. 3G, a photoresist film is deposited on the active layer9 and the Vdd line 9 of the first and second load transistors Tl1, Tl2 and patterned by applying an etching so as for only a photo resist film pattern 43 a to remain on a channel formation region. Using the patterned photo resist film 43 a as a mask, BF2 is ion-implanted with an energy of 25 KeV at a 2-4*1014/cm2 dose, for thereby forming source regions 10l1, 10l2 and drain regions 11l1, 11l2 of the first and second load transistors and a Vdd line.
- With the introduction of such a TFT SRAM cell structure in which load transistors are stacked on drive transistors, the region occupied by the transistors has significantly decreased in comparison to a former SRAM cell.
- However, with semiconductor devices becoming increasingly more integrated, there has been required an SRAM cell which takes up less area therein for transistors compared to the conventional stack type TFT SRAM cell.
- Further, in the conventional stack type TFT SRAM, when a contact is formed to connect a drain of an access transistor and a gate electrode of a drive transistor, there must be carried out a process for removing a gate oxide film on the drain of the access transistor. Here, because the gate oxide film is so thin, the gate oxide film is difficult to remove, thereby repeatability, and the focus has been directed to improvement of the contact process which uses a so-called a butting contact.
- Accordingly, it is an object of the present invention to provide a trench type semiconductor memory cell structure and fabrication method thereof for obtaining a higher integration than a stack type semiconductor memory cell.
- It is another object of the present invention to provide a trench type semiconductor memory cell structure and fabrication method thereof for enhancing reliability by excluding a butting contact step during a process in which a drain of an access transistor and a gate of a drive transistor are connected to each other.
- To achieve the above-described objects, in a semiconductor memory device provided with first and second access transistors, first and second drive transistors, and first and second load resistors, a first cell node having a first terminal of the first access transistor, a gate electrode of the second drive transistor and the first load resistor connected thereto in common, and a second cell node having a first terminal of the second access transistor, a gate electrode of the first drive transistor and the second load resistor connected thereto in common, the semiconductor memory device according to the present invention includes a trench formed in a semiconductor substrate and having at least two walls including a first wall and a second wall, and the first drive transistor and the second drive transistor including a source region and a drain region respectively formed at the first wall and the second wall of the trench, and a gate electrode respectively formed on the first wall and the second wall of the trench.
- Further, to achieve the above-described objects, in a semiconductor memory device provided with a first and a second access transistors, first and a second drive transistors, and first and a second load resistors, a first cell node having a first terminal of the first access transistor, a gate electrode of the second drive transistor and the first load resistor connected thereto in common, and a second cell node having a first terminal of the second access transistor, a gate electrode of the first drive transistor and the second load resistor connected thereto in common, the semiconductor memory device according to the present invention includes a trench formed in a semiconductor substrate and having at least two walls including a first wall and a second wall, and the first access transistor and the second transistor respectively including a respective gate electrode formed at the first and the second walls of the trench, and a source region and a drain region respectively formed at the each side of the corresponding gate electrode in the semiconductor substrate.
- Still further, to achieve the above-describe objects, in a semiconductor memory device including first and second access transistors, first and second drive transistors, and first and second load resistors, a first cell node having a first terminal of the first access transistor, a gate electrode of the second drive transistor and the first load resistor connected thereto in common, and a second cell node having a first terminal of the second access transistor, a gate electrode of the first drive transistor and the second load resistor connected thereto in common, the semiconductor memory device according to the present invention comprises a semiconductor substrate, a trench formed in the semiconductor substrate and having at least four walls including a first wall, a third wall and a fourth wall, wherein the first drive transistor and the second drive transistor each including a source region, a drain region and a gate electrode are formed at the first wall and the third wall of the trench, respectively, the first access transistor and the second access transistor each including a source region, a drain region and a gate electrode are formed at the second wall the fourth wall of the trench, respectively, and the first load resistor and the second load resistor are formed over an upper surface of the semiconductor substrate corresponding to the first and third walls of the trench, respectively.
- Also, to achieve the above-described objects, there is provided a semiconductor memory device fabrication method according to the present invention which includes the steps of preparing a semiconductor substrate, forming a plurality of first impurity regions in the semiconductor substrate for serving as source regions and drain regions of a first access transistor, a second access transistor, a first drive transistor and a second drive transistor, forming an insulation layer on the semiconductor substrate, forming a first contact hole in one of the plurality of the first impurity regions serving as the drain region of the first drive transistor, and forming a second contact hole in another first impurity region serving as the drain region of the second drive transistor, forming a conductive layer on the insulation layer and in the first and the second contact holes, forming a plurality of second impurity regions in a portion of the conductive layer for serving as source region and drain region of a first and second load transistor, patterning the conductive layer, for forming a first active layer of the first load transistor and a second active layer of the second load transistor, forming a trench having at least four walls including a first wall, a second wall, a third wall and a fourth wall, by etching a portion of the first and the second active layers and the semiconductor substrate to a predetermined depth of the first semiconductor substrate, wherein the plurality of first impurity regions are exposed at the four walls of the trench, and the plurality of second impurity regions are respectively exposed at a side surface of the first and the second active layers, forming a first gate oxide film on the first wall of the trench and a side surface of the first active layer, and forming a second gate oxide film on the third wall of the trench and a side surface of the second active layer, forming a first gate electrode common to the first drive transistor and the first load transistor on the first gate oxide film and forming a second gate electrode common the second drive transistor and the second load transistor on the second gate oxide film, forming a third gate oxide film on the second wall and the fourth wall of the trench, and forming a gate electrode of the first and the second access transistors on the third gate oxide film.
- To further achieve the above-described objects, there is provided a semiconductor memory device fabrication method according to the present invention which includes the steps of preparing a semiconductor substrate, forming a plurality of impurity regions in the semiconductor substrate for serving as source regions and drain regions of a first access transistor, a second access transistor, a first drive transistor and a second drive transistor, forming an insulation layer on the semiconductor substrate, forming a first contact hole in one of the plurality of first impurity regions serving as a drain region of the first drive transistor, and forming a second contact hole in another first impurity region serving as a drain region of the second drive transistor, forming a conductive layer on the insulation layer and in the first and the second contact holes, forming first and second load resistors by patterning the first conductive layer, forming a trench having at least four walls including a fit wall, a second wall, a third wall and a fourth wall, by etching a portion of the semiconductor substrate to a predetermined depth of the semiconductor substrate, wherein the plurality of first impurity regions are exposed at the four walls of the trench, forming a first gate oxide film on the first wall of the trench, and a forming a second gate oxide film on the third wall of the trench, forming a first gate electrode of the first drive transistor on the first gate oxide film and forming a second gate electrode of the second drive transistor on the second gate oxide film, forming a third gate oxide film on the second wall and the fourth wall of the trench, and forming a gate electrode of the first and the second access transistors on the third gate oxide film.
- The present invention will become more clearly understood with reference to the accompanying drawings given only by way of illustrations and thus not limited to the present invention, wherein:
- FIG. 1 is an equivalent circuit view of a conventional TFT SRAM cell;
- FIG. 2 is a plan layout view of the conventional TFT SRAM cell;
- FIGS. 3A through 3G are cross-sectional process sequence views of the conventional TFT SRAM cell taken along line III-III in FIG. 2;
- FIGS.4A through 4K′ are process views of a TFT SRAM cell according to the present invention;
- FIG. 5 is an equivalent circuit view of an SRAM cell using a load resistor; and
- FIGS. 6A through 6J are process views of an SRAM cell using a load resistor according to the present invention.
- With reference to the accompanying drawings, the TFT SRAM cell structure and fabrication method thereof according to the present invention will now be described.
- As shown in FIGS.4D and 4D′ respectively illustrating the structure of the SRAM cell according to the present invention, in the structure including a
semiconductor substrate 1 there is formed atrench 2 having four walls, afirst wall second wall 2 b, athird wall 2 c and afourth wall 2 d. In thefirst wall 2 a andthird wall 2 c, facing each other, of the fourwalls trench 2 there are formed a second conductivity type impurity regions serving as source regions ds1, ds2 and drains dd1, dd2 of the first and second drive transistors Td1, Td2, respectively. The semiconductor substrate is formed of a first conductivity type that is opposite to the second conductivity type. Specifically, the source region ds1 and the drain dd1 of the first drive transistor Td1 are formed in thefirst wall 2 a, and the source region ds2 and drain dd2 of the second drive transistor Td2 are formed in thethird wall 2 c. On the upper surface of thesemiconductor substrate 1 corresponding to thefirst wall 2 a there is formed a firstactive layer 4 a serving as an active layer of the first load transistor Tl1. The firstactive layer 4 a is formed of the second conductivity type. On the upper surface of thesemiconductor substrate 1 corresponding to thethird wall 2 c there is formed a secondactive layer 4 b serving as an active layer of the second load transistor Tl2. The secondactive layer 4 b is also formed of the second conductivity type. A plurality of impurity regions of first conductivity type are formed in the first active layer and the second active layer. The impurity regions are employed as a source region ls1 and a drain region ld1 of the first load transistor Tl1 and as a source region ls2 and a drain region ld2 of the second load transistor Tl2. A wall of the firstactive layer 4 a of the first load transistor Tl1 and thefirst wall 2 a have a vertically aligned side edge. A wall of the second load transistor Tl2 and thethird wall 2 c also have a vertically aligned side edge. - With reference to FIGS.4G and 4G′, a first
gate oxide film 6 a is formed on the wall of the firstactive layer 4 a and thefirst wall 2 a of thetrench 2. A secondgate oxide film 6 b is formed on a wall of the secondactive layer 4 b and thethird wall 2 c of thetrench 2. On the side surface of the firstgate oxide film 6 a there is formed afirst gate electrode 8 a serving as a common gate electrode of the first load transistor Tl1 and the first drive transistor Td1. On the side surface of the secondgate oxide film 6 b there is formed asecond gate electrode 8 b serving as a common gate electrode of the second load transistor Tl2 and the second drive transistor Td2. Therefore, the channels of the first and the second drive transistors Td1, Td2 are formed to be perpendicular to the upper surface of thesemiconductor substrate 1 and at the surface of the each wall of thetrench 2. - As further shown in FIG. 4D and4D′, a source region as1 and drain region ad1 of the first access transistor Ta1 are formed in the
second wall 2 b facing thefourth wall 2 d of the fourwalls trench 2, and a source region as2 and drain region ad2 of the second access transistor Ta1 are formed in afourth wall 2 d facing thesecond wall 2 b of the fourwalls trench 2. - Referring to FIGS.4G and 4G′, a gate oxide film (not shown) for the first and second access transistors Ta1, Ta2 is formed on the
second wall 2 b and thefourth wall 2 d, respectively. On the gate oxide film (not shown) are formed thegate electrodes trench 2 there is formed a word line WL for connecting thegate electrode 12 a to thegate electrode 12 b. The drain region dd1 of the first drive transistor Td1 is shared with the drain region ad1 of the first access transistor Ta1. Also, the drain region dd2 of the second drive transistor Td2 is shared with the drain region ad2 of the second access transistor Ta2. The common drain region of ad1 and dd1 is located in the corner formed byfirst wall 2 a andsecond wall 2 b of thetrench 2. Also the common drain region of ad2 and dd2 is located in the corner formed by thethird wall 2 c and thefourth wall 2 d of thetrench 2. - As shown in FIG. 4I′, a
Vdd line 16 is formed over thetrench 2 and on an upper surface of an insulation layer formed on the thus far described entire pattern for thereby being connected to the source regions ls1, ls2 of the first and second load transistors Tl1, Tl2, and as further shown in FIG. 4K, on the so far described pattern there are formed a bit line BL connected to the source region as1 of the first access transistor Ta1 and a bar bit line /BL connected to the source region as2 of the second access transistor Ta2. - The fabrication method of the SRAM cell according to the present invention will now be described.
- First, as shown in FIG. 4A which illustrates a plan view and in FIG. 4A′ which illustrates a perspective view of a cross-section taken along line IVa-IVa in FIG. 4A, using ion-implantation, a plurality of impurity regions as1, ad1 and dd1, as2, ad2 and dd2, ds1 and ds2, are formed in the
semiconductor substrate 1 to form source region ds1 and drain region dd1 of the first drive transistor Td1, source region ds2 and drain region dd2 of the second drive transistor Td2, source region as1 and drain region ad1 of the first access transistor Ta1, and source region as2 and drain region ad2 of the second access transistor Ta2. - As shown in FIG. 4B which illustrates a plan view and FIG. 4B′ which illustrates a perspective cross sectional view taken along line IVb-IVb in FIG. 4B, an
insulation film 3 is formed on the upper surface of thesubstrate 1. In the drain regions dd1, dd2 of the first and second drive transistors Td1, Td2 there are respectively formed through theinsulation film 3, a first contact hole Cont1 for connecting the drain region dd1 of the first drive transistor Td1 and the drain region ld1 of the first load transistor Tl1 is formed, and a second contact hole Cont2 for connecting the drain region dd2 of the second drive transistor Td2 and the drain region ld1 of the second load transistor Tl2. - Using a LPCVD(Low Pressure Chemical Vapor Deposition) process at a temperature of 520(C. with SiH4 gas, an amorphous silicon layer is deposited in the contact holes Cont1, Cont2 and on the
insulation layer 3 with a thickness of less than 40 nm, and an annealing is applied thereto at a low temperature so as to change the amorphous silicon layer into polysilicon layer. Then, as shown in FIG. 4C, the polysilicon layer is patterned using a photo-lithographic process and an etching process to form the firstactive layer 4 a serving as an active layer for the first load transistor Tl1, and the secondactive layer 4 b serving as an active layer for the second load transistor Tl2. - With reference to FIG. 4C which illustrates a plan view and FIG. 4C′ which illustrates a perspective view of a cross-section taken along line IVc-IVc in FIG. 4C, an ion-implantation is carried out on predetermined portions of the
active layers insulation layer 5 is formed on the active layer 4 of the first and second load transistors Tl1, Tl2 and theinsulation layer 3 for thereby planarizing the structure. - As shown in FIG. 4D, portions of the
active layers SOG layer 5 and theinsulation layer 3 are anisotropically etched using an RIE (Reactive Ion Etching) process. - As further shown in FIG. 4D′ illustrating a cross-section taken along line Ivd′-Ivd′ in FIG. 4D, the above-described etching is continuously carried out into the
semiconductor substrate 1 for thereby forming thetrench 2 having four walls, thefirst wall 2 a, thesecond wall 2 b, thethird wall 2 c and thefourth wall 2 d. Here, thetrench 2 is formed to be deeper than the impurity regions as1, as2, ad1, ad2, ds1, ds2, dd1, dd2. The impurity regions as1, as2, ad1, ad2, ds1, ds2, dd1 and dd2 are exposed by forming thetrench 2. - Referring to FIGS.4E through 4F′, the first
gate oxide film 6 a is formed on thefirst wall 2 a for forming the first drive transistor Td1 and a wall of the firstactive layer 4 a serving as an active layer of the first load transistor Tl1, and the secondgate oxide film 6 b is formed on thethird wall 2 c for forming the second drive transistor Td2 and a wall of the secondactive layer 4 b serving as an active layer of the second load transistor Tl2. Here, the first and second gate oxide films can be formed of one selected from SiO2, TESO, and SiO2/SiO3N4. - A third
contact hole Cont 3 is formed in the drain region ld1 of the first load transistor Tl1, and a fourth contact hole Cont4 is formed in the drain region ld2 of the second load transistor Tl2. The third contact hole Cont3 serves to connect in common thesecond gate electrode 8 b to the second load transistor Tl2 and the second drive transistor Td2, and the fourth contact hole Cont4 serves to connect in common thefirst gate electrode 8 a to the first load transistor Tl1 and the first drive transistor Td1. - A polysilicon layer is deposited on the entire upper surface of the structure including the surface of the
gate oxide layer first gate electrode 8 a, thesecond gate electrode 8 b and apolysilicon wire 8 c, so that thefirst gate electrode 8 a serving as a common gate electrode of the first load transistor Tl1 and the first drive transistor Td1 is formed on a side surface of the firstgate oxide film 6 a, and thesecond gate electrode 8 b serving as a common gate electrode of the second load transistor Tl2 and the second drive transistor Td2 is formed on a side surface of the secondgate oxide film 6 b. On the upper surface of the structure, thesecond gate electrode 8 b is connected through the third and fourth contact holes Cont3, Cont4 to the drain region dd1 of the first load transistor Tl1, and thepolysilicon wire 8 c is formed so as to connect the drain region dd2 of the second load transistor Tl2 to thefirst gate electrode 8 a formed on a wall facing the drain region dd2. - Referring to FIGS.4G and 4G′, an
oxide films second wall 2 b and thefourth wall 2 d oftrench 2. A polysilicon layer is deposited on the entire structure and patterned to there by form agate electrode oxide film second wall 2 b andfourth wall 2 d respectively. And also, a word line connecting thegate electrode 12 a and thegate electrode 12 b is formed in thetrench 2. - Referring to FIGS. 4H, 4I and4I′, an
SOG film 14 is deposited in thetrench 2 and on the upper surface of the structure for thereby planarizing the structure. In the source regions Ls1, Ls2 of the first and second load transistors Tl1, Tl2 there are formed fifth and sixth contact holes Cont5, Cont6. A conductive layer is formed in the contact holes Cont5, Cont6 and on theSOG film 14, and patterned for thereby forming theVdd line 16. Here, theconductive layer 16 is formed of one selected from polysilicon, and metals such as aluminum, tungsten and metallic silicide. - Referring to FIGS.4K and 4K′, an
insulation layer 18 is formed on theVdd line 16 and theSOG layer 14, through whichSOG layer 14. Seventh and eighth contact holes Cont7, Cont8 are respectively formed in the source regions as1, as2 of the first and second access transistors Ta1, Ta2. Another conductive layer is formed in the contact holes Cont7, Cont8 and on theinsulation layer 18 and patterned, for thereby forming a bit line BL and a bar bit line/BL and thereby completing SRAM cell fabrication. Here, the conductive layer is formed of one selected from polysilicon and metals such as aluminum and tungsten. - The SRAM cell structure employing the trench formed according to the present invention is also applicable to the conventional high-resistance load SRAM cell which employs an undoped polysilicon layer as a load resistor. That is, in the TFT SRAM cell according to the present invention, the active layer for forming the load transistor may be replaced by an undoped silicon pattern which is employed as a load resistor, for thereby simplifying the high-resistance load SRAM cell fabrication.
- The high-resistance load SRAM cell is illustrated as an equivalent circuit in FIG. 5, wherein the only difference thereof from a general TFT SRAM is that the first and second load transistors Tl1, Tl2 are replaced by the load resistors L1, L2, and the operation thereof is identical to that of the general TFT SRAM.
- The structure of the high-resistance load SRAM cell provided with a trench and having an equivalent circuit as in FIG. 5 will now be described.
- First, referring to FIGS. 6A through 6K, in the upper surface of a
semiconductor substrate 1 there is formed atrench 2′ having a plurality of walls, a namelyfirst wall 2 a′, asecond wall 2 b′, athird wall 2 c′ and afourth wall 2 d′. In afirst wall 2 a′ and athird wall 2 c′ which face each other in thetrench 2′ there are formed impurity regions serving as source regions ds1, ds2 and drain regions dd1, dd2 of the first and second drive transistors Td1, Td2. Also, in thesecond wall 2 b′ andfourth wall 2 d′ which face each other in thetrench 2′ there are formed impurity regions serving as source regions as1, as2 and drain regions ad1, ad2 of the first and second access transistors Ta1, Ta2. A gate oxide film (not shown) is formed on the surface of each of thewalls 2 a′, 2 b′, 2′c, 2 d′, and on a bottom surface in thetrench 2′. First andsecond gate electrodes first wall 2 a′ and thethird wall 2 c′, and gate electrodes 42 a, 42 b of the first and second access transistors Ta1, Ta2 are respectively formed on the gate oxide film (not shown) formed on each of thesecond wall 2 b′ andfourth wall 2 d′. On the bottom of thetrench 2′ there is formed a word line WL connecting the gate electrode 42 a to the gate electrode 42 b. On top of the structure corresponding to thefirst wall 2 a′ and thethird wall 2 c′ of thetrench 2′ there are formed a first and second load resistors L1, L2, each of end of which is connected to aVdd line 42. On the upper surface of theVdd line 42 there are formed a bit line BL and a bar bit line /BL respectively connected to the source regions as1, as2 of the first and second access transistors Ta1, Ta2. - The fabrication method of the thusly constituted high-resistance load SRAM cell having a trench will now be described with reference to FIGS. 6A through 6K.
- Initially, as shown in FIG. 6A, impurities are ion-implanted into the
semiconductor substrate 1 so as to form the source ds1 and the drain region ds2 of the first drive transistor Td1, the source region ds2 and the drain region dd2 of the second drive transistor Td2, the source region as1 and the drain region ad1 of the first access transistor Ta1, and the source region as2 and the drain region ad2 of the second access transistor Ta2. The drain region dd1 of the first drive transistor Td1 and the source region as1 of the first access transistor Ta1 share a common region, and the drain region dd2 of the second drive transistor Td2 and the source region as2 of the second access transistor Ta2 also share a common region. - An insulation layer (not shown) is formed on the
semiconductor substrate 1, and as shown in FIG. 6B, a contact hole Cont11 for connecting the drain region dd1 of the first drive transistor Td1 and the first load resistor L1 to be formed subsequently, and a contact hole Cont12 for connecting the drain region dd2 of the second drive transistor Td2 and the resistor L2 to be formed subsequently, are respectively formed in the drain regions dd1, dd2 of the first and second drive transistors Td1, Td2. - An undoped polysilicon layer is deposited in the contact holes Cont11, Cont12 and on the insulation layer (not shown), and patterned for thereby forming the first and second load resistors L1, L2 as shown in FIG. 6C. Then, an SOG film (not shown) is formed on the first and second load resistors L1, L2 and the insulation layer (not shown) to planarize the structure.
- As shown in FIG. 6D, the first and second load resistors L1, L2 and the SOG film (not shown) are selectively etched, and the etching operation is continuously carried out into the
semiconductor substrate 1 for thereby forming thetrench 2′. - Next, a gate oxide film (not shown) serving as an insulation film is formed on each of the
walls 2 a′, 2 b′, 2 c′, 2 d′ and on the bottom surface of thetrench 2′, and as shown in FIG. 6E, contact holes Cont13, Cont14 are formed in the drain regions ld1, ld2 of the first and second load resistors L1, L2. A polysilicon layer is deposited on the structure including the gate oxide film (not shown) and the contact holes Cont13, Cont14 and patterned for thereby forminggate electrodes polysilicon wire 38 c connecting the first and second load resistors L1, L2 to thegate electrodes - Referring to FIG. 6G, another insulation layer (not shown) is formed on the
gate electrodes polysilicon wire 38 c. Another polysilicon layer is deposited on the insulation layer and patterned for thereby forminggate electrodes gate electrode 40 a and thegate electrode 40 b. - With reference to FIG. 6H, an insulation layer (not shown) is deposited on the upper surface of the resultant structure and in the
trench 2′ for thereby planarizing the structure. Contact holes Cont15, Cont16 for connecting an end of each the first and second resistors L1, L2 to theVdd line 44 to be formed subsequently are respectively formed in the first and second load resistors L1, L2. As shown in FIG. 6I, a polysilicon layer or a metallic layer is formed in the contact holes Cont15, Cont16 and on the insulation layer (not shown), and patterned for thereby forming theVdd line 44. Then, as shown in FIG. 6J, an insulation layer (not shown) is formed on theVdd line 44, and in this insulation layer (not shown) there are formed contact holes Cont17, Cont18 for connecting the source regions as1, as2 of the first and second access transistors Ta1, Ta2 to the bit line BL and the bar bit line /BL to be formed subsequently. A polysilicon layer or a metallic layer is formed in the contact holes Cont17, Cont18 and on the insulation layer (not shown) and patterned so as to form the bit line BL and the bar bit line /BL as shown in FIG. 6K, thereby completing the fabrication of the high-load resistance SRAM cell according to the present invention. - As described above, the trench type SRAM cell according to the present invention has an advantage in that the gate electrodes of the load transistors and the drive transistors are formed vertically, thereby decreasing an area occupied by the gate electrodes in width.
- Further, the gate electrodes of the access transistors are vertically formed, i.e. perpendicularly to an upper surface of the semiconductor substrate instead of being formed on the substrate, thereby decreasing the area occupied by the transistors, whereby the SRAM cell size decreased, and accordingly the integration degree as well as productivity and cost effectiveness thereof are becomes enhanced.
- Still further, the conventional problem of forming a butting contact at a contact point between the gate electrodes of an access transistor and a drive transistor is solved according to the present invention, thereby facilitating the fabrication steps thereof as well as improving reliability.
Claims (19)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/390,888 US6713345B1 (en) | 1997-09-23 | 2003-03-19 | Semiconductor memory device having a trench and a gate electrode vertically formed on a wall of the trench |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR48162/1997 | 1997-09-23 | ||
KR1019970048162A KR100253321B1 (en) | 1997-09-23 | 1997-09-23 | Structure and fabrication method of semiconductor memory device |
KR97-48162 | 1997-09-23 |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/698,326 Continuation US5849280A (en) | 1996-08-06 | 1996-08-06 | Hair conditioning solid |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/615,438 Division US6312676B1 (en) | 1996-08-06 | 2000-07-13 | Hair conditioning solid |
US10/390,888 Division US6713345B1 (en) | 1997-09-23 | 2003-03-19 | Semiconductor memory device having a trench and a gate electrode vertically formed on a wall of the trench |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020027227A1 true US20020027227A1 (en) | 2002-03-07 |
US6563177B2 US6563177B2 (en) | 2003-05-13 |
Family
ID=19521518
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/120,116 Expired - Lifetime US6563177B2 (en) | 1997-09-23 | 1998-07-22 | Semiconductor memory device having a trench and a gate electrode vertically formed on a wall of the trench |
Country Status (4)
Country | Link |
---|---|
US (1) | US6563177B2 (en) |
JP (1) | JP2969352B2 (en) |
KR (1) | KR100253321B1 (en) |
DE (1) | DE19841753C2 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6737704B1 (en) * | 1999-09-13 | 2004-05-18 | Shindengen Electric Manufacturing Co., Ltd. | Transistor and method of manufacturing the same |
US20060022240A1 (en) * | 2004-07-31 | 2006-02-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Single transistor DRAM cell with reduced current leakage and method of manufacture |
US7154324B1 (en) * | 2004-09-07 | 2006-12-26 | Altera Corporation | Integrated circuit delay chains |
US7737731B1 (en) * | 2005-10-20 | 2010-06-15 | Marvell International Ltd. | High data rate envelope detector for high speed optical storage application |
US20120305986A1 (en) * | 2011-06-03 | 2012-12-06 | Tsinghua University | Semiconductor structure and method for forming the same |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10016444C2 (en) * | 2000-03-29 | 2002-01-24 | Infineon Technologies Ag | Integrated three-dimensional trench SRAM memory cell |
JP2004241473A (en) * | 2003-02-04 | 2004-08-26 | Renesas Technology Corp | Semiconductor storage device |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4890144A (en) | 1987-09-14 | 1989-12-26 | Motorola, Inc. | Integrated circuit trench cell |
US5016067A (en) | 1988-04-11 | 1991-05-14 | Texas Instruments Incorporated | Vertical MOS transistor |
JPH01265558A (en) * | 1988-04-15 | 1989-10-23 | Sony Corp | Semiconductor memory |
US5258635A (en) * | 1988-09-06 | 1993-11-02 | Kabushiki Kaisha Toshiba | MOS-type semiconductor integrated circuit device |
KR920022532A (en) * | 1991-05-13 | 1992-12-19 | 문정환 | Static ram with double vertical channel and manufacturing method |
US5285093A (en) | 1992-10-05 | 1994-02-08 | Motorola, Inc. | Semiconductor memory cell having a trench structure |
US5422296A (en) | 1994-04-25 | 1995-06-06 | Motorola, Inc. | Process for forming a static-random-access memory cell |
-
1997
- 1997-09-23 KR KR1019970048162A patent/KR100253321B1/en not_active Expired - Fee Related
-
1998
- 1998-07-22 US US09/120,116 patent/US6563177B2/en not_active Expired - Lifetime
- 1998-09-11 DE DE19841753A patent/DE19841753C2/en not_active Expired - Fee Related
- 1998-09-17 JP JP10263228A patent/JP2969352B2/en not_active Expired - Fee Related
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6737704B1 (en) * | 1999-09-13 | 2004-05-18 | Shindengen Electric Manufacturing Co., Ltd. | Transistor and method of manufacturing the same |
US6872611B2 (en) | 1999-09-13 | 2005-03-29 | Shindengen Electric Manufacturing Co., Ltd. | Method of manufacturing transistor |
US20060022240A1 (en) * | 2004-07-31 | 2006-02-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Single transistor DRAM cell with reduced current leakage and method of manufacture |
US7368775B2 (en) * | 2004-07-31 | 2008-05-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Single transistor DRAM cell with reduced current leakage and method of manufacture |
US7154324B1 (en) * | 2004-09-07 | 2006-12-26 | Altera Corporation | Integrated circuit delay chains |
US7737731B1 (en) * | 2005-10-20 | 2010-06-15 | Marvell International Ltd. | High data rate envelope detector for high speed optical storage application |
US8614592B1 (en) | 2005-10-20 | 2013-12-24 | Marvell International Ltd. | High data rate envelope detector for high speed optical storage application |
US20120305986A1 (en) * | 2011-06-03 | 2012-12-06 | Tsinghua University | Semiconductor structure and method for forming the same |
Also Published As
Publication number | Publication date |
---|---|
KR19990026164A (en) | 1999-04-15 |
US6563177B2 (en) | 2003-05-13 |
JPH11176951A (en) | 1999-07-02 |
KR100253321B1 (en) | 2000-04-15 |
DE19841753C2 (en) | 2001-09-20 |
JP2969352B2 (en) | 1999-11-02 |
DE19841753A1 (en) | 1999-04-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7829952B2 (en) | Semiconductor memory device and a method of manufacturing the same | |
US6291276B1 (en) | Cross coupled thin film transistors and static random access memory cell | |
KR100532894B1 (en) | Semiconductor memory device and manufacturing method thereof | |
US9673195B2 (en) | Semiconductor device having sufficient process margin and method of forming same | |
US6613634B2 (en) | Method of manufacturing a semiconductor device using oblique ion injection | |
US5683930A (en) | SRAM cell employing substantially vertically elongated pull-up resistors and methods of making, and resistor constructions and methods of making | |
US6787411B2 (en) | Method of manufacturing semiconductor memory device and semiconductor memory device | |
US8597994B2 (en) | Semiconductor device and method of fabrication | |
CN101009286A (en) | Semiconductor memory and its manufacture method | |
US20050176193A1 (en) | Method of forming a gate of a semiconductor device | |
US6563177B2 (en) | Semiconductor memory device having a trench and a gate electrode vertically formed on a wall of the trench | |
US6514823B2 (en) | Method of making loadless four-transistor memory cell with different gate insulation thicknesses for N-channel drive transistors and P-channel access transistors | |
KR20050041403A (en) | Method for manufacturing semiconductor device | |
US6025253A (en) | Differential poly-edge oxidation for stable SRAM cells | |
KR100487521B1 (en) | Static random access memory cell for eliminating floating body effect, and production process | |
US6713345B1 (en) | Semiconductor memory device having a trench and a gate electrode vertically formed on a wall of the trench | |
KR100325464B1 (en) | Method of fabricating cmos memory device with self aligned metal plug | |
US6545325B2 (en) | Semiconductor device and fabrication method thereof | |
US20240161818A1 (en) | Layout pattern of static random access memory and the forming method thereof | |
KR0138319B1 (en) | Static random access memory device and fabrication thereof | |
EP0821413B1 (en) | SRAM-cells and method of fabrication | |
JPH09283640A (en) | Static semiconductor memory device | |
CN117412592A (en) | Semiconductor memory structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: LG SEMICON CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KANG, SEEN-SUK;REEL/FRAME:009339/0986 Effective date: 19980703 |
|
AS | Assignment |
Owner name: HYUNDAI ELECTRONICS INDUSTRIES, CO., LTD., KOREA, Free format text: MERGER;ASSIGNOR:LG SEMICON CO., LTD.;REEL/FRAME:010951/0606 Effective date: 19991020 |
|
AS | Assignment |
Owner name: BANK OF AMERICA NATIONAL ASSOICIATION (FORMELRY KN Free format text: SUPPLEMENT TO SECURITY AGREEMENT;ASSIGNOR:SPALDING SPORTS WORLDWIDE, INC. (FORMERLY KNOWN AS SPALDING & EVENFLO COMPANIES, INC. AND SUCCESSOR BY MERGER TO LISCO, INC.) A SUBSIDIARY OF SPALDING HOLDINGS CORPORATION;REEL/FRAME:011137/0449 Effective date: 20000911 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |