US20020019098A1 - Method of self-aligning a floating gate to a control gate and to an isolation in an electrically erasable and programmable memory cell, and a cell made thereby - Google Patents
Method of self-aligning a floating gate to a control gate and to an isolation in an electrically erasable and programmable memory cell, and a cell made thereby Download PDFInfo
- Publication number
- US20020019098A1 US20020019098A1 US09/823,032 US82303201A US2002019098A1 US 20020019098 A1 US20020019098 A1 US 20020019098A1 US 82303201 A US82303201 A US 82303201A US 2002019098 A1 US2002019098 A1 US 2002019098A1
- Authority
- US
- United States
- Prior art keywords
- layer
- polysilicon
- insulating material
- floating gate
- silicon dioxide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/68—Floating-gate IGFETs
- H10D30/6891—Floating-gate IGFETs characterised by the shapes, relative sizes or dispositions of the floating gate electrode
Definitions
- the present invention relates to a method of making an electrically erasable programmable split-gate memory cell of the type having a control gate and a floating gate wherein the control gate and the floating gate are laterally spaced apart with the floating gate self-aligned to the control gate, and to an isolation in both lateral directions.
- the present invention further is directed to a cell made by such method.
- Electrically erasable programmable split-gate memory cells are well known in the art.
- One type of such cell has a first and a second spaced apart regions in a semiconductor substrate with a channel therebetween.
- a floating gate is insulated from the substrate and is over a first portion of the channel.
- a control gate is insulated from the substrate and is spaced apart from the floating gate and is over a second portion of the channel, different from the first portion.
- Such a cell is exemplified by U.S. Pat. No. 5,029,130. Methods for making such a type cell is also disclosed in the aforementioned patent.
- One of the problems in making such electrically erasable programmable memory cells reliably and reproducibly is the alignment of the floating gate to the control gate and the floating gate to the isolation, in both lateral directions. Such alignment, if it can be accurately and precisely controlled, controls the ultimate size of the cell, which, of course, ultimately determines the density and the yield of the device.
- a method of making such an electrically erasable programmable memory cell comprises the steps of providing a first layer of insulating material on a substrate.
- a first layer of polysilicon is provided on the first layer of the insulating material.
- the first layer of polysilicon is then patterned, and selective portions removed.
- a second layer of insulating material is provided on the first layer of polysilicon.
- the second layer of insulating material is selectively masked and anisotropically removed to define regions in the corresponding first layer of polysilicon which would become the floating gate.
- the second layer of insulating material is further isotropically etched.
- the first layer of polysilicon is anisotropically etched to form the floating gate from the first layer of polysilicon.
- the exposed portions of the first layer of polysilicon is oxidized to form a sharp edge.
- Silicon dioxide is then deposited on the second layer of insulating material and on the oxidized exposed portion of the first layer of polysilicon.
- a second layer of polysilicon is deposited on the deposited silicon dioxide.
- the second layer of polysilicon is anisotropically etched to form the control gate. Such a memory cell would have its control gate and its floating gate self-aligned.
- FIG. 1 is a cross-sectional view of an electrically and erasable programmable memory cell made by the method of the present invention.
- FIGS. 2 ( a - m ) are various views showing the steps in the method of making an array of memory cells of the type shown in FIG. 1, in a semiconductor substrate.
- FIG. 1 there is shown a cross-sectional view of the memory cell 10 of the present invention made by the process of the present invention.
- the dimensions and processing recipe are for a 0.18 micron process.
- the invention is not limited to such process technology, and can be used in other processes.
- the memory cell 10 comprises a semiconductor substrate 12 typically made of silicon.
- the substrate 12 has a first region 14 and a second region 16 formed therein, with a channel region 18 separating therebetween.
- first region 14 is a drain and second region 16 is a source.
- a first layer 20 of insulating material is on the substrate 12 .
- the first layer of insulating material 20 is silicon dioxide and is approximately 50 to 100 Angstroms thick.
- a floating gate 22 made of polysilicon, is on the first layer 20 of insulating material.
- the floating gate 22 is approximately 300-500 Angstroms thick. Thus, a floating gate 22 is insulated from the substrate 12 and is over a first portion of the channel 18 .
- the floating gate 22 extends over the second region 16 in the substrate 12 and forms a capacitive coupling therewith.
- a control gate 24 also of polysilicon, is laterally spaced apart from the floating gate 22 and is on the first layer 20 of insulating material.
- a control gate 24 is also insulated from the substrate 12 and is over a second portion of the channel 18 .
- the floating gate 22 and the control gate 24 are spaced apart from one another, separated by a second layer 32 of insulating material, typically also of silicon dioxide.
- One of the critical problems in making a reliably reproducible memory cell 10 is the alignment of the control gate 24 with the floating gate 22 .
- another critical problem is the alignment of the floating gate 22 with the isolation regions, in both lateral directions.
- all of these critical alignment issues can be solved by using the method of the present invention which is a self-aligning process.
- the operation of the cell 10 is generally well known and can be found in U.S. Pat. Nos. 5,029,130 and 5,572,054, which are incorporated herein by reference.
- the method of forming the memory cell 10 in an array form in a substrate 12 begins by forming isolation regions 40 in the substrate 12 .
- the isolation regions 40 separate one memory cell 10 from another in the same row (i) as shown in FIG. 2 a - 1 .
- the isolation regions 40 are not continuous in the bit line direction. There is a discontinuity in the column or bit line direction permitting a common source line 16 , which will be explained in greater detail hereinafter, to run parallel in the word line direction.
- the common source lines 16 serve to separate memory cells 10 in the same column (e.g. memory cells 10 b in the same column) from one another.
- a cross sectional view taken along the line 2 - 2 is shown in FIG. 2 a - 2 .
- the isolation regions 40 can be made by well known LOCOS process or shallow trench process. For the purpose of discussion of this invention, the isolation regions 40 are shallow trench.
- FIG. 2 b - 1 there is shown a top view of the substrate 12 in the next steps in the method of the present invention.
- a first layer 20 of silicon dioxide is formed on the substrate 12 .
- the first layer 20 of silicon dioxide is formed by thermal oxidation and results in approximately 80 Angstrom in thickness.
- a first layer of polysilicon 22 is formed on the first layer 20 of silicon dioxide.
- the polysilicon 22 is formed by Low Pressure Chemical Vapor Deposition (LPCVD) and results in a layer of approximately 500 Angstroms in thickness.
- FIGS. 2 b - 2 and 2 b - 3 are cross sectional views of FIG. 2 b - 1 taken along the lines 2 - 2 and 3 - 3 respectively.
- FIG. 2 c - 1 there is shown a top view of the substrate 12 in the next step in the method of the present invention.
- a cross sectional view of FIG. 2 c - 1 taken along the lines 2 - 2 and 3 - 3 are shown in FIGS. 2 c - 2 and 2 c - 3 respectively.
- the polysilicon 22 is patterned and portions 50 , parallel to the isolation regions 40 , between adjacent memory cells 10 in the word line direction are removed.
- a floating gate 22 (formed from the polysilicon 22 ) is isolated from an adjacent floating gate 22 in an adjacent bit line (or an adjacent column) in the same word line.
- the slots 50 have a width which is smaller or narrower than the width of the isolation regions 40 . This assures that in the event of mis-alignment, the first polysilicon layer 22 would always fill the region between adjacent isolation regions 40 in a “row” direction.
- a second layer 26 of silicon dioxide is formed everywhere. The result is shown in FIG. 2 d - 1 , with cross sectional views along the lines 2 - 2 and 3 - 3 shown in FIGS. 2 d - 2 and 2 d - 3 , respectively.
- the second layer 26 of silicon dioxide is formed by LPCVD and results in a layer of silicon dioxide of approximately 2,000 Angstrom in thickness.
- the second layer 26 of silicon dioxide fills the slots 50 which separate the floating gates 22 in the row direction. By filling the slots 50 with the insulating layer 26 , the floating gate 22 is self-aligned to the isolation regions 50 in the row direction.
- Appropriate photoresist 28 is applied to the second layer 26 of silicon dioxide, and is then masked and patterned.
- the photoresist 28 masks selective portions of the second layer 26 of the silicon dioxide. This is shown in FIG. 2 e - 1 with a cross sectional view taken along the line 2 - 2 shown in FIG. 2 e - 2 .
- the photoresist 28 remain in stripes parallel to the word line direction and have portions crossing over the isolation regions 40 and portions over the region between the isolation regions 40 to define regions in the second layer 26 and the first layer 22 such that the region of polysilicon in the first layer 22 so defined will form the floating gate 22 .
- the second layer 26 of silicon dioxide is anisotropically etched.
- the anisotropic etch proceeds through the second layer 26 of silicon dioxide until the first layer 22 of polysilicon. This is shown in FIG. 2 f , which is the cross sectional view along the line 2 - 2 of FIG. 2 e - 1 after the anisotropic etch. This results in rows of interconnected second layer 26 of silicon dioxide, in which within each row the oxide layer 26 is continuous and interconnected, but with the rows of oxide 26 separated from one another.
- the second layer 26 of silicon dioxide is anisotropically etched
- the second layer 26 of silicon dioxide is then isotropically etched.
- isotropically etching the second layer 26 of silicon dioxide further portions of the first layer 22 of polysilicon are exposed. This is shown in FIG. 2 g , which is the cross sectional view along the line 2 - 2 of FIG. 2 e - 1 after the anisotropic etch and the isotropic etch.
- the isotropic etch results in portions of the second layer 26 of silicon dioxide being removed beneath the photoresist 28 , under the photoresist overhang.
- the polysilicon 22 is anisotropically etched, and then the photoresist 28 is removed.
- the resultant area of the first layer 22 of polysilicon 22 not etched forms the floating gate. This is shown greatly exaggerated in FIG. 2 h - 1 , with cross-sectional views taken along the lines 2 - 2 and 3 - 3 shown in FIGS. 2 h - 2 and 2 h - 3 , respectively.
- FIG. 2 h - 2 due to the isotropic etching step, a portion of the first layer 22 is not covered by the second insulating material 26 and is exposed.
- the first layer 22 is then oxidized. This can be done by exposing the structure shown in FIG. 2 h - 1 in a diluted steam oxygen atmosphere at low temperature (e.g. 800-900 degrees Celsius) for an amount of time sufficient to grow approximately 50-70 Angstroms of silicon dioxide 27 from the exposed first layer 22 of polysilicon.
- the oxidation of the exposed portion of the polysilicon 22 results in the exposed portion of polysilicon 22 being converted into silicon dioxide 27 .
- FIG. 2 i in which only a portion of the cross sectional view along the line 2 - 2 of FIG. 2 h - 1 is shown.
- FIG. 2 i in which only a portion of the cross sectional view along the line 2 - 2 of FIG. 2 h - 1 is shown.
- a portion i.e. a single memory cell 10 , will be shown in the drawings.
- silicon dioxide 30 is then deposited over the second layer 26 of insulating material and over the exposed portion 27 of the floating gate 22 which has been oxidized and over the first layer 20 of insulating material.
- the second layer 26 of insulating material, the oxidized portion 27 of the floating gate 22 , and the first layer 20 of insulating material are all the same, namely silicon dioxide, the resultant structure is shown in FIG. 2 j with “different” layers. This is shown for explanatory purpose only.
- the amount of deposition and time to produce the structure shown in FIG. 2 j is approximately 800 degrees celsius, for a sufficient amount of time to deposit approximately 70-150 Angstroms of silicon dioxide 30 .
- a second layer 24 of polysilicon is then deposited on the structure shown in FIG. 2 j .
- the second layer 24 is formed by LPCVD.
- the second layer 24 of polysilicon covers the layer 30 of silicon dioxide, as well as the first layer 20 of insulating material.
- the resultant structure is shown in FIG. 2 k .
- the second layer 24 of polysilicon is then anisotropically etched.
- the second layer 24 is etched until all of the portion deposited directly “on top” of the silicon dioxide 30 is removed. This leaves a sidewall 24 or a spacer 24 and forms the control gate 24 , and is shown in FIG. 2- l .
- the anisotropic etch results in a spacer or control gate 24 on both sides of the silicon dioxide 30 , one of the spacers 24 or control gate 24 is subsequently removed.
- the control gate 24 is interconnected polysilicon 24 , but the interconnected polysilicon 24 are separated from one another in different rows.
- the floating gate 22 is then self-aligned with the control gate 24 in the column or bit line direction. This self alignment of the floating gate 22 with the control gate 24 also self-aligns the floating gate 22 with the isolation regions 50 ′ in the column or bit line direction.
- a first implant consisting of Boron is made over the entire structure. Where the common conduction line 16 is exposed, i.e. in those regions where the second layer 26 of insulating material and the first layer 22 of the first polysilicon are removed, the implant is much deeper (approximately 2000-3000 Angstroms) than those regions where the second layer 26 of silicon dioxide and the first layer 22 of polysilicon still remain (approximately close to the surface). This deep implant suppresses the punch through between adjacent memory cells 10 in the same column A second implant is directed to only the common source region 16 . Finally, a third implant is directed to the common source regions 16 and the drain regions 14 . Thus, the implant process is also a self-aligned process.
- the size of the control gate 24 is determined by the thickness of the layer 24 , and the size of the memory cells 10 sharing the same source regions 16 are mirror images of one another. Furthermore, as can be seen from the resultant structure shown in FIG. 21, the control gate 24 need not have a portion that overlies the floating gate 22 . The control gate 24 can be simply adjacent to and spaced apart from the floating gate 22 . Of course, depending upon the isotropic etch step of FIG. 2 g , and the deposition of silicon dioxide step of 2 j , the structure of the memory cell 10 can be made such that the control gate 24 has a portion which overlies the floating gate 22 . Such structure would then be similar to the structure disclosed in U.S. Pat. No. 5,029,130.
Landscapes
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- The present invention relates to a method of making an electrically erasable programmable split-gate memory cell of the type having a control gate and a floating gate wherein the control gate and the floating gate are laterally spaced apart with the floating gate self-aligned to the control gate, and to an isolation in both lateral directions. The present invention further is directed to a cell made by such method.
- Electrically erasable programmable split-gate memory cells are well known in the art. One type of such cell has a first and a second spaced apart regions in a semiconductor substrate with a channel therebetween. A floating gate is insulated from the substrate and is over a first portion of the channel. A control gate is insulated from the substrate and is spaced apart from the floating gate and is over a second portion of the channel, different from the first portion. Such a cell is exemplified by U.S. Pat. No. 5,029,130. Methods for making such a type cell is also disclosed in the aforementioned patent.
- One of the problems in making such electrically erasable programmable memory cells reliably and reproducibly is the alignment of the floating gate to the control gate and the floating gate to the isolation, in both lateral directions. Such alignment, if it can be accurately and precisely controlled, controls the ultimate size of the cell, which, of course, ultimately determines the density and the yield of the device.
- Accordingly, in the present invention, a method of making such an electrically erasable programmable memory cell comprises the steps of providing a first layer of insulating material on a substrate. A first layer of polysilicon is provided on the first layer of the insulating material. The first layer of polysilicon is then patterned, and selective portions removed. A second layer of insulating material is provided on the first layer of polysilicon. The second layer of insulating material is selectively masked and anisotropically removed to define regions in the corresponding first layer of polysilicon which would become the floating gate. The second layer of insulating material is further isotropically etched. The first layer of polysilicon is anisotropically etched to form the floating gate from the first layer of polysilicon. The exposed portions of the first layer of polysilicon is oxidized to form a sharp edge. Silicon dioxide is then deposited on the second layer of insulating material and on the oxidized exposed portion of the first layer of polysilicon. A second layer of polysilicon is deposited on the deposited silicon dioxide. The second layer of polysilicon is anisotropically etched to form the control gate. Such a memory cell would have its control gate and its floating gate self-aligned.
- FIG. 1 is a cross-sectional view of an electrically and erasable programmable memory cell made by the method of the present invention.
- FIGS.2(a-m) are various views showing the steps in the method of making an array of memory cells of the type shown in FIG. 1, in a semiconductor substrate.
- Referring to FIG. 1 there is shown a cross-sectional view of the
memory cell 10 of the present invention made by the process of the present invention. As described herein, the dimensions and processing recipe are for a 0.18 micron process. Clearly the invention is not limited to such process technology, and can be used in other processes. - The
memory cell 10 comprises asemiconductor substrate 12 typically made of silicon. Thesubstrate 12 has afirst region 14 and asecond region 16 formed therein, with a channel region 18 separating therebetween. Typicallyfirst region 14 is a drain andsecond region 16 is a source. Of course, the designations of theregions first layer 20 of insulating material is on thesubstrate 12. Typically, the first layer ofinsulating material 20 is silicon dioxide and is approximately 50 to 100 Angstroms thick. Afloating gate 22, made of polysilicon, is on thefirst layer 20 of insulating material. Thefloating gate 22 is approximately 300-500 Angstroms thick. Thus, afloating gate 22 is insulated from thesubstrate 12 and is over a first portion of the channel 18. Thefloating gate 22 extends over thesecond region 16 in thesubstrate 12 and forms a capacitive coupling therewith. Finally, acontrol gate 24, also of polysilicon, is laterally spaced apart from thefloating gate 22 and is on thefirst layer 20 of insulating material. Thus, acontrol gate 24 is also insulated from thesubstrate 12 and is over a second portion of the channel 18. Thefloating gate 22 and thecontrol gate 24 are spaced apart from one another, separated by asecond layer 32 of insulating material, typically also of silicon dioxide. - One of the critical problems in making a reliably
reproducible memory cell 10 is the alignment of thecontrol gate 24 with thefloating gate 22. In addition, another critical problem is the alignment of thefloating gate 22 with the isolation regions, in both lateral directions. As will be seen, with the method of the present invention, all of these critical alignment issues can be solved by using the method of the present invention which is a self-aligning process. As previously discussed, the operation of thecell 10 is generally well known and can be found in U.S. Pat. Nos. 5,029,130 and 5,572,054, which are incorporated herein by reference. - The method of forming the
memory cell 10 in an array form in asubstrate 12 begins by formingisolation regions 40 in thesubstrate 12. Theisolation regions 40 separate onememory cell 10 from another in the same row (i) as shown in FIG. 2a-1. Theisolation regions 40, however, are not continuous in the bit line direction. There is a discontinuity in the column or bit line direction permitting acommon source line 16, which will be explained in greater detail hereinafter, to run parallel in the word line direction. Thecommon source lines 16 serve to separatememory cells 10 in the same column (e.g. memory cells 10 b in the same column) from one another. A cross sectional view taken along the line 2-2 is shown in FIG. 2a-2. Theisolation regions 40 can be made by well known LOCOS process or shallow trench process. For the purpose of discussion of this invention, theisolation regions 40 are shallow trench. - Referring to FIG. 2b-1 there is shown a top view of the
substrate 12 in the next steps in the method of the present invention. After theisolation regions 40 are formed, afirst layer 20 of silicon dioxide is formed on thesubstrate 12. Thefirst layer 20 of silicon dioxide is formed by thermal oxidation and results in approximately 80 Angstrom in thickness. Thereafter, a first layer ofpolysilicon 22 is formed on thefirst layer 20 of silicon dioxide. Thepolysilicon 22 is formed by Low Pressure Chemical Vapor Deposition (LPCVD) and results in a layer of approximately 500 Angstroms in thickness. FIGS. 2b-2 and 2 b-3 are cross sectional views of FIG. 2b-1 taken along the lines 2-2 and 3-3 respectively. - Referring to FIG. 2c-1, there is shown a top view of the
substrate 12 in the next step in the method of the present invention. A cross sectional view of FIG. 2c-1 taken along the lines 2-2 and 3-3 are shown in FIGS. 2c-2 and 2 c-3 respectively. Thepolysilicon 22 is patterned andportions 50, parallel to theisolation regions 40, betweenadjacent memory cells 10 in the word line direction are removed. Thus, a floating gate 22 (formed from the polysilicon 22) is isolated from an adjacent floatinggate 22 in an adjacent bit line (or an adjacent column) in the same word line. Theslots 50 have a width which is smaller or narrower than the width of theisolation regions 40. This assures that in the event of mis-alignment, thefirst polysilicon layer 22 would always fill the region betweenadjacent isolation regions 40 in a “row” direction. - A
second layer 26 of silicon dioxide is formed everywhere. The result is shown in FIG. 2d-1, with cross sectional views along the lines 2-2 and 3-3 shown in FIGS. 2d-2 and 2 d-3, respectively. Thesecond layer 26 of silicon dioxide is formed by LPCVD and results in a layer of silicon dioxide of approximately 2,000 Angstrom in thickness. Thesecond layer 26 of silicon dioxide fills theslots 50 which separate the floatinggates 22 in the row direction. By filling theslots 50 with the insulatinglayer 26, the floatinggate 22 is self-aligned to theisolation regions 50 in the row direction. -
Appropriate photoresist 28 is applied to thesecond layer 26 of silicon dioxide, and is then masked and patterned. Thephotoresist 28 masks selective portions of thesecond layer 26 of the silicon dioxide. This is shown in FIG. 2e-1 with a cross sectional view taken along the line 2-2 shown in FIG. 2e-2. Thephotoresist 28 remain in stripes parallel to the word line direction and have portions crossing over theisolation regions 40 and portions over the region between theisolation regions 40 to define regions in thesecond layer 26 and thefirst layer 22 such that the region of polysilicon in thefirst layer 22 so defined will form the floatinggate 22. - The
second layer 26 of silicon dioxide is anisotropically etched. The anisotropic etch proceeds through thesecond layer 26 of silicon dioxide until thefirst layer 22 of polysilicon. This is shown in FIG. 2f, which is the cross sectional view along the line 2-2 of FIG. 2e-1 after the anisotropic etch. This results in rows of interconnectedsecond layer 26 of silicon dioxide, in which within each row theoxide layer 26 is continuous and interconnected, but with the rows ofoxide 26 separated from one another. - After the
second layer 26 of silicon dioxide is anisotropically etched, thesecond layer 26 of silicon dioxide is then isotropically etched. By isotropically etching thesecond layer 26 of silicon dioxide, further portions of thefirst layer 22 of polysilicon are exposed. This is shown in FIG. 2g, which is the cross sectional view along the line 2-2 of FIG. 2e-1 after the anisotropic etch and the isotropic etch. The isotropic etch results in portions of thesecond layer 26 of silicon dioxide being removed beneath thephotoresist 28, under the photoresist overhang. - Using the
same photoresist 28, thepolysilicon 22 is anisotropically etched, and then thephotoresist 28 is removed. The resultant area of thefirst layer 22 ofpolysilicon 22 not etched forms the floating gate. This is shown greatly exaggerated in FIG. 2h-1, with cross-sectional views taken along the lines 2-2 and 3-3 shown in FIGS. 2h-2 and 2 h-3, respectively. - As can be seen in FIG. 2h-2, due to the isotropic etching step, a portion of the
first layer 22 is not covered by the second insulatingmaterial 26 and is exposed. Thefirst layer 22 is then oxidized. This can be done by exposing the structure shown in FIG. 2h-1 in a diluted steam oxygen atmosphere at low temperature (e.g. 800-900 degrees Celsius) for an amount of time sufficient to grow approximately 50-70 Angstroms ofsilicon dioxide 27 from the exposedfirst layer 22 of polysilicon. The oxidation of the exposed portion of thepolysilicon 22 results in the exposed portion ofpolysilicon 22 being converted intosilicon dioxide 27. Further, the exposedportion 27 of thepolysilicon 22 leaves the unexposed portion of thepolysilicon 22 forming asharp edge 29. This is shown in FIG. 2i, in which only a portion of the cross sectional view along the line 2-2 of FIG. 2h-1 is shown. Hereinafter, unless otherwise indicated only a portion, i.e. asingle memory cell 10, will be shown in the drawings. - Thereafter,
silicon dioxide 30 is then deposited over thesecond layer 26 of insulating material and over the exposedportion 27 of the floatinggate 22 which has been oxidized and over thefirst layer 20 of insulating material. Although thesecond layer 26 of insulating material, the oxidizedportion 27 of the floatinggate 22, and thefirst layer 20 of insulating material are all the same, namely silicon dioxide, the resultant structure is shown in FIG. 2j with “different” layers. This is shown for explanatory purpose only. The amount of deposition and time to produce the structure shown in FIG. 2j is approximately 800 degrees celsius, for a sufficient amount of time to deposit approximately 70-150 Angstroms ofsilicon dioxide 30. - A
second layer 24 of polysilicon is then deposited on the structure shown in FIG. 2j. Thesecond layer 24 is formed by LPCVD. As a result, thesecond layer 24 of polysilicon covers thelayer 30 of silicon dioxide, as well as thefirst layer 20 of insulating material. The resultant structure is shown in FIG. 2k. Thesecond layer 24 of polysilicon is then anisotropically etched. Thesecond layer 24 is etched until all of the portion deposited directly “on top” of thesilicon dioxide 30 is removed. This leaves asidewall 24 or aspacer 24 and forms thecontrol gate 24, and is shown in FIG. 2-l. Since the anisotropic etch results in a spacer or controlgate 24 on both sides of thesilicon dioxide 30, one of thespacers 24 orcontrol gate 24 is subsequently removed. Thus, within each row, thecontrol gate 24 isinterconnected polysilicon 24, but theinterconnected polysilicon 24 are separated from one another in different rows. The floatinggate 22 is then self-aligned with thecontrol gate 24 in the column or bit line direction. This self alignment of the floatinggate 22 with thecontrol gate 24 also self-aligns the floatinggate 22 with theisolation regions 50′ in the column or bit line direction. - A first implant consisting of Boron is made over the entire structure. Where the
common conduction line 16 is exposed, i.e. in those regions where thesecond layer 26 of insulating material and thefirst layer 22 of the first polysilicon are removed, the implant is much deeper (approximately 2000-3000 Angstroms) than those regions where thesecond layer 26 of silicon dioxide and thefirst layer 22 of polysilicon still remain (approximately close to the surface). This deep implant suppresses the punch through betweenadjacent memory cells 10 in the same column A second implant is directed to only thecommon source region 16. Finally, a third implant is directed to thecommon source regions 16 and thedrain regions 14. Thus, the implant process is also a self-aligned process. - As can be seen from the foregoing, with the method of the present invention, the size of the
control gate 24 is determined by the thickness of thelayer 24, and the size of thememory cells 10 sharing thesame source regions 16 are mirror images of one another. Furthermore, as can be seen from the resultant structure shown in FIG. 21, thecontrol gate 24 need not have a portion that overlies the floatinggate 22. Thecontrol gate 24 can be simply adjacent to and spaced apart from the floatinggate 22. Of course, depending upon the isotropic etch step of FIG. 2g, and the deposition of silicon dioxide step of 2 j, the structure of thememory cell 10 can be made such that thecontrol gate 24 has a portion which overlies the floatinggate 22. Such structure would then be similar to the structure disclosed in U.S. Pat. No. 5,029,130.
Claims (11)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/823,032 US6429075B2 (en) | 1998-07-02 | 2001-03-29 | Method of self-aligning a floating gate to a control gate and to an isolation in an electrically erasable and programmable memory cell, and a cell made thereby |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/110,115 US6369420B1 (en) | 1998-07-02 | 1998-07-02 | Method of self-aligning a floating gate to a control gate and to an isolation in an electrically erasable and programmable memory cell, and a cell made thereby |
US09/823,032 US6429075B2 (en) | 1998-07-02 | 2001-03-29 | Method of self-aligning a floating gate to a control gate and to an isolation in an electrically erasable and programmable memory cell, and a cell made thereby |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/110,115 Division US6369420B1 (en) | 1998-07-02 | 1998-07-02 | Method of self-aligning a floating gate to a control gate and to an isolation in an electrically erasable and programmable memory cell, and a cell made thereby |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020019098A1 true US20020019098A1 (en) | 2002-02-14 |
US6429075B2 US6429075B2 (en) | 2002-08-06 |
Family
ID=22331299
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/110,115 Expired - Lifetime US6369420B1 (en) | 1998-07-02 | 1998-07-02 | Method of self-aligning a floating gate to a control gate and to an isolation in an electrically erasable and programmable memory cell, and a cell made thereby |
US09/823,032 Expired - Lifetime US6429075B2 (en) | 1998-07-02 | 2001-03-29 | Method of self-aligning a floating gate to a control gate and to an isolation in an electrically erasable and programmable memory cell, and a cell made thereby |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/110,115 Expired - Lifetime US6369420B1 (en) | 1998-07-02 | 1998-07-02 | Method of self-aligning a floating gate to a control gate and to an isolation in an electrically erasable and programmable memory cell, and a cell made thereby |
Country Status (6)
Country | Link |
---|---|
US (2) | US6369420B1 (en) |
EP (1) | EP1027734A4 (en) |
JP (1) | JP4377059B2 (en) |
CN (1) | CN100385685C (en) |
TW (1) | TW414928B (en) |
WO (1) | WO2000002252A1 (en) |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6605484B2 (en) * | 2001-11-30 | 2003-08-12 | Axcelis Technologies, Inc. | Process for optically erasing charge buildup during fabrication of an integrated circuit |
US6878591B2 (en) * | 2002-02-07 | 2005-04-12 | Silicon Storage Technology, Inc. | Self aligned method of forming non-volatile memory cells with flat word line |
US6844585B1 (en) * | 2002-06-17 | 2005-01-18 | National Semiconductor Corporation | Circuit and method of forming the circuit having subsurface conductors |
JP3481934B1 (en) | 2002-06-21 | 2003-12-22 | 沖電気工業株式会社 | Method for manufacturing semiconductor memory device |
US6544848B1 (en) * | 2002-08-20 | 2003-04-08 | Chartered Semiconductor Manufacturing Ltd. | Method to form an asymmetrical non-volatile memory device using small in-situ doped polysilicon spacers |
JP4390452B2 (en) * | 2002-12-27 | 2009-12-24 | Necエレクトロニクス株式会社 | Method for manufacturing nonvolatile memory |
TW594944B (en) | 2003-06-05 | 2004-06-21 | Taiwan Semiconductor Mfg | Method of forming an embedded flash memory device |
US6812120B1 (en) | 2004-02-26 | 2004-11-02 | Powerchip Semiconductor Corp. | Method of forming floating gate of memory device |
CN1309048C (en) * | 2004-03-26 | 2007-04-04 | 力晶半导体股份有限公司 | Formation method of floating gate |
US7315056B2 (en) | 2004-06-07 | 2008-01-01 | Silicon Storage Technology, Inc. | Semiconductor memory array of floating gate memory cells with program/erase and select gates |
KR100607785B1 (en) * | 2004-12-31 | 2006-08-02 | 동부일렉트로닉스 주식회사 | Manufacturing method of split gate flash Y pyrom |
JP2008251825A (en) * | 2007-03-30 | 2008-10-16 | Nec Electronics Corp | Manufacturing method of semiconductor memory device |
US7745298B2 (en) | 2007-11-30 | 2010-06-29 | Freescale Semiconductor, Inc. | Method of forming a via |
CN102044498B (en) * | 2009-10-20 | 2014-03-12 | 中芯国际集成电路制造(上海)有限公司 | Formation method for split gate storage device |
CN102339833B (en) * | 2010-07-21 | 2013-04-24 | 中国科学院微电子研究所 | High-reliability split-gate non-volatile memory structure with high-speed low-voltage operation |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5572054A (en) | 1990-01-22 | 1996-11-05 | Silicon Storage Technology, Inc. | Method of operating a single transistor non-volatile electrically alterable semiconductor memory device |
US5029130A (en) | 1990-01-22 | 1991-07-02 | Silicon Storage Technology, Inc. | Single transistor non-valatile electrically alterable semiconductor memory device |
TW232092B (en) * | 1991-07-01 | 1994-10-11 | Sharp Kk | |
US5585293A (en) * | 1994-06-03 | 1996-12-17 | Motorola Inc. | Fabrication process for a 1-transistor EEPROM memory device capable of low-voltage operation |
JP3133667B2 (en) * | 1995-02-23 | 2001-02-13 | 三洋電機株式会社 | Split gate transistor, method of manufacturing split gate transistor, and nonvolatile semiconductor memory |
KR0168155B1 (en) * | 1995-03-14 | 1998-12-15 | 김주용 | Flash Y pyrom cell and manufacturing method thereof |
-
1998
- 1998-07-02 US US09/110,115 patent/US6369420B1/en not_active Expired - Lifetime
-
1999
- 1999-06-03 WO PCT/US1999/012572 patent/WO2000002252A1/en not_active Application Discontinuation
- 1999-06-03 EP EP99959136A patent/EP1027734A4/en not_active Withdrawn
- 1999-06-03 JP JP2000558556A patent/JP4377059B2/en not_active Expired - Lifetime
- 1999-06-03 CN CNB998015075A patent/CN100385685C/en not_active Expired - Lifetime
- 1999-06-23 TW TW088109065A patent/TW414928B/en not_active IP Right Cessation
-
2001
- 2001-03-29 US US09/823,032 patent/US6429075B2/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
US6369420B1 (en) | 2002-04-09 |
JP2002520817A (en) | 2002-07-09 |
EP1027734A1 (en) | 2000-08-16 |
CN1286807A (en) | 2001-03-07 |
US6429075B2 (en) | 2002-08-06 |
EP1027734A4 (en) | 2001-05-02 |
WO2000002252A1 (en) | 2000-01-13 |
TW414928B (en) | 2000-12-11 |
JP4377059B2 (en) | 2009-12-02 |
CN100385685C (en) | 2008-04-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6037223A (en) | Stack gate flash memory cell featuring symmetric self aligned contact structures | |
US6429075B2 (en) | Method of self-aligning a floating gate to a control gate and to an isolation in an electrically erasable and programmable memory cell, and a cell made thereby | |
US11652162B2 (en) | Method of forming a three-gate non-volatile flash memory cell using two polysilicon deposition steps | |
US20020109179A1 (en) | Self-aligned non-volatile random access memory cell and process to make the same | |
EP1087442A2 (en) | Floating gate memory array and self-aligned method of fabrication therefor | |
GB2140619A (en) | Fabrication of fet's | |
US7564092B2 (en) | Flash memory device having a split gate | |
US6326662B1 (en) | Split gate flash memory device with source line | |
KR100331298B1 (en) | Semiconductor memory device and method of manufacturing the same | |
US20020146886A1 (en) | Self aligned method of forming a semiconductor memory array of floating gate memory cells with vertical control gate sidewalls and insulation spacers, and a memory array made thereby | |
JPH05206451A (en) | MOSFET and manufacturing method thereof | |
US6284606B1 (en) | Process to achieve uniform groove depth in a silicon substrate | |
JPH02284443A (en) | Device in which semiconductor region is horizontally separated and its manufacture | |
KR20040023716A (en) | Method of manufacturing a semiconductor device with a non-volatile memory comprising a memory cell with an access gate and with a control gate and a charge storage region | |
JPH09205154A (en) | Semiconductor device and its manufacture | |
JP3447179B2 (en) | Nonvolatile semiconductor memory device and method of manufacturing the same | |
JPH03138930A (en) | Field effect transistor with polysilicon window pad | |
US5688661A (en) | Fabrication method for mask ROM | |
JP2687894B2 (en) | Method for manufacturing semiconductor memory device | |
JP3471884B2 (en) | Method for manufacturing semiconductor device | |
JP2003258136A (en) | Method of manufacturing flash memory device | |
US5792671A (en) | Method of manufacturing semiconductor device | |
US20020030207A1 (en) | Semiconductor device having a channel-cut diffusion region in a device isolation structure | |
US6878591B2 (en) | Self aligned method of forming non-volatile memory cells with flat word line | |
JPS62132363A (en) | Manufacture of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:SILICON STORAGE TECHNOLOGY, INC.;REEL/FRAME:041675/0316 Effective date: 20170208 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNOR:SILICON STORAGE TECHNOLOGY, INC.;REEL/FRAME:041675/0316 Effective date: 20170208 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001 Effective date: 20180529 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001 Effective date: 20180529 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206 Effective date: 20180914 Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES C Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206 Effective date: 20180914 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222 Effective date: 20220218 |
|
AS | Assignment |
Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059687/0344 Effective date: 20220218 |
|
AS | Assignment |
Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: MICROSEMI CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: ATMEL CORPORATION, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001 Effective date: 20220228 |