+

US20020016036A1 - Method for fabricating a capacitor in a semiconductor device - Google Patents

Method for fabricating a capacitor in a semiconductor device Download PDF

Info

Publication number
US20020016036A1
US20020016036A1 US09/886,389 US88638901A US2002016036A1 US 20020016036 A1 US20020016036 A1 US 20020016036A1 US 88638901 A US88638901 A US 88638901A US 2002016036 A1 US2002016036 A1 US 2002016036A1
Authority
US
United States
Prior art keywords
layer
opening
forming
recited
multiple oxide
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/886,389
Other versions
US6383865B2 (en
Inventor
Kwon Hong
Hyung-Bok Choi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to HYNIX SEMICONDUCTOR INC. reassignment HYNIX SEMICONDUCTOR INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHOI, HYUNG-BOK, HONG, KWON
Publication of US20020016036A1 publication Critical patent/US20020016036A1/en
Application granted granted Critical
Publication of US6383865B2 publication Critical patent/US6383865B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B99/00Subject matter not provided for in other groups of this subclass
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D1/00Resistors, capacitors or inductors
    • H10D1/01Manufacture or treatment
    • H10D1/041Manufacture or treatment of capacitors having no potential barriers
    • H10D1/042Manufacture or treatment of capacitors having no potential barriers using deposition processes to form electrode extensions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • H01L21/31116Etching inorganic layers by chemical means by dry-etching
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D1/00Resistors, capacitors or inductors
    • H10D1/60Capacitors
    • H10D1/68Capacitors having no potential barriers
    • H10D1/692Electrodes
    • H10D1/711Electrodes having non-planar surfaces, e.g. formed by texturisation
    • H10D1/716Electrodes having non-planar surfaces, e.g. formed by texturisation having vertical extensions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • H01L21/76804Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics by forming tapered via holes

Definitions

  • the present invention relates to a method for manufacturing a capacitor in a semiconductor device; and, more particularly, a method for fabricating a capacitor having a bottom electrode, of which on upper part is smaller than a lower part.
  • An ECD (Electro-Chemical Deposition) technique is used to deposit the Pt layer for a bottom electrode of a capacitor, of which size is decreased according to the increase of the integration density of the semiconductor device.
  • a Pt seed layer is formed on a semiconductor substrate, on which a predetermined lower structure is formed, and an oxide layer pattern having an opening exposing the Pt seed layer is formed. The Pt layer is deposited on the Pt seed layer exposed in the opening.
  • a profile of a bottom electrode is determined by a profile of the opening in the oxide pattern formed by dry etch.
  • the opening has the profile that the lower part of the opening is relatively smaller than the upper part, by the characteristic of dry etch.
  • the lower part of the bottom electrode is smaller than the upper part, according to the profile of the opening.
  • a method for fabricating a capacitor of a semiconductor device comprising the steps of: forming a seed layer over a semiconductor substrate; forming multiple oxide layers on the seed layer, wherein wet etching rate of the multiple oxide layer decreases as the layer go up; forming a first opening exposing the seed layer by selectively dry etching the multiple oxide layer; forming a second opening by wet etching the lateral surface of the first opening where is the width of the first opening is expanded, wherein the lower part of the second opening is larger than the upper part; forming a bottom electrode on the seed layer exposed at the bottom of the second opening, whereby the bottom electrode has an identical shape with the second opening, wherein the bottom electrode is formed with the ECD (Electro-Chemical Deposition) technique; exposing the seed layer by removing the multiple oxide layer by wet etching; removing the seed layer by dry etching; forming a dielectric layer on the bottom electrode; and forming a ECD (Electro-Chemical Deposition) technique; exposing
  • FIGS. 1 to 5 are cross-sectional views showing a capacitor fabricating process of a semiconductor device according to the present invention.
  • an insulating layer 12 and a reflecting protection layer 13 are formed on a semiconductor substrate 11 , on which a predetermined structure has been formed.
  • the reflecting protection layer 13 is formed with a material of which etching selectivity is higher than the insulating layer 12 .
  • the insulating layer 12 is formed with an oxide layer and the reflecting protection layer 13 is formed with an oxide-nitride layer (SION) according to the preferred embodiment of the present invention.
  • a contact hole exposing a predetermined region of the semiconductor, is formed by selectively etching the reflecting protection layer 13 and the insulating layer 12 . Therefore, a polysilicon layer is formed on the entire structure, at thickness of 500 ⁇ to 3000 ⁇ , and then a polysilicon plug 14 is formed through a blanket etching process until the polysilicon is remained only in the contact hole at depth of 500 ⁇ to 2000 ⁇ from the upper surface of the reflection protecting layer 13 .
  • a Ti layer is formed on the entire structure, including the polysilicon plug 14 , at thickness of 100 ⁇ to 300 ⁇ .
  • a thermal treatment is performed to form TiSi x 15 layer on the polysilicon plug 14 by the reaction between the surface of the polysilicon plug 14 and the Ti layer. Thereafter, the Ti layer remaining on the reflecting protection layer 13 is removed by a wet etching process.
  • a diffusion barrier layer 16 is formed on the entire structure for completely burying the contact hole.
  • the diffusion barrier layer 16 is formed with one of TiN layer, TiSiN layer, TiAlN layer, TaSiN layer or TaAlN layer.
  • a CMP process is performed until the upper surface of the reflecting prevention layer is revealed, thereby the diffusion barrier layer 16 remains only on the TiSix layer 15 in the contact hole.
  • a seed layer 17 for forming a Pt layer is formed on the reflecting protection layer 13 and the diffusion barrier layer 16 .
  • the seed layer 17 is formed with one of Pt, Ru, Ir, Os, W, Mo, Co, Ni, Au or Ag at thickness of 50 ⁇ to 1000 ⁇ .
  • a first oxide layer 18 and a second oxide layer 19 are successively formed on the seed layer 17 . Even if the oxide layer is formed with double steps according to the preferred embodiment of the present invention, the oxide layer can be formed with multiple layers, such as triple layer and so on.
  • the wet etching rate of each layer decreases as the layers go up. Namely, in case of forming the double oxide layers according to the preferred embodiment of the present invention, the wet etching rate of the first oxide layer 18 is faster than that of the second oxide layer 19 .
  • two methods of forming the multiple oxide layers may be used.
  • One method is to decrease the dopant concentration of multiple oxide layers, as the layers go up.
  • the other method is to increase the deposition temperature of multiple oxide layers, of each layer is doped with an identical dopant, as the layers go up.
  • the multiple oxide layers are doped with at least one of B, P, As or Ga. Total thickness of the multiple oxide layer is 500 ⁇ to 20000 ⁇ in the preferred embodiment of the present invention.
  • a first opening 31 exposing the seed layer 17 is formed by selectively dry-etching.
  • the second oxide layer 19 and the first oxide layer 18 are etched, by using wet etchant, to form a second opening 32 , which is larger than the first opening.
  • the first oxide layer 18 is etched more rapidly than the second oxide layer 19 in the etching process, because the etch rate of the first oxide layer 18 is faster than that of the second oxide layer 19 .
  • the second oxide layer 19 and the first oxide layer 18 are etched with a mixed solution of HF and H 2 O, or a mixed solution of NH 4 F and H 2 O, at temperature of 4° C.
  • the volume of H 2 O is less than 1000 times of the volume of the HF solution, in the mixed solution of HF and H 2 O, and the volume of NH4F is less than 500 times of the volume of the mixed solution of NH 4 F and HF.
  • a first metal layer is formed on the seed layer 17 by using an ECD technique, and the first metal layer is completed with wet etching of the first oxide layer 18 and second oxide layer 19 .
  • the first metal layer is formed with one of Ru, Ir, Os, W, Mo, Co, Ni, Au or Ag layer at condition of current density of 0.1 mA/cm 2 to 10 mA/cm 2 .
  • the seed layer 17 is exposed by removing the multiple oxide layers and the exposed seed layer 17 is removed for insulation between bottom electrodes.
  • a dielectric layer 21 is formed on the entire structure including the bottom electrode, and a rapid thermal annealing process is implemented for improving a dielectric characteristic.
  • a second metal layer e.g., Pt layer, is formed on the dielectric layer 21 and a top electrode 22 is formed by patterning the second metal layer.
  • the dielectric layer 21 is formed with a (Ba, Sr)TiO 3 (BST) layer at temperature of 300° C. to 600° C., to thickness of 150 to 500.
  • the rapid annealing process is implemented at nitrogen gas atmosphere of temperature of 500° C. to 700° C. for 30 seconds to 180 seconds in the ambient of nitrogen.
  • the second metal layer is formed by using a CVD technique or a sputtering technique.
  • the characteristic of the step coverage may be improved and, also, an electrical characteristic of the device may be improved.

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Inorganic Chemistry (AREA)
  • Physics & Mathematics (AREA)
  • General Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Semiconductor Memories (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

A method for fabricating a capacitor of a semiconductor device, comprising the steps of forming a seed layer over a semiconductor substrate, forming multiple oxide layers on the seed layer, wherein wet etching of the multiple oxide layer decreases as the layer go up, forming a first opening exposing the seed layer by selectively dry etching the multiple oxide layer, forming a second opening by wet etching the lateral surface of the first opening where is the width of the first opening is expanded, wherein the lower part of the second opening is larger than the upper part, forming a bottom electrode on the seed layer exposed at the bottom of the second opening, whereby the bottom electrode has an identical shape with the second opening, wherein the bottom electrode is formed with the ECD (Electro-Chemical Deposition) technique, exposing the seed layer by removing the multiple oxide layer, removing the exposed seed layer, forming a dielectric layer on the bottom electrode and forming a top electrode on the dielectric layer.

Description

    FIELD OF THE INVENTION
  • The present invention relates to a method for manufacturing a capacitor in a semiconductor device; and, more particularly, a method for fabricating a capacitor having a bottom electrode, of which on upper part is smaller than a lower part. [0001]
  • DESCRIPTION OF THE PRIOR ART
  • An ECD (Electro-Chemical Deposition) technique is used to deposit the Pt layer for a bottom electrode of a capacitor, of which size is decreased according to the increase of the integration density of the semiconductor device. To form the Pt layer for the bottom electrode, a Pt seed layer is formed on a semiconductor substrate, on which a predetermined lower structure is formed, and an oxide layer pattern having an opening exposing the Pt seed layer is formed. The Pt layer is deposited on the Pt seed layer exposed in the opening. [0002]
  • At this time, a profile of a bottom electrode is determined by a profile of the opening in the oxide pattern formed by dry etch. The opening has the profile that the lower part of the opening is relatively smaller than the upper part, by the characteristic of dry etch. As described in FIG. 1, the lower part of the bottom electrode is smaller than the upper part, according to the profile of the opening. Thereby, the electrical characteristics of capacitor are deteriorated, because the step coverage of the dielectric layer and the top electrode, deposited on the bottom electrode, is poor. [0003]
  • SUMMARY OF THE INVENTION
  • It is, therefore, an object of the present invention to provide a method for fabricating a capacitor improving an electrical characteristic in a semiconductor device. [0004]
  • In accordance with an aspect of the present invention, there is provided a method for fabricating a capacitor of a semiconductor device, comprising the steps of: forming a seed layer over a semiconductor substrate; forming multiple oxide layers on the seed layer, wherein wet etching rate of the multiple oxide layer decreases as the layer go up; forming a first opening exposing the seed layer by selectively dry etching the multiple oxide layer; forming a second opening by wet etching the lateral surface of the first opening where is the width of the first opening is expanded, wherein the lower part of the second opening is larger than the upper part; forming a bottom electrode on the seed layer exposed at the bottom of the second opening, whereby the bottom electrode has an identical shape with the second opening, wherein the bottom electrode is formed with the ECD (Electro-Chemical Deposition) technique; exposing the seed layer by removing the multiple oxide layer by wet etching; removing the seed layer by dry etching; forming a dielectric layer on the bottom electrode; and forming a top electrode on the dielectric layer.[0005]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects and features of the present invention will become apparent from the following description of preferred embodiments taken in conjunction with the accompanying drawings, in which: [0006]
  • FIGS. [0007] 1 to 5 are cross-sectional views showing a capacitor fabricating process of a semiconductor device according to the present invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Hereinafter, a method for fabricating a capacitor of a semiconductor device according to the present invention will be described in detail referring to the accompanying drawings. [0008]
  • As described in FIG. 1, an [0009] insulating layer 12 and a reflecting protection layer 13 are formed on a semiconductor substrate 11, on which a predetermined structure has been formed. The reflecting protection layer 13 is formed with a material of which etching selectivity is higher than the insulating layer 12. The insulating layer 12 is formed with an oxide layer and the reflecting protection layer 13 is formed with an oxide-nitride layer (SION) according to the preferred embodiment of the present invention.
  • Next, a contact hole, exposing a predetermined region of the semiconductor, is formed by selectively etching the reflecting [0010] protection layer 13 and the insulating layer 12. Therefore, a polysilicon layer is formed on the entire structure, at thickness of 500 Å to 3000 Å, and then a polysilicon plug 14 is formed through a blanket etching process until the polysilicon is remained only in the contact hole at depth of 500 Å to 2000 Å from the upper surface of the reflection protecting layer 13.
  • A Ti layer is formed on the entire structure, including the [0011] polysilicon plug 14, at thickness of 100 Å to 300 Å. A thermal treatment is performed to form TiSi x 15 layer on the polysilicon plug 14 by the reaction between the surface of the polysilicon plug 14 and the Ti layer. Thereafter, the Ti layer remaining on the reflecting protection layer 13 is removed by a wet etching process.
  • A [0012] diffusion barrier layer 16 is formed on the entire structure for completely burying the contact hole. The diffusion barrier layer 16 is formed with one of TiN layer, TiSiN layer, TiAlN layer, TaSiN layer or TaAlN layer. A CMP process is performed until the upper surface of the reflecting prevention layer is revealed, thereby the diffusion barrier layer 16 remains only on the TiSix layer 15 in the contact hole.
  • A [0013] seed layer 17 for forming a Pt layer is formed on the reflecting protection layer 13 and the diffusion barrier layer 16. The seed layer 17 is formed with one of Pt, Ru, Ir, Os, W, Mo, Co, Ni, Au or Ag at thickness of 50 Å to 1000 Å.
  • As described in FIG. 2, a [0014] first oxide layer 18 and a second oxide layer 19 are successively formed on the seed layer 17. Even if the oxide layer is formed with double steps according to the preferred embodiment of the present invention, the oxide layer can be formed with multiple layers, such as triple layer and so on.
  • In the multiple oxide layers, the wet etching rate of each layer decreases as the layers go up. Namely, in case of forming the double oxide layers according to the preferred embodiment of the present invention, the wet etching rate of the [0015] first oxide layer 18 is faster than that of the second oxide layer 19.
  • In order to decrease the wet etching rates of the multiple oxide layers, as the layers go up, two methods of forming the multiple oxide layers may be used. One method is to decrease the dopant concentration of multiple oxide layers, as the layers go up. The other method is to increase the deposition temperature of multiple oxide layers, of each layer is doped with an identical dopant, as the layers go up. The multiple oxide layers are doped with at least one of B, P, As or Ga. Total thickness of the multiple oxide layer is 500 Å to 20000 Å in the preferred embodiment of the present invention. [0016]
  • A [0017] first opening 31 exposing the seed layer 17 is formed by selectively dry-etching.
  • As shown in FIG. 3, the [0018] second oxide layer 19 and the first oxide layer 18 are etched, by using wet etchant, to form a second opening 32, which is larger than the first opening. The first oxide layer 18 is etched more rapidly than the second oxide layer 19 in the etching process, because the etch rate of the first oxide layer 18 is faster than that of the second oxide layer 19. Thereby, it is possible to obtain the second opening 32, of which the lower part is larger than the upper part. The second oxide layer 19 and the first oxide layer 18 are etched with a mixed solution of HF and H2O, or a mixed solution of NH4F and H2O, at temperature of 4° C. to 80 ° C., for 1 second to 3600 seconds, according to the preferred embodiment of the present invention. The volume of H2O is less than 1000 times of the volume of the HF solution, in the mixed solution of HF and H2O, and the volume of NH4F is less than 500 times of the volume of the mixed solution of NH4F and HF.
  • Subsequently, a first metal layer is formed on the [0019] seed layer 17 by using an ECD technique, and the first metal layer is completed with wet etching of the first oxide layer 18 and second oxide layer 19. The first metal layer is formed with one of Ru, Ir, Os, W, Mo, Co, Ni, Au or Ag layer at condition of current density of 0.1 mA/cm2 to 10 mA/cm2.
  • It is possible to form the bottom electrode, of which lower part is larger than the upper part, by forming the first metal layer in the [0020] second opening 32, of which lower part is also larger than the upper part. The bottom electrode of the capacitor fabricated according to the present invention is shown in FIG. 3.
  • As described in FIG. 4, the [0021] seed layer 17 is exposed by removing the multiple oxide layers and the exposed seed layer 17 is removed for insulation between bottom electrodes.
  • As described in FIG. 5, a [0022] dielectric layer 21 is formed on the entire structure including the bottom electrode, and a rapid thermal annealing process is implemented for improving a dielectric characteristic. A second metal layer, e.g., Pt layer, is formed on the dielectric layer 21 and a top electrode 22 is formed by patterning the second metal layer. The dielectric layer 21 is formed with a (Ba, Sr)TiO3 (BST) layer at temperature of 300° C. to 600° C., to thickness of 150 to 500. Also, the rapid annealing process is implemented at nitrogen gas atmosphere of temperature of 500° C. to 700° C. for 30 seconds to 180 seconds in the ambient of nitrogen. The second metal layer is formed by using a CVD technique or a sputtering technique.
  • As described in the above, when the dielectric layer and the top electrode are formed on the bottom electrode according to the present invention, the characteristic of the step coverage may be improved and, also, an electrical characteristic of the device may be improved. [0023]
  • While the present invention has been described with respect to the particular embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims. [0024]

Claims (13)

What is claimed is:
1. A method for fabricating a capacitor of a semiconductor device, comprising the steps of:
forming a seed layer over a semiconductor substrate;
forming multiple oxide layers on the seed layer, wherein wet etching rate of the multiple oxide layer decreases as the layer go up;
forming a first opening exposing the seed layer by selectively dry etching the multiple oxide layer;
forming a second opening by wet etching the lateral surface of the first opening where is the width of the first opening is expanded, wherein the lower part of the second opening is larger than the upper part;
forming a bottom electrode on the seed layer exposed at the bottom of the second opening, whereby the bottom electrode has an identical shape with the second opening, wherein the bottom electrode is formed with the ECD (Electro-Chemical Deposition) technique;
exposing the seed layer by removing the multiple oxide layer by wet etching;
removing the seed layer by dry etching;
forming a dielectric layer on the bottom electrode; and
forming a top electrode on the dielectric layer.
2. The method as recited in claim 1, wherein the seed layer is formed with a material selected from the group consisting of Pt, Ru, Ir, Os, W, Mo, Co, Ni, Au and Ag layer.
3. The method as recited in claim 1, wherein the bottom electrode is formed with a material selected from the group consisting of Pt, Ru, Ir, Os, W, Mo, Co, Ni, Au and Ag layer.
4. The method as recited in claim 1, wherein the bottom electrode is formed at a current density of 0.1 mA/cm2 to 10 mA/cm2.
5. The method as recited in claim 1, wherein the multiple oxide layers are formed step by step by decreasing concentration of dopant in each layer of the multiple oxide layers.
6. The method as recited in claim 5, wherein the dopant is a material selected from the group consisting of B, P, As and Ga.
7. The method as recited in claim 1, wherein the wet etching is performed at a temperature of 4° C. to 80° C. for 1 second to 3600 seconds.
8. The method as recited in claim 7, wherein the wet etching is performed by using HF contained solution.
9. The method as recited in claim 8, wherein the wet etching is performed by using mixed solution of the HF solution and H2O, wherein the volume of H2O is less than 1000 times of the volume of the HF solution.
10. The method as recited in claim 9, wherein the wet etch is performed by using a mixed solution of the NH4F solution and HF, wherein the volume of NH4F is less than 500 times of the volume of the NH4F/HF solution.
11. The method as recited in claim 1, wherein the multiple oxide layers are formed by increasing, step by step, depositing temperature of each layer of the multiple oxide layers, wherein each layer of the multiple oxide layers have an identical dopant concentration.
12. The method as recited in claim 11, wherein the dopant is a material selected from the group consisting of B, P, As and Ga.
13. The method as recited in claim 12, wherein the wet etching is performed at a temperature of 4° C. to 80° C. for 1 second to 80 seconds.
US09/886,389 2000-06-28 2001-06-22 Method for fabricating a capacitor in a semiconductor device Expired - Fee Related US6383865B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1020000036046A KR100580119B1 (en) 2000-06-28 2000-06-28 Capacitor Manufacturing Method of Semiconductor Device
KR2000-36046 2000-06-28

Publications (2)

Publication Number Publication Date
US20020016036A1 true US20020016036A1 (en) 2002-02-07
US6383865B2 US6383865B2 (en) 2002-05-07

Family

ID=19674486

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/886,389 Expired - Fee Related US6383865B2 (en) 2000-06-28 2001-06-22 Method for fabricating a capacitor in a semiconductor device

Country Status (4)

Country Link
US (1) US6383865B2 (en)
JP (1) JP4087583B2 (en)
KR (1) KR100580119B1 (en)
DE (1) DE10134500B4 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040147088A1 (en) * 2001-09-12 2004-07-29 Hynix Semiconductor, Inc. Capacitor
US20040267330A1 (en) * 2003-04-25 2004-12-30 Lee Michael T. Generation of theraphy programs and program groups
US20060020292A1 (en) * 2004-07-20 2006-01-26 Medtronic, Inc. Therapy programming guidance based on stored programming history
US20150148262A1 (en) * 2012-05-22 2015-05-28 National University Of Singapore Microparticle assembly

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100448852B1 (en) 2001-12-26 2004-09-18 주식회사 하이닉스반도체 Method for manufacturing a capacitor of semiconductor device
KR100795683B1 (en) * 2002-04-19 2008-01-21 매그나칩 반도체 유한회사 Capacitor manufacturing method of semiconductor device
KR100443361B1 (en) * 2002-04-26 2004-08-09 주식회사 하이닉스반도체 Method for fabricating capacitor using electro chemical deposition
US6861355B2 (en) * 2002-08-29 2005-03-01 Micron Technology, Inc. Metal plating using seed film
KR100866126B1 (en) * 2002-12-20 2008-10-31 주식회사 하이닉스반도체 Capacitor Manufacturing Method of Semiconductor Device
CN100339953C (en) * 2003-02-24 2007-09-26 友达光电股份有限公司 Method for forming contact hole
KR102787641B1 (en) * 2019-11-15 2025-03-31 주식회사 원익아이피에스 Method of forming stacked thin films and Apparatus for treating substrate
KR102694259B1 (en) * 2019-12-12 2024-08-13 주식회사 원익아이피에스 Method of forming thin film and Apparatus for treating substrate

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5545585A (en) * 1996-01-29 1996-08-13 Taiwan Semiconductor Manufacturing Company Method of making a dram circuit with fin-shaped stacked capacitors
US5789320A (en) * 1996-04-23 1998-08-04 International Business Machines Corporation Plating of noble metal electrodes for DRAM and FRAM
US5677222A (en) * 1996-10-11 1997-10-14 Vanguard International Semiconductor Corporation Method for forming a DRAM capacitor
DE19643905C1 (en) * 1996-10-30 1998-04-09 Mosel Vitelic Inc Charge storage capacitor for dynamic memory device
KR100230382B1 (en) * 1996-11-18 1999-11-15 윤종용 fabrication method of fin-type capacitor
KR20000001703A (en) * 1998-06-12 2000-01-15 윤종용 Method for forming capacitor of semiconductor device
KR100289739B1 (en) * 1999-04-21 2001-05-15 윤종용 Method for manufacturing self-aligned stack capacitor using electroplating method
KR20010019578A (en) * 1999-08-28 2001-03-15 윤종용 Method for forming capacitor
US6294425B1 (en) * 1999-10-14 2001-09-25 Samsung Electronics Co., Ltd. Methods of forming integrated circuit capacitors by electroplating electrodes from seed layers

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040147088A1 (en) * 2001-09-12 2004-07-29 Hynix Semiconductor, Inc. Capacitor
US7042034B2 (en) * 2001-09-12 2006-05-09 Hynix Semiconductor Inc. Capacitor
US20040267330A1 (en) * 2003-04-25 2004-12-30 Lee Michael T. Generation of theraphy programs and program groups
US20060020292A1 (en) * 2004-07-20 2006-01-26 Medtronic, Inc. Therapy programming guidance based on stored programming history
US20150148262A1 (en) * 2012-05-22 2015-05-28 National University Of Singapore Microparticle assembly

Also Published As

Publication number Publication date
KR100580119B1 (en) 2006-05-12
KR20020001372A (en) 2002-01-09
JP4087583B2 (en) 2008-05-21
US6383865B2 (en) 2002-05-07
DE10134500A1 (en) 2002-02-21
DE10134500B4 (en) 2009-08-13
JP2002026135A (en) 2002-01-25

Similar Documents

Publication Publication Date Title
US20020132472A1 (en) Method for forming metal plug
US6162671A (en) Method of forming capacitors having high dielectric constant material
JP2000133633A (en) Method of etching material using hard mask and plasma activated etchant
JPH1174473A (en) Highly integrated storage element and method of manufacturing the same
KR100612561B1 (en) Method for manufacturing capacitor of semiconductor device
US6383865B2 (en) Method for fabricating a capacitor in a semiconductor device
US6444479B1 (en) Method for forming capacitor of semiconductor device
JP4031634B2 (en) Capacitor manufacturing method for semiconductor device
US6627504B1 (en) Stacked double sidewall spacer oxide over nitride
KR100190055B1 (en) White electrode manufacturing method of semiconductor device
KR100413479B1 (en) Method for forming capacitor of semiconductor device
US6756260B2 (en) Method for manufacturing semiconductor device using seed conductive layers
KR100677769B1 (en) Capacitor and manufacturing method thereof
US6558999B2 (en) Method for forming a storage electrode on a semiconductor device
KR100729905B1 (en) Capacitor Manufacturing Method of Semiconductor Device
KR100414869B1 (en) Method for fabricating capacitor
KR100624926B1 (en) Capacitor Manufacturing Method of Semiconductor Device
KR100501595B1 (en) Method of manufacturing a capacitor in a semiconductor device
KR100685636B1 (en) Capacitor Manufacturing Method of Semiconductor Device
KR100413478B1 (en) Method for forming capacitor of semiconductor device
KR100403952B1 (en) Method for fabricating capacitor
KR100359785B1 (en) Semiconductor device and method for fabricating the same
KR100694995B1 (en) Capacitor Manufacturing Method of Semiconductor Device
KR20020056205A (en) Method of manufacturing a capacitor in a semiconductor device
KR20020055318A (en) Method of manufacturing a capacitor in semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HONG, KWON;CHOI, HYUNG-BOK;REEL/FRAME:012205/0711

Effective date: 20010904

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140507

点击 这是indexloc提供的php浏览器服务,不要输入任何密码和下载