US20020000836A1 - Phase detector - Google Patents
Phase detector Download PDFInfo
- Publication number
- US20020000836A1 US20020000836A1 US09/363,528 US36352899A US2002000836A1 US 20020000836 A1 US20020000836 A1 US 20020000836A1 US 36352899 A US36352899 A US 36352899A US 2002000836 A1 US2002000836 A1 US 2002000836A1
- Authority
- US
- United States
- Prior art keywords
- logic state
- reset
- state device
- signal
- phase detector
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D13/00—Circuits for comparing the phase or frequency of two mutually-independent oscillations
- H03D13/003—Circuits for comparing the phase or frequency of two mutually-independent oscillations in which both oscillations are converted by logic means into pulses which are applied to filtering or integrating means
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/22—Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral
- H03K5/26—Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being duration, interval, position, frequency, or sequence
Definitions
- the present invention relates generally to the field phase detectors and particularly to a phase detector being formed by a flip-flop.
- Phase detectors realized with a flip-flop are known.
- the patent DE 40 16 429 C2 which is incorporated by reference herein, shows a phase detector being realized with a D-flip-flop.
- the feedback clock is coupled to a clock input of the flip-flop.
- the reference clock is coupled via a mono-flop, which generates a pulse, to an asynchronous reset input of the flip-flop.
- a control signal is available, for controlling e.g. a voltage controlled oscillator.
- the data input of the flip-flop is coupled to the inverted output of the flip-flop.
- Pig. 1 shows a phase locked loop (PLL) having the known phase detector.
- the PLL consists of a voltage controlled oscillator 1 including a PLL filter, a D-flip-flop 2 forming the known phase detector, a low pass filter 3 and a mono-flop 4 .
- a clock signal FB produced by the voltage controlled oscillator 1 is coupled to a clock input C of the flip-flop 2 and a pulse RES, derived e.g. from the rising edge of a reference clock REF by mono-flop 4 , is coupled to an asynchronous reset input R of the flip flop 2 .
- a data input D of the flip-flop 2 is coupled to an inverse output Q′ of the flipflop 2 .
- an output signal OUT at output Q of the flip-flop 2 goes to a high level, e.g. a system voltage, with the rising edge of the feedback clock FB and goes to a low level with the rising edge of the reference clock REF.
- the output signal OUT is filtered by the low pass filter 3 consisting of a resistor R 1 and a capacitor C 1 , and forms a control signal OUT 3 for the voltage controlled oscillator 1 , which corresponds to the mean value of the output signal OUT, formed by the low pass filter 3 .
- a useful nominal operating point is given by a duty cycle of 1:1. Other operating points are also possible.
- Phase delay between the reference clock REF and the feedback clock FB is then given with a phase of ⁇ in a locked high gain PLL circuit.
- the flip-flop 2 works as a divider by two. Therefore the output signal OUT has a duty cycle of exactly 1:1, i.e. the phase detector 2 works at the nominal operating point. For that reason the phase detector formed by flip-flop 2 is self biasing in case of loss of the reference clock REF.
- FIG. 2 shows the transfer function of the phase detector, i.e. the phase deviation ⁇ of reference clock REF to feedback clock FB versus the filtered phase detector output signal OUT 3 .
- the phase detector uses almost the whole phase deviation from O to 2 ⁇ for detection.
- the reset pulse RES is active, the feedback clock FB on the clock input C of the flip-flop 2 cannot set the output Q of the flip-flop 2 . Therefore, the state of output Q is well defined under all conditions, including a phase difference 0 of reference and feedback clock.
- the proposed generation of the reset pulse RES for the phase detector flip-flop 2 has the disadvantage, that the mono-flop 4 has to be dimensioned in a way that the reset pulse RES generated is neither to short nor to long. If it is to short the phase detector flip-flop 2 will not be reset. If it is too long the dead-zone Z will be unnecessarily long. In addition it has to be secured, so that no matter how the reference clock signal REF fails—static high or static low, the signal at the reset input R of the phase detector flip-flop 2 goes inactive (low).
- phase detector flip-flop 2 Another drawback of the known phase detector flip-flop 2 is that a skew (phase error) is present.
- the skew depends on the different delay times of the clock to data valid transition, i.e. the delay caused by the phase detector flip-flop 2 after a rising edge of the feedback clock FB, and of the reset to data valid transition, i.e. the delay caused by the mono-flop 4 and the phase detector flip-flop 2 after a rising edge of the reference clock REF.
- phase detector being formed by a flip-flop. It is the aim of the inventive phase detector under consideration to avoid the drawbacks known from the state of the art.
- the object is achieved by providing a phase detector having a D-flip-flop with a first output for a control signal, a first input for a feedback clock, a second input for a pulse, generated from a reference clock and a third input to which a second output is coupled, by a gate for generating the pulse from the reference clock and that an output of said gate is coupled back to an input of said gate.
- FIG. 1 is a schematic diagram of a phase detector known form the state of the art
- FIG. 2 is a graph of the transfer function of the phase detector of FIG. 1,
- FIG. 3 is a schematic diagram of a first embodiment of a gate for generating a reset pulse for the phase detector according to this invention
- FIG. 4 is a schematic diagram of a second embodiment of a gate for generating a reset pulse for the phase detector according to this invention.
- FIG. 5 is a schematic diagram of a skewless phase detector according to this invention.
- FIG. 1 Depicted in FIG. 1 is a phase locked loop as described in the opening portion having a phase detector formed by a D-flip-flop 2 , a voltage controlled oscillator 1 , a PLL-filter 3 and a gate 4 for generating a reset pulse RES from a reference clock REF.
- the reset pulse RES is coupled to a reset input R of the flip-flop 2 .
- the function of gate 4 for generating the reset pulse RES according to this invention will now be explained for two embodiments with reference to FIG. 3 and 4 .
- FIG. 3 shows a schematic diagram of a first embodiment of a gate 4 for generating a reset pulse RES from the reference clock REF.
- Gate 4 for generating the reset pulse RES is formed by a D-flip-flop.
- the reference clock REF is coupled to a clock input C of the flip-flop 4 .
- a high level e.g. a system voltage VCC, is coupled to a data input D of the flip-flop 4 .
- the reset pulse RES is available.
- the output Q is also coupled back to a reset input R of the flip-flop 4 .
- the back coupled output Q therefore immediately resets the flip-flop 4 each time a high signal is present at the output Q, i.e. after a rising edge of the reference clock. In that way a reset pulse RES is produced having a width equivalent to the delay time of the flip-flop 4 .
- FIG. 4 shows a schematic diagram of a second embodiment of a gate 4 for generating a reset pulse RES from the reference clock REF.
- Gate 4 for generating the reset pulse RES is formed by an AND-gate.
- the reference clock REF is coupled to a first input of AND-gate 4 .
- the output signal OUT of the phase detector flip-flop 2 of FIG. 1 is coupled to a second input of the AND-gate 4 .
- the reset pulse RES is available.
- the back coupled output signal OUT of the phase detector flip-flop 2 thus is “anded” with the reference signal REF.
- the output of the AND-gate 4 goes high with REF going high and forms the reset pulse RES that resets the phase detector flip-flop 2 .
- FIG. 5 shows a schematic diagram of a skewless phase detector, having a phase detector D-flip-flop 2 , a D-flip-flop 4 for generating the reset pulse RES form the reference clock REF, a third D-flip-flop 5 , an AND-gate A 1 having an inverted input and two AND-gates A 2 to A 3 .
- Flip-flop 2 is the phase detector flip-flop as known from the above explanations.
- Flip-flop 4 generates the reset pulse RES for the phase detector flip-flop 2 from the rising edge of the reference clock REF. With the rising edge of the reference clock REF, the signal RES goes high. As the output Q of the flip-flop 4 is directly fed back to the reset input R, the output will go low as soon as the flip-flop 4 goes high.
- the pulse width of the reset signal RES only depends on the reset input R to output Q data valid delay time.
- Flip-flop 5 which data input D and clock input C are coupled to a low level, is used to minimize the phase detector output skew.
- the output skew depends on the different delay times of ‘clock to data valid’ (C 2 D) and ‘reset to data valid’ (R 2 D).
- the delay time for the rising edge of the reference clock REF to the falling edge of the output signal OUT (REF 2 OUT) is the sum of the delay time of AND-gate A 3 and the delay times of 15 ‘clock to data valid’ and ‘reset to data valid’ (A 3 +R 2 D+C 2 D).
- a delay time R 2 D+A 3 has to be added to the path of the feedback clock FB (FB 2 OUT). This is achieved with the help of flip-flop 5 . Assuming that the ‘set to data valid’ (S 2 D) delay equals the ‘reset to data valid’ delay (R 2 D), flip-flop 5 adds exactly the same delay time.
- the output of flip-flop 5 is set by the rising edge of the feedback clock FB and reset by coupling back outputs Q and Q′ of flip-flop 5 via AND-gates A 2 and A 1 to the set and reset inputs S and R respectively.
- the additional AND-gate A 3 is used only to delay the reference clock REF to compensate for the delay time of AND-gate A 2 in the path of the feedback clock FB.
- phase detectors as explained above can be implemented as integrated circuits (ICs) or with discrete components.
- the logic structure of the phase detector guarantees, that the delays of the signal paths of the input signals FB and REF, caused by the phase detector, will be equalized. If it is assured that like logic elements have like signal delays, the delays for the input signals FB and REF are equalized.
- it should be implemented in a monolithic structure, e.g. ASIC, PLD, FPGA etc. In that case no additional efforts, like defining timing constraints will be necessary, as the skew of a phase detector realized in a monolithic structure is already minimized.
- phase detector having a gate 4 as shown in FIGS. 3 to 5 By reason of testability it sometimes is desirable to test the characteristics of the phase detector in the absence of the reference clock REF. This can easily be achieved for a phase detector having a gate 4 as shown in FIGS. 3 to 5 by coupling a low level signal to input VCC. For a phase detector having a gate 4 as shown in FIG. 4, this can be easily achieved by using an AND-gate having an additional input. In operational mode a high level signal is coupled to the additional input, whereas in test mode a low level signal is coupled to the additional input.
- phase detector as explained above also could be realized by inverting all logical levels and inputs of the components used to achieve the same operability.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Manipulation Of Pulses (AREA)
Abstract
Description
- This application claims priority of European Patent Application No. 98306189.6, which was filed on Aug. 4, 1998.
- The present invention relates generally to the field phase detectors and particularly to a phase detector being formed by a flip-flop.
- Phase detectors realized with a flip-flop are known. The patent DE 40 16 429 C2, which is incorporated by reference herein, shows a phase detector being realized with a D-flip-flop. The feedback clock is coupled to a clock input of the flip-flop. The reference clock is coupled via a mono-flop, which generates a pulse, to an asynchronous reset input of the flip-flop. At the output of the flip-flop a control signal is available, for controlling e.g. a voltage controlled oscillator. The data input of the flip-flop is coupled to the inverted output of the flip-flop. Pig.1 shows a phase locked loop (PLL) having the known phase detector. The PLL consists of a voltage controlled oscillator 1 including a PLL filter, a D-flip-
flop 2 forming the known phase detector, alow pass filter 3 and a mono-flop 4. A clock signal FB produced by the voltage controlled oscillator 1, being the feedback clock, is coupled to a clock input C of the flip-flop 2 and a pulse RES, derived e.g. from the rising edge of a reference clock REF by mono-flop 4, is coupled to an asynchronous reset input R of theflip flop 2. A data input D of the flip-flop 2 is coupled to an inverse output Q′ of theflipflop 2. Therefore, an output signal OUT at output Q of the flip-flop 2, forming a control signal, goes to a high level, e.g. a system voltage, with the rising edge of the feedback clock FB and goes to a low level with the rising edge of the reference clock REF. - The output signal OUT is filtered by the
low pass filter 3 consisting of a resistor R1 and a capacitor C1, and forms a control signal OUT3 for the voltage controlled oscillator 1, which corresponds to the mean value of the output signal OUT, formed by thelow pass filter 3. A useful nominal operating point is given by a duty cycle of 1:1. Other operating points are also possible. Phase delay between the reference clock REF and the feedback clock FB is then given with a phase of π in a locked high gain PLL circuit. - In case of a reference clock REF failure the signal RES goes inactive, the flip-
flop 2 works as a divider by two. Therefore the output signal OUT has a duty cycle of exactly 1:1, i.e. thephase detector 2 works at the nominal operating point. For that reason the phase detector formed by flip-flop 2 is self biasing in case of loss of the reference clock REF. - FIG. 2 shows the transfer function of the phase detector, i.e. the phase deviation φ of reference clock REF to feedback clock FB versus the filtered phase detector output signal OUT3. The phase detector uses almost the whole phase deviation from O to 2π for detection. There is only a small and well defined dead-zone Z caused by the pulse width of the reset pulse RES derived from the reference clock REF by mono-
flop 4. As long as the reset pulse RES is active, the feedback clock FB on the clock input C of the flip-flop 2 cannot set the output Q of the flip-flop 2. Therefore, the state of output Q is well defined under all conditions, including a phase difference 0 of reference and feedback clock. - However, the proposed generation of the reset pulse RES for the phase detector flip-
flop 2 has the disadvantage, that the mono-flop 4 has to be dimensioned in a way that the reset pulse RES generated is neither to short nor to long. If it is to short the phase detector flip-flop 2 will not be reset. If it is too long the dead-zone Z will be unnecessarily long. In addition it has to be secured, so that no matter how the reference clock signal REF fails—static high or static low, the signal at the reset input R of the phase detector flip-flop 2 goes inactive (low). - Another drawback of the known phase detector flip-
flop 2 is that a skew (phase error) is present. The skew depends on the different delay times of the clock to data valid transition, i.e. the delay caused by the phase detector flip-flop 2 after a rising edge of the feedback clock FB, and of the reset to data valid transition, i.e. the delay caused by the mono-flop 4 and the phase detector flip-flop 2 after a rising edge of the reference clock REF. - Accordingly, it is an object of the present invention to provide a phase detector being formed by a flip-flop. It is the aim of the inventive phase detector under consideration to avoid the drawbacks known from the state of the art.
- The object is achieved by providing a phase detector having a D-flip-flop with a first output for a control signal, a first input for a feedback clock, a second input for a pulse, generated from a reference clock and a third input to which a second output is coupled, by a gate for generating the pulse from the reference clock and that an output of said gate is coupled back to an input of said gate.
- An advantage of the present invention is that it provides a reset pulse for a phase detector being formed by a D-flip-flop that has an optimum width, without the necessity of explicitly dimensioning it. Another advantage of the present invention is that it allows the design of a skewless phase detector.
- The present invention will become more fully understood from the detailed description given hereinafter and further scope of applicability of the present invention will become apparent. However, it should be understood that the detailed description is given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art.
- The following detailed description is accompanied by drawings of which
- FIG. 1 is a schematic diagram of a phase detector known form the state of the art,
- FIG. 2 is a graph of the transfer function of the phase detector of FIG. 1,
- FIG. 3 is a schematic diagram of a first embodiment of a gate for generating a reset pulse for the phase detector according to this invention,
- FIG. 4 is a schematic diagram of a second embodiment of a gate for generating a reset pulse for the phase detector according to this invention, and
- FIG. 5 is a schematic diagram of a skewless phase detector according to this invention.
- Identical denotations in different Figures represent identical elements.
- Depicted in FIG. 1 is a phase locked loop as described in the opening portion having a phase detector formed by a D-flip-
flop 2, a voltage controlled oscillator 1, a PLL-filter 3 and agate 4 for generating a reset pulse RES from a reference clock REF. The reset pulse RES is coupled to a reset input R of the flip-flop 2. The function ofgate 4 for generating the reset pulse RES according to this invention will now be explained for two embodiments with reference to FIG. 3 and 4. - FIG. 3 shows a schematic diagram of a first embodiment of a
gate 4 for generating a reset pulse RES from the reference clock REF.Gate 4 for generating the reset pulse RES is formed by a D-flip-flop. The reference clock REF is coupled to a clock input C of the flip-flop 4. A high level, e.g. a system voltage VCC, is coupled to a data input D of the flip-flop 4. At an output Q of the flip-flop 4 the reset pulse RES is available. The output Q is also coupled back to a reset input R of the flip-flop 4. The back coupled output Q therefore immediately resets the flip-flop 4 each time a high signal is present at the output Q, i.e. after a rising edge of the reference clock. In that way a reset pulse RES is produced having a width equivalent to the delay time of the flip-flop 4. - FIG. 4 shows a schematic diagram of a second embodiment of a
gate 4 for generating a reset pulse RES from the reference clock REF.Gate 4 for generating the reset pulse RES is formed by an AND-gate. The reference clock REF is coupled to a first input of AND-gate 4. The output signal OUT of the phase detector flip-flop 2 of FIG. 1 is coupled to a second input of theAND-gate 4. At an output of the AND-gate 4 the reset pulse RES is available. The back coupled output signal OUT of the phase detector flip-flop 2 thus is “anded” with the reference signal REF. The output of the AND-gate 4 goes high with REF going high and forms the reset pulse RES that resets the phase detector flip-flop 2. After reset of the phase detector flip-flop 2 the output signal OUT of the phase detector flip-flop 2 goes low and thus the output of theAND-gate 4. In that way a reset pulse RES is produced having a width equivalent to the delay time of the phase detector flip-flop 2 and the delay time of theAND-gate 4. - As can be seen from the two different embodiments explained above, it is possible by coupling back the output signal RES of
gate 4 or a signal derived from the output signal RES to an input ofgate 4, to produce a reset signal RES having an optimum reset pulse width. Because the components ofgate 4 are realized in the same technology as used as for the components of the phase detector flip-flop 2, the pulse width has the minimum width necessary for the reset of the phase detector flip-flop 2. - Now reference is made to FIG. 5 which shows a schematic diagram of a skewless phase detector, having a phase detector D-flip-
flop 2, a D-flip-flop 4 for generating the reset pulse RES form the reference clock REF, a third D-flip-flop 5, an AND-gate A1 having an inverted input and two AND-gates A2 to A3. Flip-flop 2 is the phase detector flip-flop as known from the above explanations. Flip-flop 4 generates the reset pulse RES for the phase detector flip-flop 2 from the rising edge of the reference clock REF. With the rising edge of the reference clock REF, the signal RES goes high. As the output Q of the flip-flop 4 is directly fed back to the reset input R, the output will go low as soon as the flip-flop 4 goes high. - The pulse width of the reset signal RES only depends on the reset input R to output Q data valid delay time. Flip-
flop 5, which data input D and clock input C are coupled to a low level, is used to minimize the phase detector output skew. Looking at the phase detector flip-flop 2, the output skew depends on the different delay times of ‘clock to data valid’ (C2D) and ‘reset to data valid’ (R2D). The delay time for the rising edge of the reference clock REF to the falling edge of the output signal OUT (REF2OUT) is the sum of the delay time of AND-gate A3 and the delay times of 15 ‘clock to data valid’ and ‘reset to data valid’ (A3+R2D+C2D). In order that the delay time of the rising edge of the feedback clock FB to the rising edge of the output signal OUT (FB2OUT) is equal to the delay time REF2OUT, a delay time R2D+A3 has to be added to the path of the feedback clock FB (FB2OUT). This is achieved with the help of flip-flop 5. Assuming that the ‘set to data valid’ (S2D) delay equals the ‘reset to data valid’ delay (R2D), flip-flop 5 adds exactly the same delay time. The output of flip-flop 5 is set by the rising edge of the feedback clock FB and reset by coupling back outputs Q and Q′ of flip-flop 5 via AND-gates A2 and A1 to the set and reset inputs S and R respectively. The additional AND-gate A3 is used only to delay the reference clock REF to compensate for the delay time of AND-gate A2 in the path of the feedback clock FB. - The phase detectors as explained above can be implemented as integrated circuits (ICs) or with discrete components. The logic structure of the phase detector guarantees, that the delays of the signal paths of the input signals FB and REF, caused by the phase detector, will be equalized. If it is assured that like logic elements have like signal delays, the delays for the input signals FB and REF are equalized. For achieving maximum advantage of the phase detector as explained above, it should be implemented in a monolithic structure, e.g. ASIC, PLD, FPGA etc. In that case no additional efforts, like defining timing constraints will be necessary, as the skew of a phase detector realized in a monolithic structure is already minimized.
- For reason of testability it sometimes is desirable to test the characteristics of the phase detector in the absence of the reference clock REF. This can easily be achieved for a phase detector having a
gate 4 as shown in FIGS. 3 to 5 by coupling a low level signal to input VCC. For a phase detector having agate 4 as shown in FIG. 4, this can be easily achieved by using an AND-gate having an additional input. In operational mode a high level signal is coupled to the additional input, whereas in test mode a low level signal is coupled to the additional input. - As explained in the incorporated document DE 40 16 429 C2, instead of the asynchronous reset input R used with the phase detector flip-
flop 2 also an asynchronous set input can be used. - In addition it should be understood that a phase detector as explained above also could be realized by inverting all logical levels and inputs of the components used to achieve the same operability.
Claims (17)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP98306189A EP0978946A1 (en) | 1998-08-04 | 1998-08-04 | Phase detector |
EP98306189.6 | 1998-08-04 | ||
EP98306189 | 1998-08-04 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020000836A1 true US20020000836A1 (en) | 2002-01-03 |
US6351154B2 US6351154B2 (en) | 2002-02-26 |
Family
ID=8234980
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/363,528 Expired - Lifetime US6351154B2 (en) | 1998-08-04 | 1999-07-29 | Phase detector |
Country Status (2)
Country | Link |
---|---|
US (1) | US6351154B2 (en) |
EP (1) | EP0978946A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070170959A1 (en) * | 2006-01-24 | 2007-07-26 | Alessandro Minzoni | Phase detector |
US20080204310A1 (en) * | 2007-02-28 | 2008-08-28 | Garmin International, Inc. | Methods and systems for frequency independent bearing detection |
CN103713174A (en) * | 2012-10-09 | 2014-04-09 | 特克特朗尼克公司 | Multi-signal covariance and correlation processing on a test and measurement instrument |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6577694B1 (en) * | 1999-11-08 | 2003-06-10 | International Business Machines Corporation | Binary self-correcting phase detector for clock and data recovery |
US6590427B2 (en) * | 2001-01-03 | 2003-07-08 | Seagate Technology Llc | Phase frequency detector circuit having reduced dead band |
US7839178B2 (en) * | 2002-08-20 | 2010-11-23 | Seagate Technology Llc | High speed digital phase/frequency comparator for phase locked loops |
CN1311317C (en) * | 2002-09-20 | 2007-04-18 | 松下电器产业株式会社 | Phase position detector, dial-type detector and phase position detecting method |
US20040114702A1 (en) * | 2002-12-12 | 2004-06-17 | International Business Machines Corporation | Bang-bang phase detector for full-rate and half-rate schemes clock and data recovery and method therefor |
DE10320793B4 (en) * | 2003-04-30 | 2005-04-21 | Infineon Technologies Ag | Latch or phase detector circuit for DRAM data storage uses flip flop stage and cascaded NAND gates to give output depending on clock and data state change phase |
US6809555B1 (en) * | 2003-05-02 | 2004-10-26 | Xilinx, Inc. | Glitch-free digital phase detector circuits and methods with optional offset and lock window extension |
US7573311B2 (en) * | 2007-11-01 | 2009-08-11 | The Boeing Company | Programmable high-resolution phase delay |
US9172361B2 (en) | 2013-03-15 | 2015-10-27 | Silicon Laboratories Inc. | Multi-stage delay-locked loop phase detector |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5680730A (en) | 1979-12-06 | 1981-07-02 | Matsushita Electric Ind Co Ltd | Piezoelectric keyboard device |
JPS56106457A (en) * | 1980-01-29 | 1981-08-24 | Hitachi Ltd | Extracting system of clock signal |
US4378509A (en) * | 1980-07-10 | 1983-03-29 | Motorola, Inc. | Linearized digital phase and frequency detector |
JPS57196617A (en) * | 1981-05-29 | 1982-12-02 | Nec Home Electronics Ltd | Phase difference detecting device |
DE4016429C2 (en) * | 1990-05-22 | 1993-11-11 | Philips Patentverwaltung | Phase locked loop with a flip-flop |
US5459765A (en) * | 1993-01-12 | 1995-10-17 | Nvision, Inc. | Phase comparator for biphase coded signal including preamble with code violation |
JPH08139595A (en) * | 1994-11-11 | 1996-05-31 | Mitsubishi Electric Corp | Phase comparator circuit |
-
1998
- 1998-08-04 EP EP98306189A patent/EP0978946A1/en not_active Withdrawn
-
1999
- 1999-07-29 US US09/363,528 patent/US6351154B2/en not_active Expired - Lifetime
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070170959A1 (en) * | 2006-01-24 | 2007-07-26 | Alessandro Minzoni | Phase detector |
US20080204310A1 (en) * | 2007-02-28 | 2008-08-28 | Garmin International, Inc. | Methods and systems for frequency independent bearing detection |
US7825858B2 (en) * | 2007-02-28 | 2010-11-02 | Garmin International, Inc. | Methods and systems for frequency independent bearing detection |
CN103713174A (en) * | 2012-10-09 | 2014-04-09 | 特克特朗尼克公司 | Multi-signal covariance and correlation processing on a test and measurement instrument |
Also Published As
Publication number | Publication date |
---|---|
US6351154B2 (en) | 2002-02-26 |
EP0978946A1 (en) | 2000-02-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6407642B2 (en) | Frequency detector and phase-locked loop circuit including the detector | |
Sidiropoulos et al. | A semidigital dual delay-locked loop | |
JP4943077B2 (en) | Improved lock detection circuit for phase locked loop | |
US5892380A (en) | Method for shaping a pulse width and circuit therefor | |
KR940001724B1 (en) | Phase synchronization circuit | |
US5302916A (en) | Wide range digital frequency detector | |
EP0449659B1 (en) | Linearized three state phase detector | |
US20070273410A1 (en) | Clock switching circuit | |
US6351154B2 (en) | Phase detector | |
US6882196B2 (en) | Duty cycle corrector | |
US20030090327A1 (en) | High-speed and high-precision phase locked loop | |
US5327103A (en) | Lock detection circuit for a phase lock loop | |
US5220293A (en) | High reliability phase-locked loop | |
US5357204A (en) | One-shot clock generator circuit | |
JP3984245B2 (en) | Phase lock loop and method for detecting lock situation in phase lock loop | |
US4594563A (en) | Signal comparison circuit and phase-locked-loop using same | |
US20020114418A1 (en) | Multiple phase-locked loop circuit | |
US6218868B1 (en) | Phase comparator | |
EP0246269B1 (en) | Digital phase-frequency discriminator comprising simplified reset means | |
US5191239A (en) | Reset gate for a phase detector in a phase-locked loop | |
JP3172404B2 (en) | Phase locked loop circuit and pulse supply / generation method | |
US6990165B2 (en) | Phase and frequency lock detector | |
US5153725A (en) | Automatic frequency control circuit | |
US20070120584A1 (en) | Phase- or frequency-locked loop circuit having a glitch detector for detecting triggering-edge-type glitches in a noisy signal | |
US7154304B2 (en) | Enhanced phase and frequency detector that improves performance in the presence of a failing clock |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: LUCENT TECHNOLOGIES INC., NEW JERSEY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BRACHMANN, MARKUS;GOETZ, HANS-JOACHIM;REEL/FRAME:011774/0866 Effective date: 20010424 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: OMEGA CREDIT OPPORTUNITIES MASTER FUND, LP, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:WSOU INVESTMENTS, LLC;REEL/FRAME:043966/0574 Effective date: 20170822 Owner name: OMEGA CREDIT OPPORTUNITIES MASTER FUND, LP, NEW YO Free format text: SECURITY INTEREST;ASSIGNOR:WSOU INVESTMENTS, LLC;REEL/FRAME:043966/0574 Effective date: 20170822 |
|
AS | Assignment |
Owner name: WSOU INVESTMENTS, LLC, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ALCATEL LUCENT;REEL/FRAME:044000/0053 Effective date: 20170722 |
|
AS | Assignment |
Owner name: BP FUNDING TRUST, SERIES SPL-VI, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:WSOU INVESTMENTS, LLC;REEL/FRAME:049235/0068 Effective date: 20190516 |
|
AS | Assignment |
Owner name: WSOU INVESTMENTS, LLC, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:OCO OPPORTUNITIES MASTER FUND, L.P. (F/K/A OMEGA CREDIT OPPORTUNITIES MASTER FUND LP;REEL/FRAME:049246/0405 Effective date: 20190516 |
|
AS | Assignment |
Owner name: OT WSOU TERRIER HOLDINGS, LLC, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:WSOU INVESTMENTS, LLC;REEL/FRAME:056990/0081 Effective date: 20210528 |
|
AS | Assignment |
Owner name: WSOU INVESTMENTS, LLC, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:TERRIER SSC, LLC;REEL/FRAME:056526/0093 Effective date: 20210528 |