US20010017396A1 - High resistance integrated circuit resistor - Google Patents
High resistance integrated circuit resistor Download PDFInfo
- Publication number
- US20010017396A1 US20010017396A1 US09/375,852 US37585299A US2001017396A1 US 20010017396 A1 US20010017396 A1 US 20010017396A1 US 37585299 A US37585299 A US 37585299A US 2001017396 A1 US2001017396 A1 US 2001017396A1
- Authority
- US
- United States
- Prior art keywords
- region
- counterdopant
- dopant
- resistor
- dopant region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/01—Manufacture or treatment
- H10D1/025—Manufacture or treatment of resistors having potential barriers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/40—Resistors
- H10D1/43—Resistors having PN junctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/811—Combinations of field-effect devices and one or more diodes, capacitors or resistors
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/136—Resistors
Definitions
- the present invention relates to semiconductor integrated circuits and, more particularly, to fabrication of resistors during integrated circuit processing.
- Integrated circuit designers use a variety of components to implement desired circuit functionality. These components may include bipolar and field-effect transistors, junction diodes, capacitors, and resistors.
- Resistors are used for a wide variety of circuit applications in which resistance values are required to be quite large.
- a resistor might be used to limit the current between its terminals for a given applied voltage.
- Such an applied voltage might be due to electrostatic discharge (ESD) which can damage integrated circuits.
- ESD electrostatic discharge
- Resistors can also be used in reference circuits such as a bandgap voltage reference or as feedback elements in conjunction with operational amplifier circuits.
- Another application of the integrated circuit resistor is its use with an integrated circuit capacitor to form a characteristic time constant for signal frequency filtering applications. In order to pass very low frequencies, the desired product of the resistance and capacitance might be appreciable, demanding large resistance values. In low-power applications, large resistors are useful for limiting currents thereby reducing power consumption.
- Integrated circuit resistors can be fabricated by the deposition of thin-film materials including nichrome or tantalum, but such implementations add process steps to a standard complementary metal-oxide-semiconductor (CMOS) process.
- CMOS complementary metal-oxide-semiconductor
- Integrated circuit resistors can also be fabricated using standard CMOS processing steps. For example, resistors can be created from the polysilicon used to form the gate regions of metal-oxide-semiconductor field-effect transistors (MOSFETs), or from the diffused well regions in which MOSFETs are later created, or from the ion-implantation step used to create source and drain diffusion regions of MOSFETs.
- MOSFETs metal-oxide-semiconductor field-effect transistors
- the primary object of this invention is to increase the resistance obtained from a diffusion resistor without increasing the integrated circuit area dedicated to implement the resistance and without increasing the complexity of the integrated circuit process.
- the present invention describes a method for utilizing the ion-implanted dopants which form the source and drain regions of n-channel and p-channel transistors to form a diffusion resistor composed of a first dopant and of banded regions of a counterdopant.
- the resistance of a diffusion resistor can be increased without increasing the area on the integrated circuit die occupied by the resistor or increasing the process complexity of a standard CMOS process.
- FIG. 1 is a schematic cross-sectional view of a supporting substrate upon which a first dopant region has been created in an active area region, and a masking layer has been formed.
- FIG. 2A shows the view of FIG. 1 after the masking layer is patterned and etched, and after counterdopant regions have been formed.
- FIG. 2B shows a schematic top view of the preferred embodiment of the resistor.
- FIG. 2C shows a schematic top view of an alternative embodiment of the resistor.
- FIG. 2D shows a schematic top view of an alternative embodiment of the resistor.
- FIG. 2E shows a schematic cross-sectional view of an embodiment used as an alternative to FIG. 2A.
- FIG. 3 shows the view of FIG. 2A after an insulating layer and contacts have been formed.
- FIG. 1 a cross-sectional view of a semiconductor substrate 10 is schematically shown.
- this substrate 10 is a p-type silicon wafer, however other types of wafers may also be used, including an n-type silicon wafer, a silicon-on-insulator (SOI) wafer, or a wafer with an epitaxially grown surface layer.
- active areas 11 are defined in which NMOS and PMOS field-effect transistors will be fabricated.
- a thick insulating Field-OXide (FOX) 12 is grown outside of these active areas 11 to isolate the transistors from each other.
- Active areas 11 are also defined where diffusion resistors will be fabricated. The shape of such active areas 11 will correspond to the diffusion resistor's shape on the surface of the semiconductor substrate 10 .
- first dopant region 13 is formed within an active area 11 .
- first dopant region 13 is formed by the same ion-implantation step used to simultaneously create n-type heavily doped (n + ) NMOS transistor source/drain regions and n + ohmic contacts (guardbars) to contact n-type diffused well (n-well) regions created in substrate 10 as part of a conventional n-well CMOS process flow.
- a masking layer 14 has been deposited everywhere on the wafer of FIG. 1.
- This photoresist (PR) masking layer 14 is used to mask the entire wafer except those regions defining a MOS source/drains, those regions defining ohmic contacts (guardbars) with doping type opposite to that of first dopant region 13 , and those regions where a counterdopant is to be introduced into the first dopant region 13 .
- PR photoresist
- the masking layer 14 has been patterned to form at least one opening 21 at least partially over the first dopant region 13 .
- Any opening 21 over first dopant region 13 has been used to define a counterdopant region 22 which at least partially intersects the first dopant region 13 .
- openings 21 do not intersect the first dopant region 13 .
- first dopant depth 23 the approximate depth of the first dopant region 13 is indicated by first dopant depth 23
- counterdopant depth 24 the approximate depth of the counterdopant region 22 is indicated by counterdopant depth 24 .
- These depths are approximate because the diffused junctions themselves are not abruptly defined, but graded. Also, these depths include a depletion region formed at the junction interface which depends on the voltage applied to the integrated circuit resistor.
- any counterdopant region 22 is created by the same ion-implantation step used to create PMOS source/drain diffusions and p-type heavily doped (p + ) ohmic contact regions (guardbars) to contact substrate 10 .
- the first dopant region 13 may be created with the same p + ion-implantation step used to create PMOS source/drain diffusions and p + guardbars to contact p-type diffused well (p-well) regions created in substrate 10 as part of a conventional p-well CMOS process flow.
- the masking layer 14 defining openings 21 may be the same masking layer used to define NMOS source/drain diffusions and n + guardbars to contact substrate 10 .
- any counterdopant region 22 may be created by the same ion-implantation step used to create NMOS source/drain diffusions and n + guardbars to contact substrate 10 .
- first dopant region 13 could be contained within a p-well created by conventional p-well CMOS processing using n-type wafer as the starting material for substrate 10 .
- the first dopant region 13 may be created with the same ion-implantation step used to create NMOS source/drain diffusions and n + guardbars to contact the n-type substrate 10 .
- the masking layer 14 defining openings 21 may be the same masking layer used to define PMOS source/drain diffusions and p + guardbars to contact a p-well region created in substrate 10 as part of a conventional p-well process flow.
- any counterdopant region 22 may be created by the same ion-implantation step used to create PMOS source/drain diffusions and p + guardbars to contact a p-well region created in substrate 10 as part of a conventional p-well process flow.
- first dopant region 13 could be contained within an n-well created by conventional n-well CMOS processing using a p-type wafer as starting material for substrate 10 .
- the first dopant region 13 may be created with the same ion-implantation step used to create PMOS source/drain diffusions and p + guardbars to contact the p-type substrate 10 .
- the masking layer 14 defining openings 21 may be the same masking layer used to define NMOS source/drain diffusions and n + guardbars to contact an n-well region created in substrate 10 as part of a conventional n-well process flow.
- any counterdopant region 22 may be created by the same ion-implantation step used to create NMOS source/drain diffusions and n + guardbars to contact an n-well region created in substrate 10 as part of a conventional n-well process flow.
- the relative doping concentrations of the first dopant region 13 and counterdopant region 22 can be described.
- the counterdopant region 22 has a higher doping concentration than the first dopant region 13 , forming junction diodes between the first dopant region 13 and the counterdopant region 22 .
- the counterdopant region 22 terminal of each junction diodes is left unconnected.
- current flow through the first dopant region 13 is pinched between counterdopant depth 24 and the substrate 10 .
- FIG. 2B shows a schematic top view of the preferred embodiment looking at the surface of the wafer.
- the surface area of the counterdopant region 22 is enclosed by the surface area of the first dopant region 13 .
- the top view of FIG. 2B is schematic only. If contacts to the first dopant region 13 are formed at points 25 and 26 , then the current through the first dopant region 13 between points 25 and 26 flows around the counterdopant regions 22 in those portions of the first dopant region 13 which are less deep than the counterdopant depth 24 . This pinching of the first dopant region 13 by the counterdopant regions 22 is therefore transverse to the direction of current flow between points 25 and 26 and parallel to the plane of the wafer's surface.
- FIG. 2C is a schematic top view of an alternate embodiment which shows the surface of the counterdopant region 22 extending outside the surface of the first dopant region 13 .
- This alternative embodiment results in further pinching of the first dopant region 13 by the counterdopant region 22 with this further pinching transverse to the direction of current flow between points 25 and 26 and parallel to the plane formed by the surface of the wafer.
- FIG. 2D is a schematic top view of an alternative embodiment which shows the surface of the counterdopant region 22 extending outside the surface of the first dopant region 13 such that current flow along the surface of the first dopant region 13 or at depths less than counterdopant depth 24 is completely blocked by at least one counterdopant region 22 .
- the pinching of the first dopant region is as shown in the cross-sectional view of FIG. 2A, between the counterdopant depth 24 and the substrate 10 .
- the counterdopant depth 24 exceeds the first dopant depth 23 .
- This alternative embodiment can be used in conjunction with either top view shown in FIG. 2B or FIG. 2C.
- FIG. 2E cannot be used in conjunction with FIG. 2D since the junction diode formed by the boundary between counterdopant region 22 and first dopant region 13 will completely block current conduction through the first dopant region 13 .
- the counterdopant region 22 can have a lower doping concentration than the first dopant region 13 .
- junction diodes are not formed. Since the doping concentration of the counterdopant region 22 is lower than the doping concentration of the first dopant region 13 , the effective net doping type of the counterdopant regions 22 is the same type as the first dopant region 13 .
- Such counterdopant regions 22 do not create junction diodes, but instead present regions of lower effective doping concentration than the doping concentration of the first dopant region 13 . Since resistivity increases as doping concentration is lowered, the counterdopant regions 22 present regions of higher resistivity than presented by the first dopant region 13 alone. Since no diodes are formed, the schematic cross-sectional view of FIG. 2E can be used in conjunction with the top view of FIG. 2D when the first dopant concentration exceeds the counterdopant concentration.
- the masking layer 14 of FIG. 2 has been removed by conventional photoresist stripping techniques, and an insulating layer 30 has been deposited as part of a conventional CMOS process.
- Contact holes 31 have been created in insulating layer 30 as part of a conventional CMOS process and separate metal contacts 32 to first dopant region 13 have been created by conventional CMOS processing techniques.
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
- The present invention relates to semiconductor integrated circuits and, more particularly, to fabrication of resistors during integrated circuit processing.
- Integrated circuit designers use a variety of components to implement desired circuit functionality. These components may include bipolar and field-effect transistors, junction diodes, capacitors, and resistors.
- Resistors are used for a wide variety of circuit applications in which resistance values are required to be quite large. For example, a resistor might be used to limit the current between its terminals for a given applied voltage. Such an applied voltage might be due to electrostatic discharge (ESD) which can damage integrated circuits. By choosing a large resistance value, the current produced by an ESD pulse of given voltage can be reduced, affording more protection to the integrated circuit. Resistors can also be used in reference circuits such as a bandgap voltage reference or as feedback elements in conjunction with operational amplifier circuits. Another application of the integrated circuit resistor is its use with an integrated circuit capacitor to form a characteristic time constant for signal frequency filtering applications. In order to pass very low frequencies, the desired product of the resistance and capacitance might be appreciable, demanding large resistance values. In low-power applications, large resistors are useful for limiting currents thereby reducing power consumption.
- Integrated circuit resistors can be fabricated by the deposition of thin-film materials including nichrome or tantalum, but such implementations add process steps to a standard complementary metal-oxide-semiconductor (CMOS) process. Integrated circuit resistors can also be fabricated using standard CMOS processing steps. For example, resistors can be created from the polysilicon used to form the gate regions of metal-oxide-semiconductor field-effect transistors (MOSFETs), or from the diffused well regions in which MOSFETs are later created, or from the ion-implantation step used to create source and drain diffusion regions of MOSFETs.
- Since implementing a resistor uses area on an integrated circuit die, it is desirable to increase the resistance obtained using a given circuit area without adding complexity to a standard CMOS process.
- The primary object of this invention is to increase the resistance obtained from a diffusion resistor without increasing the integrated circuit area dedicated to implement the resistance and without increasing the complexity of the integrated circuit process.
- In particular, the present invention describes a method for utilizing the ion-implanted dopants which form the source and drain regions of n-channel and p-channel transistors to form a diffusion resistor composed of a first dopant and of banded regions of a counterdopant. In this way, the resistance of a diffusion resistor can be increased without increasing the area on the integrated circuit die occupied by the resistor or increasing the process complexity of a standard CMOS process.
- FIG. 1 is a schematic cross-sectional view of a supporting substrate upon which a first dopant region has been created in an active area region, and a masking layer has been formed.
- FIG. 2A shows the view of FIG. 1 after the masking layer is patterned and etched, and after counterdopant regions have been formed.
- FIG. 2B shows a schematic top view of the preferred embodiment of the resistor.
- FIG. 2C shows a schematic top view of an alternative embodiment of the resistor.
- FIG. 2D shows a schematic top view of an alternative embodiment of the resistor.
- FIG. 2E shows a schematic cross-sectional view of an embodiment used as an alternative to FIG. 2A.
- FIG. 3 shows the view of FIG. 2A after an insulating layer and contacts have been formed.
- In the following detailed description of the preferred embodiments, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. It is to be understood that other embodiments may be utilized and structural or logical changes may be made without departing from the scope of the present invention. The following detailed description, therefore, is not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
- In FIG. 1, a cross-sectional view of a
semiconductor substrate 10 is schematically shown. In the preferred embodiment, thissubstrate 10 is a p-type silicon wafer, however other types of wafers may also be used, including an n-type silicon wafer, a silicon-on-insulator (SOI) wafer, or a wafer with an epitaxially grown surface layer. Using conventional CMOS process steps,active areas 11 are defined in which NMOS and PMOS field-effect transistors will be fabricated. A thick insulating Field-OXide (FOX) 12 is grown outside of theseactive areas 11 to isolate the transistors from each other.Active areas 11 are also defined where diffusion resistors will be fabricated. The shape of suchactive areas 11 will correspond to the diffusion resistor's shape on the surface of thesemiconductor substrate 10. - Referring still to FIG. 1, a
first dopant region 13 is formed within anactive area 11. In the preferred embodiment,first dopant region 13 is formed by the same ion-implantation step used to simultaneously create n-type heavily doped (n+) NMOS transistor source/drain regions and n+ ohmic contacts (guardbars) to contact n-type diffused well (n-well) regions created insubstrate 10 as part of a conventional n-well CMOS process flow. - Referring still to FIG. 1, a
masking layer 14 has been deposited everywhere on the wafer of FIG. 1. This photoresist (PR)masking layer 14 is used to mask the entire wafer except those regions defining a MOS source/drains, those regions defining ohmic contacts (guardbars) with doping type opposite to that offirst dopant region 13, and those regions where a counterdopant is to be introduced into thefirst dopant region 13. - In the cross-sectional view of FIG. 2A, the
masking layer 14 has been patterned to form at least one opening 21 at least partially over thefirst dopant region 13. Any opening 21 overfirst dopant region 13 has been used to define acounterdopant region 22 which at least partially intersects thefirst dopant region 13. This differs from a conventional CMOS process flow, in whichopenings 21 inmasking layer 14 are created only to define MOS source/drains and ohmic contacts (guardbars) with doping type opposite to that offirst dopant region 13. In a conventional CMOS process flow,openings 21 do not intersect thefirst dopant region 13. - In FIG. 2A, the approximate depth of the
first dopant region 13 is indicated byfirst dopant depth 23, and the approximate depth of thecounterdopant region 22 is indicated bycounterdopant depth 24. These depths are approximate because the diffused junctions themselves are not abruptly defined, but graded. Also, these depths include a depletion region formed at the junction interface which depends on the voltage applied to the integrated circuit resistor. - In the preferred embodiment, any
counterdopant region 22 is created by the same ion-implantation step used to create PMOS source/drain diffusions and p-type heavily doped (p+) ohmic contact regions (guardbars) to contactsubstrate 10. - Referring still to FIG. 2A, it should be well understood to one skilled in the art that n-type starting material could also be used as the
substrate 10. In this first alternative embodiment, thefirst dopant region 13 may be created with the same p+ ion-implantation step used to create PMOS source/drain diffusions and p+ guardbars to contact p-type diffused well (p-well) regions created insubstrate 10 as part of a conventional p-well CMOS process flow. In this first alternative embodiment, themasking layer 14 definingopenings 21 may be the same masking layer used to define NMOS source/drain diffusions and n+ guardbars to contactsubstrate 10. In this first alternative embodiment, anycounterdopant region 22 may be created by the same ion-implantation step used to create NMOS source/drain diffusions and n+ guardbars to contactsubstrate 10. - Referring still to FIG. 2A, it should be well understood by one skilled in the art that
first dopant region 13 could be contained within a p-well created by conventional p-well CMOS processing using n-type wafer as the starting material forsubstrate 10. In this second alternative embodiment, thefirst dopant region 13 may be created with the same ion-implantation step used to create NMOS source/drain diffusions and n+ guardbars to contact the n-type substrate 10. In this second alternative embodiment, themasking layer 14 definingopenings 21 may be the same masking layer used to define PMOS source/drain diffusions and p+ guardbars to contact a p-well region created insubstrate 10 as part of a conventional p-well process flow. In this second alternative embodiment, anycounterdopant region 22 may be created by the same ion-implantation step used to create PMOS source/drain diffusions and p+ guardbars to contact a p-well region created insubstrate 10 as part of a conventional p-well process flow. - Referring still to FIG. 2A, it should be well understood by one skilled in the art that
first dopant region 13 could be contained within an n-well created by conventional n-well CMOS processing using a p-type wafer as starting material forsubstrate 10. In this third alternative embodiment, thefirst dopant region 13 may be created with the same ion-implantation step used to create PMOS source/drain diffusions and p+ guardbars to contact the p-type substrate 10. In this third alternative embodiment, themasking layer 14 definingopenings 21 may be the same masking layer used to define NMOS source/drain diffusions and n+ guardbars to contact an n-well region created insubstrate 10 as part of a conventional n-well process flow. In this third alternative embodiment, anycounterdopant region 22 may be created by the same ion-implantation step used to create NMOS source/drain diffusions and n+ guardbars to contact an n-well region created insubstrate 10 as part of a conventional n-well process flow. - Referring still to FIG. 2A, the relative doping concentrations of the
first dopant region 13 andcounterdopant region 22 can be described. In the preferred embodiment, thecounterdopant region 22 has a higher doping concentration than thefirst dopant region 13, forming junction diodes between thefirst dopant region 13 and thecounterdopant region 22. Thecounterdopant region 22 terminal of each junction diodes is left unconnected. In the preferred embodiment, current flow through thefirst dopant region 13 is pinched betweencounterdopant depth 24 and thesubstrate 10. - FIG. 2B shows a schematic top view of the preferred embodiment looking at the surface of the wafer. The surface area of the
counterdopant region 22 is enclosed by the surface area of thefirst dopant region 13. It should be understood by one skilled in the art that many resistor shapes are defined on the surface of the wafer, including serpentine patterns, etc., and the top view of FIG. 2B is schematic only. If contacts to thefirst dopant region 13 are formed atpoints first dopant region 13 betweenpoints counterdopant regions 22 in those portions of thefirst dopant region 13 which are less deep than thecounterdopant depth 24. This pinching of thefirst dopant region 13 by thecounterdopant regions 22 is therefore transverse to the direction of current flow betweenpoints - FIG. 2C is a schematic top view of an alternate embodiment which shows the surface of the
counterdopant region 22 extending outside the surface of thefirst dopant region 13. This alternative embodiment results in further pinching of thefirst dopant region 13 by thecounterdopant region 22 with this further pinching transverse to the direction of current flow betweenpoints - FIG. 2D is a schematic top view of an alternative embodiment which shows the surface of the
counterdopant region 22 extending outside the surface of thefirst dopant region 13 such that current flow along the surface of thefirst dopant region 13 or at depths less thancounterdopant depth 24 is completely blocked by at least onecounterdopant region 22. In this alternative embodiment, the pinching of the first dopant region is as shown in the cross-sectional view of FIG. 2A, between thecounterdopant depth 24 and thesubstrate 10. - In the schematic cross-sectional view of FIG. 2E, the
counterdopant depth 24 exceeds thefirst dopant depth 23. This alternative embodiment can be used in conjunction with either top view shown in FIG. 2B or FIG. 2C. However, if the dopant concentration of thecounterdopant region 22 exceeds the dopant concentration of thefirst dopant region 13 as stated above, FIG. 2E cannot be used in conjunction with FIG. 2D since the junction diode formed by the boundary betweencounterdopant region 22 andfirst dopant region 13 will completely block current conduction through thefirst dopant region 13. - Alternatively, the
counterdopant region 22 can have a lower doping concentration than thefirst dopant region 13. In this case, junction diodes are not formed. Since the doping concentration of thecounterdopant region 22 is lower than the doping concentration of thefirst dopant region 13, the effective net doping type of thecounterdopant regions 22 is the same type as thefirst dopant region 13. Suchcounterdopant regions 22 do not create junction diodes, but instead present regions of lower effective doping concentration than the doping concentration of thefirst dopant region 13. Since resistivity increases as doping concentration is lowered, thecounterdopant regions 22 present regions of higher resistivity than presented by thefirst dopant region 13 alone. Since no diodes are formed, the schematic cross-sectional view of FIG. 2E can be used in conjunction with the top view of FIG. 2D when the first dopant concentration exceeds the counterdopant concentration. - In the schematic cross-sectional view of FIG. 3, the
masking layer 14 of FIG. 2 has been removed by conventional photoresist stripping techniques, and an insulatinglayer 30 has been deposited as part of a conventional CMOS process. Contact holes 31 have been created in insulatinglayer 30 as part of a conventional CMOS process andseparate metal contacts 32 tofirst dopant region 13 have been created by conventional CMOS processing techniques.
Claims (14)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/375,852 US6300668B2 (en) | 1996-02-01 | 1999-08-17 | High resistance integrated circuit resistor |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/595,232 US5679593A (en) | 1996-02-01 | 1996-02-01 | Method of fabricating a high resistance integrated circuit resistor |
US75339996A | 1996-11-26 | 1996-11-26 | |
US08/963,103 US5990538A (en) | 1996-02-01 | 1997-11-03 | High resistivity integrated circuit resistor |
US09/375,852 US6300668B2 (en) | 1996-02-01 | 1999-08-17 | High resistance integrated circuit resistor |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/963,103 Continuation US5990538A (en) | 1996-02-01 | 1997-11-03 | High resistivity integrated circuit resistor |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010017396A1 true US20010017396A1 (en) | 2001-08-30 |
US6300668B2 US6300668B2 (en) | 2001-10-09 |
Family
ID=24382353
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/595,232 Expired - Lifetime US5679593A (en) | 1996-02-01 | 1996-02-01 | Method of fabricating a high resistance integrated circuit resistor |
US08/963,103 Expired - Lifetime US5990538A (en) | 1996-02-01 | 1997-11-03 | High resistivity integrated circuit resistor |
US09/375,852 Expired - Fee Related US6300668B2 (en) | 1996-02-01 | 1999-08-17 | High resistance integrated circuit resistor |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/595,232 Expired - Lifetime US5679593A (en) | 1996-02-01 | 1996-02-01 | Method of fabricating a high resistance integrated circuit resistor |
US08/963,103 Expired - Lifetime US5990538A (en) | 1996-02-01 | 1997-11-03 | High resistivity integrated circuit resistor |
Country Status (1)
Country | Link |
---|---|
US (3) | US5679593A (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070096255A1 (en) * | 2004-04-12 | 2007-05-03 | System General Corp. | High resistance cmos resistor |
US20080062596A1 (en) * | 2006-08-31 | 2008-03-13 | Freescale Semiconductor, Inc. | Distributed electrostatic discharge protection circuit with varying clamp size |
US7777998B2 (en) | 2007-09-10 | 2010-08-17 | Freescale Semiconductor, Inc. | Electrostatic discharge circuit and method therefor |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5679593A (en) * | 1996-02-01 | 1997-10-21 | Micron Technology, Inc. | Method of fabricating a high resistance integrated circuit resistor |
JPH10242394A (en) * | 1997-02-27 | 1998-09-11 | Matsushita Electron Corp | Method for manufacturing semiconductor device |
JPH11297847A (en) * | 1998-04-13 | 1999-10-29 | Nec Kyushu Ltd | Semiconductor device and manufacturing method thereof |
US20040092602A1 (en) * | 1998-05-07 | 2004-05-13 | Steiner Mitchell S. | Method for treatment and chemoprevention of prostate cancer |
JPH11330385A (en) * | 1998-05-20 | 1999-11-30 | Mitsumi Electric Co Ltd | CMOS device |
JP3244057B2 (en) | 1998-07-16 | 2002-01-07 | 日本電気株式会社 | Reference voltage source circuit |
US6844600B2 (en) | 1998-09-03 | 2005-01-18 | Micron Technology, Inc. | ESD/EOS protection structure for integrated circuit devices |
US6331726B1 (en) | 2000-03-21 | 2001-12-18 | International Business Machines Corporation | SOI voltage dependent negative-saturation-resistance resistor ballasting element for ESD protection of receivers and driver circuitry |
US6398348B1 (en) * | 2000-09-05 | 2002-06-04 | Hewlett-Packard Company | Printing structure with insulator layer |
US6984869B2 (en) * | 2003-12-08 | 2006-01-10 | Lsi Logic Corporation | High performance diode implanted voltage controlled p-type diffusion resistor |
US20060057813A1 (en) * | 2004-09-15 | 2006-03-16 | Cheng-Hsiung Chen | Method of forming a polysilicon resistor |
FR2884050B1 (en) * | 2005-04-01 | 2007-07-20 | St Microelectronics Sa | INTEGRATED CIRCUIT COMPRISING SUBSTRATE AND RESISTANCE |
US20070176260A1 (en) * | 2006-01-31 | 2007-08-02 | Parekh Kunal R | Active area resistors and methods for making the same |
US7910450B2 (en) * | 2006-02-22 | 2011-03-22 | International Business Machines Corporation | Method of fabricating a precision buried resistor |
US8525265B2 (en) * | 2010-02-12 | 2013-09-03 | United Microelectronics Corp. | Electrostatic discharge protection circuit |
US10326028B1 (en) | 2018-01-08 | 2019-06-18 | Qualcomm Incorporated | Complementary metal-oxide-semiconductor (CMOS) voltage-controlled resistor |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3735481A (en) * | 1967-08-16 | 1973-05-29 | Hitachi Ltd | Method of manufacturing an integrated circuit having a transistor isolated by the collector region |
US3629667A (en) * | 1969-03-14 | 1971-12-21 | Ibm | Semiconductor resistor with uniforms current distribution at its contact surface |
US3879236A (en) * | 1971-03-26 | 1975-04-22 | Ibm | Method of making a semiconductor resistor |
US3795828A (en) * | 1973-03-08 | 1974-03-05 | Ibm | Monolithic decoder circuit |
JPS55138267A (en) * | 1979-04-12 | 1980-10-28 | Matsushita Electric Ind Co Ltd | Manufacture of semiconductor integrated circuit containing resistance element |
DE3361832D1 (en) * | 1982-04-19 | 1986-02-27 | Matsushita Electric Ind Co Ltd | Semiconductor ic and method of making the same |
JPS59191369A (en) * | 1983-04-15 | 1984-10-30 | Hitachi Ltd | Resistance element for electronic device and manufacture thereof |
JPH0251263A (en) * | 1988-08-13 | 1990-02-21 | Fujitsu Ltd | Semiconductor device |
US5001528A (en) * | 1989-01-31 | 1991-03-19 | The United States Of America As Represented By The Secretary Of The Air Force | Radiation hardened CMOS on SOI or SOS devices |
JPH06101540B2 (en) * | 1989-05-19 | 1994-12-12 | 三洋電機株式会社 | Method for manufacturing semiconductor integrated circuit |
US5134088A (en) * | 1990-04-27 | 1992-07-28 | Digital Equipment Corporation | Precision resistor in self-aligned silicided mos process |
JPH0467666A (en) * | 1990-07-09 | 1992-03-03 | Fujitsu Ltd | semiconductor equipment |
JPH0613548A (en) * | 1992-03-30 | 1994-01-21 | Texas Instr Inc <Ti> | Integrated circuit resistor and its manufacturing method |
US5439841A (en) * | 1994-01-12 | 1995-08-08 | Micrel, Inc. | High value gate leakage resistor |
US5489547A (en) * | 1994-05-23 | 1996-02-06 | Texas Instruments Incorporated | Method of fabricating semiconductor device having polysilicon resistor with low temperature coefficient |
US5679593A (en) * | 1996-02-01 | 1997-10-21 | Micron Technology, Inc. | Method of fabricating a high resistance integrated circuit resistor |
-
1996
- 1996-02-01 US US08/595,232 patent/US5679593A/en not_active Expired - Lifetime
-
1997
- 1997-11-03 US US08/963,103 patent/US5990538A/en not_active Expired - Lifetime
-
1999
- 1999-08-17 US US09/375,852 patent/US6300668B2/en not_active Expired - Fee Related
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070096255A1 (en) * | 2004-04-12 | 2007-05-03 | System General Corp. | High resistance cmos resistor |
US20080062596A1 (en) * | 2006-08-31 | 2008-03-13 | Freescale Semiconductor, Inc. | Distributed electrostatic discharge protection circuit with varying clamp size |
US7589945B2 (en) | 2006-08-31 | 2009-09-15 | Freescale Semiconductor, Inc. | Distributed electrostatic discharge protection circuit with varying clamp size |
US7777998B2 (en) | 2007-09-10 | 2010-08-17 | Freescale Semiconductor, Inc. | Electrostatic discharge circuit and method therefor |
Also Published As
Publication number | Publication date |
---|---|
US5679593A (en) | 1997-10-21 |
US6300668B2 (en) | 2001-10-09 |
US5990538A (en) | 1999-11-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5679593A (en) | Method of fabricating a high resistance integrated circuit resistor | |
US6249029B1 (en) | Device method for enhanced avalanche SOI CMOS | |
US4987089A (en) | BiCMOS process and process for forming bipolar transistors on wafers also containing FETs | |
US6445044B2 (en) | Apparatus improving latchup immunity in a dual-polysilicon gate | |
US5618688A (en) | Method of forming a monolithic semiconductor integrated circuit having an N-channel JFET | |
US5717241A (en) | Gate controlled lateral bipolar junction transistor | |
TWI408779B (en) | Semiconductor device forming method and structure thereof | |
US6365447B1 (en) | High-voltage complementary bipolar and BiCMOS technology using double expitaxial growth | |
US5438005A (en) | Deep collection guard ring | |
US4979001A (en) | Hidden zener diode structure in configurable integrated circuit | |
KR20090051213A (en) | Junction field effect transistors with backgates in either SOI or bulk silicon | |
US10177045B2 (en) | Bulk CMOS RF switch with reduced parasitic capacitance | |
EP0314465B1 (en) | Semiconductor device with an isolated vertical power MOSFET. | |
KR920005539B1 (en) | Semiconductor overvoltage suppressor with accurately determined striking potential | |
JPH07130963A (en) | Monolithic integrated circuits and protectors | |
US20040075529A1 (en) | High dopant conentration diffused resistor and method of manufacture therefor | |
US6600205B2 (en) | Method for making low voltage transistors with increased breakdown voltage to substrate having three different MOS transistors | |
US5070382A (en) | Semiconductor structure for high power integrated circuits | |
US5965928A (en) | Semiconductor device with MOS capacitor and fabrication method thereof | |
US5221635A (en) | Method of making a field-effect transistor | |
US4547959A (en) | Uses for buried contacts in integrated circuits | |
US4868621A (en) | Input protection circuit | |
US6501152B1 (en) | Advanced lateral PNP by implant negation | |
EP0627767B1 (en) | Process for fabricating JFET transistors and capacitors | |
US6281530B1 (en) | LPNP utilizing base ballast resistor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20131009 |