US20010011319A1 - Nonvolatile semiconductor disk device limiting a number of simultaneous transfers and associated control process - Google Patents
Nonvolatile semiconductor disk device limiting a number of simultaneous transfers and associated control process Download PDFInfo
- Publication number
- US20010011319A1 US20010011319A1 US08/929,423 US92942397A US2001011319A1 US 20010011319 A1 US20010011319 A1 US 20010011319A1 US 92942397 A US92942397 A US 92942397A US 2001011319 A1 US2001011319 A1 US 2001011319A1
- Authority
- US
- United States
- Prior art keywords
- memory
- data
- memory chips
- writing
- chips
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0602—Interfaces specially adapted for storage systems specifically adapted to achieve a particular effect
- G06F3/0625—Power saving in storage systems
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0628—Interfaces specially adapted for storage systems making use of a particular technique
- G06F3/0653—Monitoring storage devices or systems
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0668—Interfaces specially adapted for storage systems adopting a particular infrastructure
- G06F3/0671—In-line storage system
- G06F3/0673—Single storage device
- G06F3/0679—Non-volatile semiconductor memory device, e.g. flash memory, one time programmable memory [OTP]
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Definitions
- the present invention relates to a nonvolatile semiconductor disk device (hereinafter referred to as a “disk card”) as one of peripheral function extender cards of a personal computer (hereinafter abbreviated to a “PC”), etc., and also relates to writing control to this disk card.
- a nonvolatile semiconductor disk device hereinafter referred to as a “disk card”
- PC personal computer
- the disk card as a peripheral device of the PC is stored with data.
- the disk card is capable of holding a content of the storage without requiring a power supply.
- a nonvolatile semiconductor memory such as, e.g., a flash memory is employed as a storage medium of the disk card.
- This nonvolatile semiconductor memory is stored with the data in such a form as to be formatted to a fixed size called a sector as in the case of the disk device like a flexible disk and a hard disk.
- the disk card in a name card size becomes, with increases by leaps in storage capacity of the semiconductor memory, capable of storing the data of several tens of Mega bytes.
- This disk card is used for storing data about a picture photographed by, e.g., a digital camera in the way of utilizing merits of being small in size but large in capacity and of the storage content being held even when switching off the power supply.
- the disk card with a completion of the photography is taken out of the digital camera and set in the PC, and the image data stored thereon can be read and digitally processed.
- FIG. 2 is a diagram showing one example of a conventional disk card.
- This disk card includes an interface unit 10 connected to a host 1 such as the digital camera and the PC, a central processing unit (hereinafter abbreviated to a “CPU”) 20 for executing whole control within the disk card by transmitting and receiving a variety of control signals to and from this host 1 , a disk control unit 30 for controlling a transfer of the data to the host 1 , an internal bus 40 through which to transfer the data inwardly the disk card, and a storage unit 50 for storing the data.
- a host 1 such as the digital camera and the PC
- CPU central processing unit
- the disk control unit 30 has a buffer memory 31 for temporarily holding sector-basis data given from the host 1 .
- the sector contains e.g., 536-bytes data in such a fixed format that a header portion containing data about a validity, etc. of this sector and a correction code for correcting an error are added to, e.g., 512-bytes data.
- the disk control unit 30 incorporates a function to write sector-basis data to the corresponding storage unit 50 via the internal bus 40 on the basis of an address signal given via the interface unit 10 , and to read the sector-basis data stored in the storage unit 50 .
- the storage unit 50 is constructed of a plurality (e.g., 15 pieces) of memory chips 50 a , 50 b , . . . , 50 n connected in common to the internal bus 40 .
- each of the memory chips 50 a - 50 n has the same construction, and includes a buffer memory 51 for temporarily holding the sector-basis data and a nonvolatile semiconductor memory 52 for storing the sector-basis data.
- the nonvolatile semiconductor memory 52 is capable of holding a content of the storage even if a supply of the power supply is stopped.
- Each of the memory chips 50 a - 50 n has a memory control unit 53 for controlling a transfer of the sector-basis data between the buffer memory 51 and the nonvolatile semiconductor memory 52 .
- the data held in the buffer memory 51 in the memory chip 50 i is written to a predetermined storage area in the nonvolatile semiconductor memory 52 under the control of the memory control unit 53 .
- a transfer time of the data transferred from the host 1 to the buffer memory via the interface unit 10 and the buffer memory 31 is on the order of several hundred ⁇ s.
- the storage unit 50 is divided into a plurality of memory chips 50 a - 50 n , and each memory chip, e.g., 50 a is provided with the buffer memory 51 and the nonvolatile semiconductor memory 52 .
- the data is independently written to the nonvolatile semiconductor memory 52 from each of the buffer memories 51 .
- this operation there can be substantially equivalently executed the writing process to the disk card from the host 1 .
- the sector-basis data is read from the corresponding storage area in the nonvolatile semiconductor memory 52 .
- the thus read data is temporarily held in the buffer memory 51 and thereafter held in the buffer memory 31 within the disk control unit 30 via the internal bus 40 .
- the data written to the buffer memory 31 is further transferred to the host 1 via the interface unit 10 .
- the storage unit 50 is divided into the plurality of memory chips 50 a - 50 n in order to substantially equivalently hold an access speed for high-velocity writing and reading processes in the interface unit 10 .
- each of the memory chips 50 a - 50 n is provided with the buffer memory 51 .
- the disk card is capable of equivalently executing the writing operations at the high speed by executing the writing operations to the memory chips 50 a - 50 n in parallel.
- An electric current necessary for the writing operation per memory chip is on the order of, e.g., 15 mA.
- the host 1 must include a power supply having a current capacity allowing for it.
- the thus constructed disk card is used not only simply as a peripheral device of the PC but also for storing data about photographed picture in such a way as to be attached to, e.g., a digital camera.
- the digital camera is driven by a battery and therefore has a limit in terms of being supplied with a large current when writing the image data.
- a nonvolatile semiconductor disk device is a disk card comprising an interface unit for transferring data given from outside, a plurality of memory chips each including a nonvolatile semiconductor memory for storing data and a buffer memory for temporarily holding the data to write the data to the semiconductor memory, and a control unit for outputting the data transferred via the interface unit, reading the data from a corresponding memory chip in accordance with a designation given from outside and outputting the data to the interface unit.
- the control unit monitors the number of simultaneous writing processes that are simultaneously being executed in the plurality of memory chips, and controls the outputs of the data given from outside to the corresponding memory chips so that the number of simultaneous writing processes does not exceed a predetermined number.
- control unit has a function added thereto, to output the data to the memory chips and thereafter to start monitoring a completion of the writing processes to the memory chips after an elapse of a fixed time substantially corresponding to a necessary writing time in the memory chips.
- the nonvolatile semiconductor disk device is so constructed as to take a card-like configuration as a disk card and to be attachable and detachable to the processor through the interface unit.
- the nonvolatile semiconductor disk device since the disk card is constructed as described above, exhibits the following operations.
- control unit when the data is transferred from the processor via the interface unit, checks the number of memory chips that are now in the process of the writing operations.
- control unit outputs the data to the relevant memory chips if the number of the memory chips in the writing processes is less than a predetermined number.
- the control unit if the number of the memory chips in the writing processes is the predetermined number, does not output the data to the relevant memory chips till the number of the simultaneous writing processes becomes less than the predetermined number.
- control unit outputs the data to the memory chips just when the number of the simultaneous writing processes becomes less than the predetermined number.
- the nonvolatile semiconductor disk device exhibits the following operations.
- the control unit checks the number of the memory chips that are now in the writing processes when the data is transferred from the processor via the interface unit.
- control unit if the number of the memory chips in the writing processes is less than the predetermined number, outputs the data to the relevant memory chips.
- control units After an elapse of a fixed time substantially corresponding to a necessary write time, starts monitoring whether or not the writing processes are completed.
- control unit if the number of the memory chips in the writing processes, does not output the data to the relevant memory chips till the number of the simultaneous operations becomes less than the predetermined number.
- control unit if the number of the simultaneous writing operations is less than the predetermined number as a result of monitoring the completion of the writing processes, outputs the data to the memory chips, and the data is written to the semiconductor memory in the memory chip.
- FIG. 1 is a diagram showing a construction of a disk card in a first embodiment of the present invention
- FIG. 2 is a diagram illustrating a construction of a prior art disk card
- FIG. 3 is a diagram illustrating a configuration of a disk control unit in the disk card in a second embodiment of the present invention.
- FIG. 1 is a diagram showing a construction of a disk card in a first embodiment of the present invention.
- This disk card takes a card-like configuration in a name card size enough to be attachable to a digital camera, etc.
- the disk card includes an interface module (e.g., an interface unit) 10 , control modules (e.g., a CPU 20 and a disk control unit 30 A), an internal bus and a storage unit 50 .
- interface module e.g., an interface unit
- control modules e.g., a CPU 20 and a disk control unit 30 A
- internal bus e.g., a USB bus
- storage unit 50 e.g., a storage unit 50 .
- the interface unit 10 is, as in the case of the prior art disk card, connected to a host 1 such as a digital camera and a PC.
- the interface unit 10 pursuant to, for example, the ATA (Advanced Technology Attachment) Standards defined as hard disk standards proposed by IBM in U.S.A., is connected to the host 1 and transmits and receives data and a variety of control signals.
- ATA Advanced Technology Attachment
- a CPU 20 for controlling the whole units within the disk card and a disk control unit 30 A incorporating functions different from those in the prior art, are connected to the interface unit 10 in the same way with the prior art.
- This disk control unit 30 A includes a buffer memory 31 , having storage capacity for a plurality of sectors, for temporarily storing sector-basis data (e.g., 536 bytes) given from the host 1 .
- sector-basis data e.g., 536 bytes
- the disk control unit 30 A is capable of inputting the sector-basis data from the host irrespective of an operating status of the storage unit 50 .
- the disk control unit 30 A monitors the number of simultaneous operations of memory chips 50 a - 50 n , in the storage unit 50 in addition to the conventional functions described above.
- the number-of-chips managing unit 32 has, e.g., three pieces of unillustrated registers 32 a for registering addresses of the memory chips 50 i that are in the process of writing operations.
- the internal bus 40 is a common bus for transferring the data between the disk control unit 30 A and the storage unit 50 .
- the internal bus 40 is constructed of an address line, a data line and a control line.
- the storage unit 50 consists of a plurality (e.g., 15 pieces) of memory chips 50 a - 50 n connected in common via the internal bus in the same way with the prior art.
- These memory chips 50 a - 50 n to which addresses different from each other are allocated, each take the same configuration, and respectively have a buffer memory 51 for temporarily storing the sector-basis data and a nonvolatile semiconductor memory 52 for storing the sector-basis data.
- Each nonvolatile semiconductor memory 52 has a storage capacity of, e.g., an 8M bits, and contents of the storage are held even if a supply of the power supply is stopped.
- each of the memory chips 50 a - 50 n has a memory control unit 53 for controlling a transfer of the sector-basis data between the buffer memory 51 and the nonvolatile semiconductor memory 52 .
- Write data is, when the host 1 issues a command to write the data, temporarily written to the buffer memory 31 in the disk control unit 30 A via the interface unit 10 .
- the three registers 32 a within the number-of-chips managing unit 32 are registered with the addresses of the memory chips 50 i in the process of the writing operations.
- the number-of-chips managing unit 32 checks contents of these three registers 32 a when the data writing command is given thereto.
- the disk control unit 30 A After outputting the write data, the disk control unit 30 A periodically monitors statuses of the memory chips 50 i n the process of the writing operations, the addresses of which are registered in the three registers 32 a , thereby monitoring a completion of the writing operation.
- a reading command is issued to the memory chip 50 i , and, if a response therefrom is a BUSY status, it is judged that the writing operation is uncompleted.
- the disk control unit 30 A in the disk card in accordance with the first embodiment incorporates the number-of-chips managing unit 32 for monitoring the number of the memory chips 50 a - 50 n which operate simultaneously, whereby it never happens that the memory chips 50 i exceeding the number of chips that is preset by the number-of-chips managing unit 32 simultaneously perform the writing operations.
- a consumption electric current of the storage unit 50 that is needed when writing the data to the memory chips 50 i comes to a maximum value corresponding to the number of chips which is set by the number-of-chips managing unit 32 .
- the disk control unit 30 A includes the buffer memory 31 capable of temporarily holding plural pieces of data given from the host 1 , and therefore, even when the writing operations to the memory chips 50 i are limited, it is feasible to receive the data from the host 1 . An influence on the processing on the side of the host 1 is thus reduced.
- FIG. 3 is a diagram showing a construction of the disk control unit in the disk card in a second embodiment of the present invention.
- a disk control unit 30 B is substitute for the disk control unit 30 A in FIG. 1.
- the disk control unit 30 B is constructed by adding a memory control timer 33 to the disk control unit 30 A.
- the memory control timer 33 has a count timer 33 a for counting a necessary write time in the memory chip 50 i.
- the count timer 33 a is a timer, when the disk card executes the writing operation for the first time, for counting the time needed for this writing operation.
- An output side of the count timer 33 a is connected to a time storage register 33 b for storing the time counted by the count timer 33 a as a time substantially corresponding to the necessary write time.
- the count-down timers 33 c - 33 e count down the necessary write time loaded from the time storage register 33 b with an elapse of time.
- the count-down timers 33 c - 33 e when values thereof come to “0”, start monitoring the completion of the writing operations to the relevant memory chips 50 i.
- the disk control unit 30 incorporates the memory control timer 33 , and just when the writing process is completed, this memory control timer 33 gives a notification.
- the disk card assumes the card-like configuration in the name card size so as to be attachable to the digital camera, etc., but is not confined to the card-like configuration.
- the interface unit 10 is not limited to the ATA Standards but may be the one capable of transferring the data in accordance with a given format.
- the number-of-chips managing unit 32 restricts the number of the memory chips 50 i operating simultaneously to “3”, however, it may be set to an arbitrary number depending on a capacity of the power supply, a data quantity and a necessary write time.
- the memory control timer 33 shown in FIG. 3 is constructed so that the count timer 33 a counts at first the necessary writing operation time of the memory chip 50 i , however, if the time storage register 33 b is stored with a rough order of necessary writing operation time, the count timer 33 a can be omitted.
- control module for restricting the simultaneous writing operations to the memory chips by managing the output of the write data to the plurality of memory chips. It is therefore possible to prevent the power supply from making a large current flow momentarily therefrom and to thereby reduce the capacity of the power supply.
- the second invention after the necessary write time of the memory chip has elapsed, the completion of the writing operation to that memory chip is monitored. Therefore, the unnecessary operation for monitoring is eliminated, which leads to a decrease in the consumption electric power.
- the disk card is formed in the card-like shape and can be connected via the interface module to the host such as the digital camera, etc.
- the disk card is, when in use, suitably attached to the portable host having a small capacity of the power supply.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Human Computer Interaction (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
- Read Only Memory (AREA)
- Memory System (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Abstract
Write data, when given from a host via an interface, are temporarily stored in a buffer memory of a disk control unit. A number-of-chips managing unit manages the number of memory chips executing writing operations. If the number of memory chips in the process of writing operations does not reach a fixed number, the write data are transferred to the memory chips allocated to, corresponding write areas. Whereas if the number of memory chips in the process of writing operations reaches the fixed number, the write data are transferred after an end of the writing operations to the memory chips in the process of writing operations. An entire electric current during the writing operation of a disk card can be thereby restricted.
Description
- The present invention relates to a nonvolatile semiconductor disk device (hereinafter referred to as a “disk card”) as one of peripheral function extender cards of a personal computer (hereinafter abbreviated to a “PC”), etc., and also relates to writing control to this disk card.
- The disk card as a peripheral device of the PC is stored with data.
- Then, the disk card is capable of holding a content of the storage without requiring a power supply.
- Next, a nonvolatile semiconductor memory such as, e.g., a flash memory is employed as a storage medium of the disk card.
- This nonvolatile semiconductor memory is stored with the data in such a form as to be formatted to a fixed size called a sector as in the case of the disk device like a flexible disk and a hard disk.
- Incidentally, the disk card in a name card size becomes, with increases by leaps in storage capacity of the semiconductor memory, capable of storing the data of several tens of Mega bytes.
- This disk card is used for storing data about a picture photographed by, e.g., a digital camera in the way of utilizing merits of being small in size but large in capacity and of the storage content being held even when switching off the power supply.
- Next, the disk card with a completion of the photography is taken out of the digital camera and set in the PC, and the image data stored thereon can be read and digitally processed.
- FIG. 2 is a diagram showing one example of a conventional disk card.
- This disk card includes an
interface unit 10 connected to ahost 1 such as the digital camera and the PC, a central processing unit (hereinafter abbreviated to a “CPU”) 20 for executing whole control within the disk card by transmitting and receiving a variety of control signals to and from thishost 1, a disk control unit 30 for controlling a transfer of the data to thehost 1, aninternal bus 40 through which to transfer the data inwardly the disk card, and astorage unit 50 for storing the data. - Then, the disk control unit30 has a
buffer memory 31 for temporarily holding sector-basis data given from thehost 1. - The sector contains e.g., 536-bytes data in such a fixed format that a header portion containing data about a validity, etc. of this sector and a correction code for correcting an error are added to, e.g., 512-bytes data.
- The disk control unit30 incorporates a function to write sector-basis data to the
corresponding storage unit 50 via theinternal bus 40 on the basis of an address signal given via theinterface unit 10, and to read the sector-basis data stored in thestorage unit 50. - The
storage unit 50 is constructed of a plurality (e.g., 15 pieces) ofmemory chips 50 a, 50 b, . . . , 50 n connected in common to theinternal bus 40. - Addresses different from each other are allocated to these
memory chips 50 a-50 n. - Then, each of the
memory chips 50 a-50 n has the same construction, and includes abuffer memory 51 for temporarily holding the sector-basis data and anonvolatile semiconductor memory 52 for storing the sector-basis data. - The
nonvolatile semiconductor memory 52 is capable of holding a content of the storage even if a supply of the power supply is stopped. - Each of the
memory chips 50 a-50 n has amemory control unit 53 for controlling a transfer of the sector-basis data between thebuffer memory 51 and thenonvolatile semiconductor memory 52. - Next, in this disk card, when the
host 1 issues a command to write the data, the write data is temporarily held in thebuffer memory 31 within the disk control unit 30 via theinterface unit 10. - The data held in the
buffer memory 31 is transferred to and held in thebuffer memory 51 in one of the memory chips 50 i (however, i=a to n) which corresponds, to the address thereof via theinternal bus 40. - The data held in the
buffer memory 51 in the memory chip 50 i is written to a predetermined storage area in thenonvolatile semiconductor memory 52 under the control of thememory control unit 53. - At this time, a transfer time of the data transferred from the
host 1 to the buffer memory via theinterface unit 10 and thebuffer memory 31, is on the order of several hundred μs. - On the other hand, for instance, a time of several ms is required for writing the data temporarily held in the
buffer memory 51 to thesemiconductor memory 52. - For this purpose, the
storage unit 50 is divided into a plurality ofmemory chips 50 a-50 n, and each memory chip, e.g., 50 a is provided with thebuffer memory 51 and thenonvolatile semiconductor memory 52. - Then, the data is independently written to the
nonvolatile semiconductor memory 52 from each of thebuffer memories 51. With this operation, there can be substantially equivalently executed the writing process to the disk card from thehost 1. - On the other hand, under the control of the
CPU 20, when thehost 1 issues a command to read the data, a reading command is given to thememory chip 50 a stored with the data to be read. - Then, the sector-basis data is read from the corresponding storage area in the
nonvolatile semiconductor memory 52. - The thus read data is temporarily held in the
buffer memory 51 and thereafter held in thebuffer memory 31 within the disk control unit 30 via theinternal bus 40. - The data written to the
buffer memory 31 is further transferred to thehost 1 via theinterface unit 10. - There arise, however, the following problems inherent in the prior art disk card.
- In the disk card, the
storage unit 50 is divided into the plurality ofmemory chips 50 a-50 n in order to substantially equivalently hold an access speed for high-velocity writing and reading processes in theinterface unit 10. - Next, each of the
memory chips 50 a-50 n is provided with thebuffer memory 51. - Then, the disk card is capable of equivalently executing the writing operations at the high speed by executing the writing operations to the
memory chips 50 a-50 n in parallel. - An electric current necessary for the writing operation per memory chip is on the order of, e.g., 15 mA.
- A total operation current, when the number of the
memory chips 50 a-50 n in the process of the simultaneous writing operations increases, becomes large. - Accordingly, only the
storage unit 50 requires a current of approximately 150 mA when ten pieces of memory chips 50 i are in the simultaneous writing operations. - Therefore, the
host 1 must include a power supply having a current capacity allowing for it. - The thus constructed disk card is used not only simply as a peripheral device of the PC but also for storing data about photographed picture in such a way as to be attached to, e.g., a digital camera.
- The digital camera is driven by a battery and therefore has a limit in terms of being supplied with a large current when writing the image data.
- It is a primary object of the present invention, which was contrived to obviate the problems inherent in the prior art described above, to provide a disk card requiring no large current of a power supply by restricting the number of
memory chips 50 a-50 n in the process of simultaneous writing operations. - To accomplish the above object, a nonvolatile semiconductor disk device according to the present invention is a disk card comprising an interface unit for transferring data given from outside, a plurality of memory chips each including a nonvolatile semiconductor memory for storing data and a buffer memory for temporarily holding the data to write the data to the semiconductor memory, and a control unit for outputting the data transferred via the interface unit, reading the data from a corresponding memory chip in accordance with a designation given from outside and outputting the data to the interface unit. The control unit monitors the number of simultaneous writing processes that are simultaneously being executed in the plurality of memory chips, and controls the outputs of the data given from outside to the corresponding memory chips so that the number of simultaneous writing processes does not exceed a predetermined number.
- Next, in the nonvolatile semiconductor disk device, the control unit has a function added thereto, to output the data to the memory chips and thereafter to start monitoring a completion of the writing processes to the memory chips after an elapse of a fixed time substantially corresponding to a necessary writing time in the memory chips.
- Then, the nonvolatile semiconductor disk device is so constructed as to take a card-like configuration as a disk card and to be attachable and detachable to the processor through the interface unit.
- The nonvolatile semiconductor disk device, since the disk card is constructed as described above, exhibits the following operations.
- The control unit, when the data is transferred from the processor via the interface unit, checks the number of memory chips that are now in the process of the writing operations.
- Then, the control unit outputs the data to the relevant memory chips if the number of the memory chips in the writing processes is less than a predetermined number.
- The control unit, if the number of the memory chips in the writing processes is the predetermined number, does not output the data to the relevant memory chips till the number of the simultaneous writing processes becomes less than the predetermined number.
- Then, the control unit outputs the data to the memory chips just when the number of the simultaneous writing processes becomes less than the predetermined number.
- Next, the nonvolatile semiconductor disk device exhibits the following operations.
- The control unit checks the number of the memory chips that are now in the writing processes when the data is transferred from the processor via the interface unit.
- Then, the control unit, if the number of the memory chips in the writing processes is less than the predetermined number, outputs the data to the relevant memory chips.
- Subsequently, the control units, after an elapse of a fixed time substantially corresponding to a necessary write time, starts monitoring whether or not the writing processes are completed.
- On the other hand, the control unit, if the number of the memory chips in the writing processes, does not output the data to the relevant memory chips till the number of the simultaneous operations becomes less than the predetermined number.
- Then, the control unit, if the number of the simultaneous writing operations is less than the predetermined number as a result of monitoring the completion of the writing processes, outputs the data to the memory chips, and the data is written to the semiconductor memory in the memory chip.
- Other objects and advantages of the present invention will become apparent during the following discussion in conjunction with the accompanying drawings, in which:
- FIG. 1 is a diagram showing a construction of a disk card in a first embodiment of the present invention;
- FIG. 2 is a diagram illustrating a construction of a prior art disk card; and
- FIG. 3 is a diagram illustrating a configuration of a disk control unit in the disk card in a second embodiment of the present invention.
- First Embodiment
- FIG. 1 is a diagram showing a construction of a disk card in a first embodiment of the present invention.
- Referring to FIG. 1, the elements common to those of the prior art disk card shown in FIG. 2 are marked with the common numerals.
- This disk card takes a card-like configuration in a name card size enough to be attachable to a digital camera, etc.
- The disk card includes an interface module (e.g., an interface unit)10, control modules (e.g., a
CPU 20 and adisk control unit 30A), an internal bus and astorage unit 50. - The
interface unit 10 is, as in the case of the prior art disk card, connected to ahost 1 such as a digital camera and a PC. - Then, the
interface unit 10 pursuant to, for example, the ATA (Advanced Technology Attachment) Standards defined as hard disk standards proposed by IBM in U.S.A., is connected to thehost 1 and transmits and receives data and a variety of control signals. - A
CPU 20 for controlling the whole units within the disk card and adisk control unit 30A incorporating functions different from those in the prior art, are connected to theinterface unit 10 in the same way with the prior art. - This
disk control unit 30A includes abuffer memory 31, having storage capacity for a plurality of sectors, for temporarily storing sector-basis data (e.g., 536 bytes) given from thehost 1. - Therefore, as far as empty sectors exist in the
buffer memory 31, thedisk control unit 30A is capable of inputting the sector-basis data from the host irrespective of an operating status of thestorage unit 50. - The
disk control unit 30A monitors the number of simultaneous operations ofmemory chips 50 a-50 n, in thestorage unit 50 in addition to the conventional functions described above. - Then, the
disk control unit 30A has a number-of-chips managing unit 32 for controlling so as not to simultaneously execute writing operations to more than a predetermined number of memory chips 50 i (however, i=a−n). - The number-of-
chips managing unit 32 has, e.g., three pieces of unillustrated registers 32 a for registering addresses of the memory chips 50 i that are in the process of writing operations. - The
internal bus 40 is a common bus for transferring the data between thedisk control unit 30A and thestorage unit 50. - Then, the
internal bus 40 is constructed of an address line, a data line and a control line. - The
storage unit 50 consists of a plurality (e.g., 15 pieces) ofmemory chips 50 a-50 n connected in common via the internal bus in the same way with the prior art. - These
memory chips 50 a-50 n, to which addresses different from each other are allocated, each take the same configuration, and respectively have abuffer memory 51 for temporarily storing the sector-basis data and anonvolatile semiconductor memory 52 for storing the sector-basis data. - Each
nonvolatile semiconductor memory 52 has a storage capacity of, e.g., an 8M bits, and contents of the storage are held even if a supply of the power supply is stopped. - Then, each of the
memory chips 50 a-50 n has amemory control unit 53 for controlling a transfer of the sector-basis data between thebuffer memory 51 and thenonvolatile semiconductor memory 52. - Next, operations of the thus constructed disk card will be explained.
- Write data is, when the
host 1 issues a command to write the data, temporarily written to thebuffer memory 31 in thedisk control unit 30A via theinterface unit 10. - The three registers32 a within the number-of-
chips managing unit 32 are registered with the addresses of the memory chips 50 i in the process of the writing operations. - Then, the number-of-
chips managing unit 32 checks contents of these three registers 32 a when the data writing command is given thereto. - If there exists an empty-status register32 a registered with no address, the address of the memory chip 50 i to which the data is to be written is registered in this empty-status register 32 a.
- Subsequently, the write data is outputted to that memory chip50 i.
- Thus, the data writing operation is started in the
memory chip 50 . - After outputting the write data, the
disk control unit 30A periodically monitors statuses of the memory chips 50 i n the process of the writing operations, the addresses of which are registered in the three registers 32 a, thereby monitoring a completion of the writing operation. - In monitoring the status, for instance, a reading command is issued to the memory chip50 i, and, if a response therefrom is a BUSY status, it is judged that the writing operation is uncompleted.
- On the other hand, if the three registers32 a are all in use just when the
host 1 issues the data writing command, and even when executing no writing operation to the data writing target memory chip 50 i, the output of the write data to the memory chip 50 i from thedisk control unit 30A remains stopped till a completion of the writing operations to the memory chips 50 i the addresses of which are registered in the three registers 32 a. - Then, when the completion of the writing operations to the one memory chips is detected by a status monitoring process, the addresses of the memory chips50 i are registered to the empty registers 32 a, and the writing command is given to the memory chips 50 i.
- Thus, the
disk control unit 30A in the disk card in accordance with the first embodiment incorporates the number-of-chips managing unit 32 for monitoring the number of thememory chips 50 a-50 n which operate simultaneously, whereby it never happens that the memory chips 50 i exceeding the number of chips that is preset by the number-of-chips managing unit 32 simultaneously perform the writing operations. - Accordingly, a consumption electric current of the
storage unit 50 that is needed when writing the data to the memory chips 50 i comes to a maximum value corresponding to the number of chips which is set by the number-of-chips managing unit 32. - Hence, there might be such an advantage that the power supply having a large capacity is not required to be prepared for the
processor 1 such as, e.g., a digital camera, etc. - Further, the
disk control unit 30A includes thebuffer memory 31 capable of temporarily holding plural pieces of data given from thehost 1, and therefore, even when the writing operations to the memory chips 50 i are limited, it is feasible to receive the data from thehost 1. An influence on the processing on the side of thehost 1 is thus reduced. - Second Embodiment
- FIG. 3 is a diagram showing a construction of the disk control unit in the disk card in a second embodiment of the present invention.
- Referring to FIG. 3, the components common to those in FIG. 1 are marked with the common numerals.
- A
disk control unit 30B is substitute for thedisk control unit 30A in FIG. 1. - Then, the
disk control unit 30B is constructed by adding amemory control timer 33 to thedisk control unit 30A. - The
memory control timer 33 has acount timer 33 a for counting a necessary write time in the memory chip 50 i. - The
count timer 33 a is a timer, when the disk card executes the writing operation for the first time, for counting the time needed for this writing operation. - An output side of the
count timer 33 a is connected to atime storage register 33 b for storing the time counted by thecount timer 33 a as a time substantially corresponding to the necessary write time. - Then, three pieces of count-
down timers time storage register 33 b, corresponding to the three registers 32 a used for the number-of-chips managing unit 32 managing the number of chips performing the simultaneous writing operations. - The count-
down timers 33 c-33 e count down the necessary write time loaded from thetime storage register 33 b with an elapse of time. - Then, the count-
down timers 33 c-33 e, when values thereof come to “0”, start monitoring the completion of the writing operations to the relevant memory chips 50 i. - In the thus constructed disk card, when the
host 1 issues the data writing command, the write data is temporarily written to thebuffer memory 31 in thedisk control unit 30B via theinterface unit 10. - Just when one of the three registers32 a in the number-of-
chips managing unit 32 is emptied, the address of the writing target memory chip 50 i is registered in thisempty register 32, and the write data is transferred to this memory chip 50 i. - Furthermore, a content of the
time storage register 33 b is loaded into a count-down timer 33 j (however, j=c−e) corresponding to that register 32 a. - With this process, the operation of writing the data starts within the memory chip50 i, and simultaneously the count-down timer 33 j starts counting down.
- When a value of the count-down timer33 j comes to “0”, the
disk control unit 30B is informed of this purport, and thedisk control unit 30B monitors a status of the relevant memory chip 50 i. - Thus, in the disk card in accordance with the second embodiment, the disk control unit30 incorporates the
memory control timer 33, and just when the writing process is completed, thismemory control timer 33 gives a notification. - Accordingly, there is no necessity for monitoring the completion of the writing process to the memory chip50 i within a predetermined time required for the writing process.
- It is therefore of almost no necessity to implement the operation for monitoring the status, which yields such a advantage that the electric power consumed for that operation can be reduced.
- Note that the present invention is not limited to the embodiments discussed above but may be modified in a variety of forms, and there may be, for example, the following modified examples (a)−(e).
- (a) The disk card assumes the card-like configuration in the name card size so as to be attachable to the digital camera, etc., but is not confined to the card-like configuration.
- (b) The
interface unit 10 is not limited to the ATA Standards but may be the one capable of transferring the data in accordance with a given format. - (c) The number of the
memory chips 50 a-50 n, the storage capacity, the transfer speed and the size of the transfer data, are not limited to the numerical values shown in the embodiments. - (d) The number-of-
chips managing unit 32 restricts the number of the memory chips 50 i operating simultaneously to “3”, however, it may be set to an arbitrary number depending on a capacity of the power supply, a data quantity and a necessary write time. - (e) The
memory control timer 33 shown in FIG. 3 is constructed so that thecount timer 33 a counts at first the necessary writing operation time of the memory chip 50 i, however, if thetime storage register 33 b is stored with a rough order of necessary writing operation time, thecount timer 33 a can be omitted. - As discussed above in greater detail, according to the first invention, there is provided the control module for restricting the simultaneous writing operations to the memory chips by managing the output of the write data to the plurality of memory chips. It is therefore possible to prevent the power supply from making a large current flow momentarily therefrom and to thereby reduce the capacity of the power supply.
- According to the second invention, after the necessary write time of the memory chip has elapsed, the completion of the writing operation to that memory chip is monitored. Therefore, the unnecessary operation for monitoring is eliminated, which leads to a decrease in the consumption electric power.
- According to the third invention, the disk card is formed in the card-like shape and can be connected via the interface module to the host such as the digital camera, etc. Hence, the disk card is, when in use, suitably attached to the portable host having a small capacity of the power supply.
- It is apparent that, in this invention, a wide range of different working modes can be formed based on the invention without deviating from the spirit and scope of the invention. This invention is not restricted by its specific working modes being limited by the appended claims.
Claims (4)
1. A nonvolatile semiconductor disk device comprising:
interface means for transferring data to an outside device;
a plurality of memory chips each including a nonvolatile semiconductor memory for storing data transferred from or to said interface means, and a buffer memory for temporarily holding the data to write the data to said nonvolatile semiconductor memory; and
control means for outputting the data transferred from said outside device via said interface means to said memory chip, reading the data from said memory chip and outputting the data to said interface means,
wherein said control means monitors the number of writing processes that are simultaneously being executed in said plurality of memory chips, and controls the outputs of the data to said memory chips so that the number of simultaneous writing processes does not exceed a predetermined value.
2. A nonvolatile semiconductor disk device according to , wherein said control means outputs the data to said memory chips and thereafter starts monitoring whether or not the writing processes to said memory chips are completed after an elapse of a fixed time substantially corresponding to a necessary writing time in said memory chips.
claim 1
3. A nonvolatile semiconductor disk device according to , wherein said control means further includes registers for registering addresses of said memory, chips in the process of the writing operation, and controls the outputs to said memory chips so that the number of simultaneous writing operations does not exceed a predetermined value on the basis of the addresses registered in said registers.
claim 1
4. A nonvolatile semiconductor disk device according to , wherein said control means further includes a memory control timer for counting the time needed for writing to said memory chips, and starts monitoring whether or not the writing operations to said memory chips are completed, with a write time counted by said memory control timer serving as a trigger.
claim 1
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP12615097A JP3821536B2 (en) | 1997-05-16 | 1997-05-16 | Nonvolatile semiconductor disk device |
JP9-126150 | 1997-05-16 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010011319A1 true US20010011319A1 (en) | 2001-08-02 |
US6370628B2 US6370628B2 (en) | 2002-04-09 |
Family
ID=14927925
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/929,423 Expired - Fee Related US6370628B2 (en) | 1997-05-16 | 1997-09-15 | Nonvolatile semiconductor disk device limiting a number of simultaneous transfers and associated control process |
Country Status (6)
Country | Link |
---|---|
US (1) | US6370628B2 (en) |
EP (1) | EP0878755B1 (en) |
JP (1) | JP3821536B2 (en) |
KR (1) | KR100367322B1 (en) |
CN (2) | CN1099678C (en) |
DE (1) | DE69729070T2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100153630A1 (en) * | 2005-07-13 | 2010-06-17 | Samsung Electronics Co., Ltd. | Data storage system with complex memory and method of operating the same |
US20110239009A1 (en) * | 2010-03-26 | 2011-09-29 | Buffalo Inc. | Storage device |
WO2016064554A1 (en) * | 2014-10-20 | 2016-04-28 | Sandisk Enterprise Ip Llc | Storage system power management using controlled execution of pending memory commands |
US9575677B2 (en) | 2014-04-29 | 2017-02-21 | Sandisk Technologies Llc | Storage system power management using controlled execution of pending memory commands |
US9582211B2 (en) | 2014-04-29 | 2017-02-28 | Sandisk Technologies Llc | Throttling command execution in non-volatile memory systems based on power usage |
US9847662B2 (en) | 2014-10-27 | 2017-12-19 | Sandisk Technologies Llc | Voltage slew rate throttling for reduction of anomalous charging current |
US9880605B2 (en) | 2014-10-27 | 2018-01-30 | Sandisk Technologies Llc | Method and system for throttling power consumption |
US9916087B2 (en) | 2014-10-27 | 2018-03-13 | Sandisk Technologies Llc | Method and system for throttling bandwidth based on temperature |
Families Citing this family (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001222504A (en) * | 1999-12-03 | 2001-08-17 | Canon Inc | Electronic equipment, control method for the same and recording medium |
US6426893B1 (en) * | 2000-02-17 | 2002-07-30 | Sandisk Corporation | Flash eeprom system with simultaneous multiple data sector programming and storage of physical block characteristics in other designated blocks |
JP4078010B2 (en) | 2000-03-03 | 2008-04-23 | 株式会社日立グローバルストレージテクノロジーズ | Magnetic disk apparatus and information recording method |
DE10026003A1 (en) * | 2000-05-25 | 2001-12-06 | Bosch Gmbh Robert | stator |
US6684352B1 (en) * | 2000-07-12 | 2004-01-27 | Sun Microsystems, Inc. | Read control system and method for testing word oriented SRAM with macros |
JP4694040B2 (en) * | 2001-05-29 | 2011-06-01 | ルネサスエレクトロニクス株式会社 | Semiconductor memory device |
GB0123416D0 (en) | 2001-09-28 | 2001-11-21 | Memquest Ltd | Non-volatile memory control |
JP4575059B2 (en) * | 2004-07-21 | 2010-11-04 | 株式会社日立製作所 | Storage device |
JP4817836B2 (en) * | 2004-12-27 | 2011-11-16 | 株式会社東芝 | Card and host equipment |
JP2006195569A (en) * | 2005-01-11 | 2006-07-27 | Sony Corp | Memory unit |
KR100621631B1 (en) * | 2005-01-11 | 2006-09-13 | 삼성전자주식회사 | Semiconductor disk controller |
US7793059B2 (en) * | 2006-01-18 | 2010-09-07 | Apple Inc. | Interleaving policies for flash memory |
JP4996277B2 (en) | 2007-02-09 | 2012-08-08 | 株式会社東芝 | Semiconductor memory system |
KR101006748B1 (en) * | 2009-01-29 | 2011-01-10 | (주)인디링스 | Controller for Solid State Disks to Control Simultaneous Switching of Pads |
US8522055B2 (en) | 2010-07-26 | 2013-08-27 | Apple Inc. | Peak power validation methods and systems for non-volatile memory |
US8826051B2 (en) | 2010-07-26 | 2014-09-02 | Apple Inc. | Dynamic allocation of power budget to a system having non-volatile memory and a processor |
US8555095B2 (en) | 2010-07-26 | 2013-10-08 | Apple Inc. | Methods and systems for dynamically controlling operations in a non-volatile memory to limit power consumption |
US20120221767A1 (en) | 2011-02-28 | 2012-08-30 | Apple Inc. | Efficient buffering for a system having non-volatile memory |
US8645723B2 (en) | 2011-05-11 | 2014-02-04 | Apple Inc. | Asynchronous management of access requests to control power consumption |
CN104102599A (en) * | 2013-04-11 | 2014-10-15 | 华邦电子股份有限公司 | Flash memory device and data transmission method |
KR102229970B1 (en) | 2014-06-27 | 2021-03-22 | 삼성전자주식회사 | Solid state drive including nonvolatile memory, random access memory and memory controller |
KR102736157B1 (en) | 2019-07-29 | 2024-12-02 | 삼성전자주식회사 | Method of operating storage device for improving qos latency and storage device performing the same |
DE102020212139A1 (en) * | 2020-09-28 | 2022-03-31 | Robert Bosch Gesellschaft mit beschränkter Haftung | Procedure for updating software |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5526506A (en) * | 1970-12-28 | 1996-06-11 | Hyatt; Gilbert P. | Computer system having an improved memory architecture |
US5293236A (en) | 1991-01-11 | 1994-03-08 | Fuji Photo Film Co., Ltd. | Electronic still camera including an EEPROM memory card and having a continuous shoot mode |
EP0528280B1 (en) | 1991-08-09 | 1997-11-12 | Kabushiki Kaisha Toshiba | Memory card apparatus |
JP3330187B2 (en) * | 1993-05-13 | 2002-09-30 | 株式会社リコー | Memory card |
US5603001A (en) * | 1994-05-09 | 1997-02-11 | Kabushiki Kaisha Toshiba | Semiconductor disk system having a plurality of flash memories |
-
1997
- 1997-05-16 JP JP12615097A patent/JP3821536B2/en not_active Expired - Fee Related
- 1997-09-15 US US08/929,423 patent/US6370628B2/en not_active Expired - Fee Related
- 1997-09-23 DE DE69729070T patent/DE69729070T2/en not_active Expired - Fee Related
- 1997-09-23 EP EP97307412A patent/EP0878755B1/en not_active Expired - Lifetime
- 1997-11-12 KR KR1019970059490A patent/KR100367322B1/en not_active IP Right Cessation
- 1997-12-16 CN CN97125525A patent/CN1099678C/en not_active Expired - Fee Related
- 1997-12-16 CN CNA021558795A patent/CN1516115A/en active Pending
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100153630A1 (en) * | 2005-07-13 | 2010-06-17 | Samsung Electronics Co., Ltd. | Data storage system with complex memory and method of operating the same |
US8812771B2 (en) * | 2005-07-13 | 2014-08-19 | Samsung Electronics Co., Ltd. | Data storage system with complex memory and method of operating the same |
US20110239009A1 (en) * | 2010-03-26 | 2011-09-29 | Buffalo Inc. | Storage device |
US9575677B2 (en) | 2014-04-29 | 2017-02-21 | Sandisk Technologies Llc | Storage system power management using controlled execution of pending memory commands |
US9582211B2 (en) | 2014-04-29 | 2017-02-28 | Sandisk Technologies Llc | Throttling command execution in non-volatile memory systems based on power usage |
WO2016064554A1 (en) * | 2014-10-20 | 2016-04-28 | Sandisk Enterprise Ip Llc | Storage system power management using controlled execution of pending memory commands |
US9847662B2 (en) | 2014-10-27 | 2017-12-19 | Sandisk Technologies Llc | Voltage slew rate throttling for reduction of anomalous charging current |
US9880605B2 (en) | 2014-10-27 | 2018-01-30 | Sandisk Technologies Llc | Method and system for throttling power consumption |
US9916087B2 (en) | 2014-10-27 | 2018-03-13 | Sandisk Technologies Llc | Method and system for throttling bandwidth based on temperature |
Also Published As
Publication number | Publication date |
---|---|
EP0878755A1 (en) | 1998-11-18 |
CN1099678C (en) | 2003-01-22 |
DE69729070T2 (en) | 2004-10-14 |
DE69729070D1 (en) | 2004-06-17 |
JPH10320512A (en) | 1998-12-04 |
CN1516115A (en) | 2004-07-28 |
JP3821536B2 (en) | 2006-09-13 |
US6370628B2 (en) | 2002-04-09 |
KR100367322B1 (en) | 2003-04-21 |
EP0878755B1 (en) | 2004-05-12 |
CN1199899A (en) | 1998-11-25 |
KR19980086416A (en) | 1998-12-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6370628B2 (en) | Nonvolatile semiconductor disk device limiting a number of simultaneous transfers and associated control process | |
US20030177300A1 (en) | Data processing method in high-capacity flash EEPROM card system | |
US11169594B2 (en) | Card and host apparatus | |
JP5519779B2 (en) | Multi-page preparation commands for non-volatile memory systems | |
US6226202B1 (en) | Flash memory card including CIS information | |
EP2427824B1 (en) | Low latency read operation for managed non-volatile memory | |
US6859856B2 (en) | Method and system for a compact flash memory controller | |
US5311441A (en) | Battery powered unit with battery sensor and resume processing control means | |
US7280416B2 (en) | Nonvolatile memory system | |
US20070214376A1 (en) | Apparatus and method for restoring working context | |
EP0973097A1 (en) | Memory and access method | |
US20040049627A1 (en) | Method and system for controlling compact flash memory | |
US9170887B2 (en) | Memory system and controlling method of memory system | |
US20100287329A1 (en) | Partial Page Operations for Non-Volatile Memory Systems | |
JPWO2002052416A1 (en) | Flash memory system | |
US20080002469A1 (en) | Non-volatile memory | |
EP0615193A1 (en) | Memory card device | |
US7725621B2 (en) | Semiconductor device and data transfer method | |
US7657699B2 (en) | Device and method for monitoring operation of a flash memory | |
US20040049628A1 (en) | Multi-tasking non-volatile memory subsystem | |
JP4841069B2 (en) | Storage device | |
JP3728036B2 (en) | Digital camera | |
CN107310274A (en) | Data processing equipment, method, chip and imaging cartridge based on imaging box chip | |
JPH0744468A (en) | Storage device | |
JP2002042479A (en) | Semiconductor memory |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: OKI SEMICONDUCTOR CO., LTD., JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:OKI ELECTRIC INDUSTRY CO., LTD.;REEL/FRAME:022288/0277 Effective date: 20081001 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Expired due to failure to pay maintenance fee |
Effective date: 20140409 |