US20010006843A1 - Method for forming a gate insulating film for semiconductor devices - Google Patents
Method for forming a gate insulating film for semiconductor devices Download PDFInfo
- Publication number
- US20010006843A1 US20010006843A1 US09/750,226 US75022600A US2001006843A1 US 20010006843 A1 US20010006843 A1 US 20010006843A1 US 75022600 A US75022600 A US 75022600A US 2001006843 A1 US2001006843 A1 US 2001006843A1
- Authority
- US
- United States
- Prior art keywords
- insulating film
- taon
- forming
- amorphous taon
- temperature
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28185—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation with a treatment, e.g. annealing, after the formation of the gate insulator and before the formation of the definitive gate conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28176—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation with a treatment, e.g. annealing, after the formation of the definitive gate conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28202—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a nitrogen-containing ambient, e.g. nitride deposition, growth, oxynitridation, NH3 nitridation, N2O oxidation, thermal nitridation, RTN, plasma nitridation, RPN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/681—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
- H10D64/685—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered being perpendicular to the channel plane
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/693—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials
Definitions
- the present invention relates to a method for forming a gate insulating film for a semiconductor device, and in particular to an improved method for forming a gate insulating film for a high integration semiconductor device which has a superior electric property.
- MOSFET metal oxide semiconductor field effect transistor
- the gate electrodes are isolated from the substrate by a thin, high quality, silicon dioxide film that is referred to as the gate oxide or gate insulating film.
- JFET equivalent junction effect transistors
- the silicon dioxide gate insulating film is easily formed by a single and relatively brief thermal oxidation process, making the process generally suitable for even highly integrated semiconductor devices.
- a Ta 2 O 5 film having a higher dielectric constant ( ⁇ of approximately 25) has been used as the gate insulating film for highly integrated memory devices as an alternative to the conventional SiO 2 film.
- the deposited Ta 2 O 5 film has an relatively unstable stoichiometry, vacancy Ta atoms resulting from variations in the composition ratio between the component Ta and O atoms will be present in the thin film.
- various contaminants such as carbon (C), carbon compounds (CH 4 , C 2 H 4 , etc.) and water vapor (H 2 O) may be generated and incorporated into the film. This contaminants are the result of byproduct reactions between the organic metal precursor, such as Ta(OC 2 H 5 ) 5 or Ta(N(CH 3 ) 2 ) 5 , and the reaction gas, typically O 2 or N 2 O, in the deposition chamber.
- the deposited Ta 2 O 5 film is typically subjected to at least one low temperature thermal treatment (for example, a plasma N 2 O or UV-O 3 treatment) and at least one high temperature thermal treatment.
- a low temperature thermal treatment for example, a plasma N 2 O or UV-O 3 treatment
- high temperature thermal treatment for example, a plasma N 2 O or UV-O 3 treatment
- these thermal treatments are, however, rather complicated and can produce in other undesirable results.
- the Ta 2 O 5 can act as a strong oxidizer, it can react with the silicon substrate during the high temperature thermal treatment and form a heterogeneous parasitic oxide film at the interface. This parasitic oxide film degrades the electrical properties of the Ta 2 O 5 gate insulating film and increases the thickness of the gate insulating film.
- a primary object of the present invention is to provide a method for forming a gate insulating film for a semiconductor device that exhibits superior electric properties.
- Another object of the present invention is to provide a method for forming a gate insulating film for a semiconductor device that prevents degradation or deterioration of the electric properties of the resulting semiconductor device.
- Still another object of the present invention is to provide a method for forming a gate insulating film for a semiconductor device that simplifies the fabrication process.
- Still another object of the present invention is to provide a method for forming a gate insulating film for a semiconductor device that can increase the life span of the resulting products.
- the present invention provides a method for forming a gate insulating film for a semiconductor device including the steps of: providing a semiconductor substrate where a field oxide film for defining an active region and a device isolating region has been formed; forming an insulating film containing nitride on the exposed surface of the semiconductor substrate; forming an amorphous TaON insulating film on the insulating film; and crystallizing the amorphous TaON insulating film.
- the present invention provides a method for forming a gate insulating film for a semiconductor device, including the steps of: providing a semiconductor substrate where a field oxide film for defining an active region and a device isolating region has been formed; forming an SiN or SiON film on the exposed surface of the semiconductor substrate; forming an amorphous TaON insulating film on the SiN or SiON film; and crystallizing the amorphous TaON insulating film.
- the present invention also provides a method for forming a gate insulating film for a semiconductor device, including the steps of: providing a semiconductor substrate where a field oxide film for defining an active region and a device isolating region has been formed; forming an insulating film containing nitride on the exposed surface of the semiconductor substrate; forming an amorphous TaON insulating film on the insulating film; and crystallizing the amorphous TaON insulating film according to an annealing process.
- FIGS. 1 to 5 are cross-sectional views illustrating sequential steps of a method for forming a gate insulating film for a semiconductor device in accordance with the present invention.
- a field oxide film 12 is formed on a semiconductor substrate 10 to define an active region and a device isolating region according to a conventional device isolation process such as LOCOS or trench processes.
- a conventional device isolation process such as LOCOS or trench processes.
- the surface of the substrate 10 in the action region is then cleaned, typically using chemicals such as HF, SC- 1 (NH 4 OH mixture in which NH 4 OH+H 2 O 2 +H 2 O is mixtured to a rate of 1:4:20) and/or H 2 SO 4 to remove any natural oxide film, particles, or other contaminants.
- a silicon nitride (Si x N y ; Si-N bond) or silicon oxynitride (SiON) film 14 is formed on the surface of the substrate.
- This film 14 prevents the formation of a heterogeneous oxide film having a low dielectric constant at the interface between the substrate 10 and the gate insulating film during subsequent processing such as the deposition of an amorphous TaON film.
- a suitable Si x Ny( Si-N bond) film may be formed in a low pressure chemical vapor deposition (LPCVD) chamber operating at 200 to 600° C. by forming a plasma and supplying ammonia (NH 3 ) or forming gas (N 2 /H 2 ).
- a SiON film may be formed in the low pressure chemical vapor deposition chamber at 200 to 600° C., by forming a plasma and supplying a mixture of ammonia (NH 3 ) and oxygen (O 2 ) (for example, a ratio of NH 3 :O 2 is 0.5:1 to 10:1, or preferably 3:1 to 5:1) and/or N 2 O gas through a mass flow controller at 10 to 1000 sccm.
- NH 3 ammonia
- O 2 oxygen
- a process of forming SiON film is carried out under a power of 50 to 600 W and a pressure of 0.2 to 10 torr.
- NH 3 is injected into the deposition chamber for an initial period before beginning the injection of the O 2 and/or N 2 O to further suppress formation of a parasitic oxide film on the surface of the substrate 10 .
- the surface of substrate 10 is nitrided (or oxynitrided) at a low temperature of 200 to 600° C. before depositing the amorphous TaON film.
- This nitriding (or oxynitriding) process helps maintain the electric properties the subsequent thin films and resulting device.
- an amorphous TaON film 16 is then deposited on the SiN or SiON film 14 using a LPCVD process.
- a gate insulating film is actually the stacked structure of the SiN or SiON film 14 and amorphous TaON film 16 .
- the TaON film 16 is the product of the reaction between a tantalum-containing organic metal compound, such as Ta(OC 2 H 5 ) 5 or Ta(N(CH 3 ) 2 ) 5 , with reaction gases NH 3 and O 2 at a temperature of 300 to 600° C.
- the absolute and relative flow rates of the, Ta chemical vapor, NH 3 and O 2 gases into the LPCVD chamber are controlled to produce the desired TaON film.
- the process of forming TaON 16 is carried out under Ta source of 3 to 100 mg/min, NH 3 ) of 10 to 1000 sccm and O 2 of 0.1 to 10000 sccm.
- the Ta chemical vapor is typically prepared by injecting a predetermined amount of the Ta compound, either directly or in solution, into an evaporator through a mass flow controller (MFC), and evaporating it at a temperature ranging from 150 to 200° C., a power ranging from 10 to 50 W and a pressure of from 0.15 to 2 torr (in a low pressure process) or from 50 to 300 torr (in a high pressure process).
- MFC mass flow controller
- the deposited TaON film is annealed. This annealing process removes the carbon, carbon compounds, water, and oxygen vacancies present in the thin film and induces crystallization of the amorphous TaON film.
- This annealing process preferably utilizes either a rapid thermal process or an electric furnace to treat the wafer under an atmosphere of N 2 O, O 2 or N 2 for a period of between 0.5 to 30 minutes and at a temperature ranging from 650 to 950° C.
- This annealing process converts and/or removes the carbon-based contaminants as volatile carbon compounds (such as CO, CO 2 , CH 4 , C 2 H 4 ) and induces crystallization of the amorphous TaON film.
- this annealing process corrects other structural defects such as micro cracks and pinholes in the film, thereby improving the overall film homogeneity to provide an improved gate insulating film 16 .
- the surface of the TaON gate insulating film 16 may be nitrided with a plasma treatment in an atmosphere of NH 3 (or N 2 /H 2 ), or oxynitrided in an atmosphere of N 2 O (or a mixture of N 2 and O 2 ), at a temperature ranging from 200 to 600° C.
- This nitriding or oxynitriding process may be performed either in-situ after the deposition of the TaON film or in a subsequent ex-situ process. If the TaON film is subjected to either the nitriding or oxynitriding process, the separate high temperature annealing process (650-900° C.) described above may be skipped.
- the TaON gate insulating film 16 will, however, generally be crystallized during subsequent thermal processing associated with the formation of the gate electrode.
- a doped polysilicon film 18 that will serve as the gate electrode is then formed on the upper portion of the gate insulating film 16 .
- the gate electrode may also include a silicide, such as a W-silicide or a Ti-silicide, that is stacked on the doped polysilicon film 18 to lower the effective gate electrode resistance.
- the doped polysilicon film 18 with or without an additional silicide layer, the TaON gate insulating film 16 and the SiN or SiON film 14 are then patterned and etched using conventional photolithography and etch processes to form the gate structure.
- the remaining portions of the doped polysilicon film 18 a, the TaON gate insulating film 16 a and the SiN or SiON film 14 a comprise the completed gate structure.
- the method for forming the gate insulating film for the semiconductor device in accordance with the present invention provide the following advantages:
- This improvement in dielectric constant allows the physical thickness of the gate insulating film to be increased while simultaneously reducing the electrical thickness when compared with a conventional gate oxide film.
- a gate insulating film according to the present invention increases the resistance of a highly integrated semiconductor device to degraded gate performance or gate failure, thereby improving the life span of resulting products.
- the TaON gate insulating film has a more stable structure, and thus exhibits reduced oxidation reactivity with the silicon substrate and gate electrode.
- the TaON gate insulating film according to the present invention is, therefore, is resistant to externally-applied electric discharges (ESD), provides a high insulation breakdown voltage, and exhibits very low leakage currents.
- the oxidation resistance of the interface between the silicon substrate 10 and the gate insulating film can be increased by nitriding or oxynitriding the surface of the silicon substrate 10 before depositing the TaON gate insulating film. As a result, generation of a heterogeneous oxide film is further suppressed, thereby providing improved interface properties.
- the nitriding or oxynitriding processes of the present invention are performed at lower temperatures of between 200 and 600° C., thereby avoiding degradation of other electric properties. Furthermore, the nitriding or oxynitriding processes of the present invention can be performed in-situ in combination with the TaON deposition, thus eliminating the need for special or separate apparatus and providing additional simplification of the fabrication process.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Chemical & Material Sciences (AREA)
- General Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Formation Of Insulating Films (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Chemical Vapour Deposition (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a method for forming a gate insulating film for a semiconductor device, and in particular to an improved method for forming a gate insulating film for a high integration semiconductor device which has a superior electric property.
- 2. Description of the Background Art
- In general, in a metal oxide semiconductor field effect transistor (MOSFET), the gate electrodes are isolated from the substrate by a thin, high quality, silicon dioxide film that is referred to as the gate oxide or gate insulating film. By insulating the gate electrodes from the substrate, MOSFET devices provide reduced impedance when compared with equivalent junction effect transistors (JFET). In addition, the silicon dioxide gate insulating film is easily formed by a single and relatively brief thermal oxidation process, making the process generally suitable for even highly integrated semiconductor devices.
- However, as the level of integration of semiconductor memory devices has increased, the size of the various components that define a functional unit cell have become even more miniaturized. For a DRAM cell transistor, this has required reductions in both the thickness of the gate insulating film and the gate width. For example, advanced memory devices such as a 256M DRAM generally use a conventional gate insulating film of approximately 50 Åof silicon dioxide that is formed in a wet oxidation process at between 800 and 900° C. to obtain the necessary device properties. The minimum thickness of the silicon dioxide gate insulating film is, however, limited by the need to maintain adequate breakdown resistance and other parametric properties.
- Recently, a Ta2O5 film having a higher dielectric constant (ε of approximately 25) has been used as the gate insulating film for highly integrated memory devices as an alternative to the conventional SiO2 film. However, because the deposited Ta2O5 film has an relatively unstable stoichiometry, vacancy Ta atoms resulting from variations in the composition ratio between the component Ta and O atoms will be present in the thin film. Further, during the deposition of the Ta2O5 gate insulating film various contaminants such as carbon (C), carbon compounds (CH4, C2H4, etc.) and water vapor (H2O) may be generated and incorporated into the film. This contaminants are the result of byproduct reactions between the organic metal precursor, such as Ta(OC2H5)5 or Ta(N(CH3)2)5, and the reaction gas, typically O2 or N2O, in the deposition chamber.
- These contaminants, as well as other ions or radicals present in the film, will result in increased leakage currents and degraded dielectric properties if left untreated. In order to overcome such a disadvantage, the deposited Ta2O5 film is typically subjected to at least one low temperature thermal treatment (for example, a plasma N2O or UV-O3 treatment) and at least one high temperature thermal treatment. These thermal treatments are, however, rather complicated and can produce in other undesirable results. For example, because the Ta2O5 can act as a strong oxidizer, it can react with the silicon substrate during the high temperature thermal treatment and form a heterogeneous parasitic oxide film at the interface. This parasitic oxide film degrades the electrical properties of the Ta2O5 gate insulating film and increases the thickness of the gate insulating film.
- Accordingly, a primary object of the present invention is to provide a method for forming a gate insulating film for a semiconductor device that exhibits superior electric properties.
- Another object of the present invention is to provide a method for forming a gate insulating film for a semiconductor device that prevents degradation or deterioration of the electric properties of the resulting semiconductor device.
- Still another object of the present invention is to provide a method for forming a gate insulating film for a semiconductor device that simplifies the fabrication process.
- Still another object of the present invention is to provide a method for forming a gate insulating film for a semiconductor device that can increase the life span of the resulting products.
- In order to achieve these objects, the present invention provides a method for forming a gate insulating film for a semiconductor device including the steps of: providing a semiconductor substrate where a field oxide film for defining an active region and a device isolating region has been formed; forming an insulating film containing nitride on the exposed surface of the semiconductor substrate; forming an amorphous TaON insulating film on the insulating film; and crystallizing the amorphous TaON insulating film.
- In addition, the present invention provides a method for forming a gate insulating film for a semiconductor device, including the steps of: providing a semiconductor substrate where a field oxide film for defining an active region and a device isolating region has been formed; forming an SiN or SiON film on the exposed surface of the semiconductor substrate; forming an amorphous TaON insulating film on the SiN or SiON film; and crystallizing the amorphous TaON insulating film.
- The present invention also provides a method for forming a gate insulating film for a semiconductor device, including the steps of: providing a semiconductor substrate where a field oxide film for defining an active region and a device isolating region has been formed; forming an insulating film containing nitride on the exposed surface of the semiconductor substrate; forming an amorphous TaON insulating film on the insulating film; and crystallizing the amorphous TaON insulating film according to an annealing process.
- The above objects, and other features and advantages of the present invention will become more apparent in light of the following detailed description and the accompanying figures.
- FIGS.1 to 5 are cross-sectional views illustrating sequential steps of a method for forming a gate insulating film for a semiconductor device in accordance with the present invention.
- Referring to FIG. 1, a
field oxide film 12 is formed on asemiconductor substrate 10 to define an active region and a device isolating region according to a conventional device isolation process such as LOCOS or trench processes. As illustrated in FIG. 2, the surface of thesubstrate 10 in the action region is then cleaned, typically using chemicals such as HF, SC-1 (NH4OH mixture in which NH4OH+H2O2+H2O is mixtured to a rate of 1:4:20) and/or H2SO4 to remove any natural oxide film, particles, or other contaminants. - After the surface of the substrate has been cleaned, a silicon nitride (SixNy; Si-N bond) or silicon oxynitride (SiON)
film 14 is formed on the surface of the substrate. Thisfilm 14 prevents the formation of a heterogeneous oxide film having a low dielectric constant at the interface between thesubstrate 10 and the gate insulating film during subsequent processing such as the deposition of an amorphous TaON film. A suitable SixNy( Si-N bond) film may be formed in a low pressure chemical vapor deposition (LPCVD) chamber operating at 200 to 600° C. by forming a plasma and supplying ammonia (NH3) or forming gas (N2/H2). Alternatively, a SiON film may be formed in the low pressure chemical vapor deposition chamber at 200 to 600° C., by forming a plasma and supplying a mixture of ammonia (NH3) and oxygen (O2) (for example, a ratio of NH3:O2 is 0.5:1 to 10:1, or preferably 3:1 to 5:1) and/or N2O gas through a mass flow controller at 10 to 1000 sccm. - A process of forming SiON film is carried out under a power of 50 to 600 W and a pressure of 0.2 to 10 torr.
- Preferably, in the formation of a SiON film, NH3 is injected into the deposition chamber for an initial period before beginning the injection of the O2 and/or N2O to further suppress formation of a parasitic oxide film on the surface of the
substrate 10. - Thus, in contrast to the conventional method, the surface of
substrate 10 is nitrided (or oxynitrided) at a low temperature of 200 to 600° C. before depositing the amorphous TaON film. This nitriding (or oxynitriding) process helps maintain the electric properties the subsequent thin films and resulting device. - As depicted in FIG. 3, an
amorphous TaON film 16 is then deposited on the SiN or SiONfilm 14 using a LPCVD process. A gate insulating film is actually the stacked structure of the SiN or SiONfilm 14 and amorphous TaONfilm 16. - The TaON
film 16 is the product of the reaction between a tantalum-containing organic metal compound, such as Ta(OC2H5)5 or Ta(N(CH3)2)5, with reaction gases NH3 and O2 at a temperature of 300 to 600° C. The absolute and relative flow rates of the, Ta chemical vapor, NH3 and O2 gases into the LPCVD chamber are controlled to produce the desired TaON film. The process of formingTaON 16 is carried out under Ta source of 3 to 100 mg/min, NH3) of 10 to 1000 sccm and O2 of 0.1 to 10000 sccm. - The Ta chemical vapor is typically prepared by injecting a predetermined amount of the Ta compound, either directly or in solution, into an evaporator through a mass flow controller (MFC), and evaporating it at a temperature ranging from 150 to 200° C., a power ranging from 10 to 50 W and a pressure of from 0.15 to 2 torr (in a low pressure process) or from 50 to 300 torr (in a high pressure process).
- In order to increase the density of the
gate insulating film 16 and reduce the level of impurities, the deposited TaON film is annealed. This annealing process removes the carbon, carbon compounds, water, and oxygen vacancies present in the thin film and induces crystallization of the amorphous TaON film. - This annealing process preferably utilizes either a rapid thermal process or an electric furnace to treat the wafer under an atmosphere of N2O, O2 or N2 for a period of between 0.5 to 30 minutes and at a temperature ranging from 650 to 950° C. This annealing process converts and/or removes the carbon-based contaminants as volatile carbon compounds (such as CO, CO2, CH4, C2H4) and induces crystallization of the amorphous TaON film. In addition to crystallizing the TaON film, this annealing process corrects other structural defects such as micro cracks and pinholes in the film, thereby improving the overall film homogeneity to provide an improved
gate insulating film 16. - In the alternative, the surface of the TaON
gate insulating film 16 may be nitrided with a plasma treatment in an atmosphere of NH3 (or N2/H2), or oxynitrided in an atmosphere of N2O (or a mixture of N2 and O2), at a temperature ranging from 200 to 600° C. This nitriding or oxynitriding process may be performed either in-situ after the deposition of the TaON film or in a subsequent ex-situ process. If the TaON film is subjected to either the nitriding or oxynitriding process, the separate high temperature annealing process (650-900° C.) described above may be skipped. The TaONgate insulating film 16 will, however, generally be crystallized during subsequent thermal processing associated with the formation of the gate electrode. - As illustrated in FIG. 4, a
doped polysilicon film 18 that will serve as the gate electrode is then formed on the upper portion of thegate insulating film 16. The gate electrode may also include a silicide, such as a W-silicide or a Ti-silicide, that is stacked on the dopedpolysilicon film 18 to lower the effective gate electrode resistance. - Referring to FIG. 5, the
doped polysilicon film 18, with or without an additional silicide layer, the TaONgate insulating film 16 and the SiN or SiONfilm 14 are then patterned and etched using conventional photolithography and etch processes to form the gate structure. The remaining portions of thedoped polysilicon film 18 a, the TaONgate insulating film 16 a and the SiN or SiON film 14 a comprise the completed gate structure. - The method for forming the gate insulating film for the semiconductor device in accordance with the present invention provide the following advantages:
- Firstly, the dielectric constant (ε=20˜25) of the TaON film used for the gate insulating film is significantly higher than the conventional SiO2 gate insulating film. This improvement in dielectric constant allows the physical thickness of the gate insulating film to be increased while simultaneously reducing the electrical thickness when compared with a conventional gate oxide film. Thus a gate insulating film according to the present invention increases the resistance of a highly integrated semiconductor device to degraded gate performance or gate failure, thereby improving the life span of resulting products.
- In addition, as compared with the conventional Ta2O5 gate insulating film, the TaON gate insulating film has a more stable structure, and thus exhibits reduced oxidation reactivity with the silicon substrate and gate electrode. The TaON gate insulating film according to the present invention is, therefore, is resistant to externally-applied electric discharges (ESD), provides a high insulation breakdown voltage, and exhibits very low leakage currents.
- Moreover, the oxidation resistance of the interface between the
silicon substrate 10 and the gate insulating film can be increased by nitriding or oxynitriding the surface of thesilicon substrate 10 before depositing the TaON gate insulating film. As a result, generation of a heterogeneous oxide film is further suppressed, thereby providing improved interface properties. - In contrast to conventional nitriding or oxynitriding processes utilizing rapid thermal treatment, the nitriding or oxynitriding processes of the present invention are performed at lower temperatures of between 200 and 600° C., thereby avoiding degradation of other electric properties. Furthermore, the nitriding or oxynitriding processes of the present invention can be performed in-situ in combination with the TaON deposition, thus eliminating the need for special or separate apparatus and providing additional simplification of the fabrication process.
- As the present invention may be embodied in several forms without departing from the spirit or essential characteristics thereof, it should also be understood that the embodiments is not limited to the specific details provided in the foregoing description, unless otherwise specified, but rather should be construed broadly within its spirit and scope as defined in the appended claims. All changes and modifications to the specifically described methods that fall within the meets and bounds of the claims, or equivalences of such meets and bounds are, therefore, intended to be embraced by the appended claims.
Claims (24)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR99-64610 | 1999-12-29 | ||
KR1019990064610A KR100313091B1 (en) | 1999-12-29 | 1999-12-29 | Method of forming gate dielectric layer with TaON |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010006843A1 true US20010006843A1 (en) | 2001-07-05 |
US6303481B2 US6303481B2 (en) | 2001-10-16 |
Family
ID=19631881
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/750,226 Expired - Lifetime US6303481B2 (en) | 1999-12-29 | 2000-12-29 | Method for forming a gate insulating film for semiconductor devices |
Country Status (4)
Country | Link |
---|---|
US (1) | US6303481B2 (en) |
JP (1) | JP4340830B2 (en) |
KR (1) | KR100313091B1 (en) |
TW (1) | TW525262B (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040224531A1 (en) * | 2003-05-09 | 2004-11-11 | Samsung Electronics Co., Ltd. | Method of forming an oxide layer and method of forming an oxinitride layer |
US20050124121A1 (en) * | 2003-12-09 | 2005-06-09 | Rotondaro Antonio L. | Anneal of high-k dielectric using NH3 and an oxidizer |
DE102006009822A1 (en) * | 2006-03-01 | 2007-09-06 | Schott Ag | Process and apparatus for the plasma treatment of akali and alkaline earth surfaces |
US20080136757A1 (en) * | 2006-11-27 | 2008-06-12 | Sharp Kabushiki Kaisha | Semiconductor storage unit, semiconductor device and display device as well as liquid crystal display and image receiving apparatus |
US20080242012A1 (en) * | 2007-03-28 | 2008-10-02 | Sangwoo Pae | High quality silicon oxynitride transition layer for high-k/metal gate transistors |
SG160198A1 (en) * | 2001-08-29 | 2010-04-29 | Tokyo Electron Ltd | Forming method and forming system of insulation film |
Families Citing this family (57)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7554829B2 (en) | 1999-07-30 | 2009-06-30 | Micron Technology, Inc. | Transmission lines for CMOS integrated circuits |
KR100504435B1 (en) * | 1999-12-23 | 2005-07-29 | 주식회사 하이닉스반도체 | Method of forming capacitor in semiconducotr device |
KR20010066386A (en) * | 1999-12-31 | 2001-07-11 | 박종섭 | Method of forming gate electrode of Flash memory |
KR100333375B1 (en) * | 2000-06-30 | 2002-04-18 | 박종섭 | Method for manufacturing gate in semiconductor device |
KR100333376B1 (en) * | 2000-06-30 | 2002-04-18 | 박종섭 | Method for manufacturing gate in semiconductor device |
KR100471405B1 (en) * | 2000-06-30 | 2005-03-08 | 주식회사 하이닉스반도체 | Method forming gate dielectric in semiconductor device |
US6548368B1 (en) * | 2000-08-23 | 2003-04-15 | Applied Materials, Inc. | Method of forming a MIS capacitor |
US6852167B2 (en) | 2001-03-01 | 2005-02-08 | Micron Technology, Inc. | Methods, systems, and apparatus for uniform chemical-vapor depositions |
JP4184686B2 (en) * | 2001-03-28 | 2008-11-19 | 株式会社東芝 | Manufacturing method of semiconductor device |
JP2002313966A (en) * | 2001-04-16 | 2002-10-25 | Yasuo Tarui | Transistor type ferroelectric nonvolatile memory element and method of manufacturing the same |
US6498383B2 (en) * | 2001-05-23 | 2002-12-24 | International Business Machines Corporation | Oxynitride shallow trench isolation and method of formation |
US20020187651A1 (en) * | 2001-06-11 | 2002-12-12 | Reid Kimberly G. | Method for making a semiconductor device |
US6844203B2 (en) | 2001-08-30 | 2005-01-18 | Micron Technology, Inc. | Gate oxides, and methods of forming |
US8026161B2 (en) | 2001-08-30 | 2011-09-27 | Micron Technology, Inc. | Highly reliable amorphous high-K gate oxide ZrO2 |
US6900122B2 (en) | 2001-12-20 | 2005-05-31 | Micron Technology, Inc. | Low-temperature grown high-quality ultra-thin praseodymium gate dielectrics |
US6953730B2 (en) | 2001-12-20 | 2005-10-11 | Micron Technology, Inc. | Low-temperature grown high quality ultra-thin CoTiO3 gate dielectrics |
US6767795B2 (en) * | 2002-01-17 | 2004-07-27 | Micron Technology, Inc. | Highly reliable amorphous high-k gate dielectric ZrOXNY |
TW533534B (en) * | 2002-02-01 | 2003-05-21 | Macronix Int Co Ltd | Manufacturing method of interpoly dielectric layer |
CN100433271C (en) * | 2002-02-21 | 2008-11-12 | 旺宏电子股份有限公司 | Method for manufacturing inter-polysilicon dielectric layer |
US6812100B2 (en) | 2002-03-13 | 2004-11-02 | Micron Technology, Inc. | Evaporation of Y-Si-O films for medium-k dielectrics |
US7045430B2 (en) | 2002-05-02 | 2006-05-16 | Micron Technology Inc. | Atomic layer-deposited LaAlO3 films for gate dielectrics |
US7589029B2 (en) | 2002-05-02 | 2009-09-15 | Micron Technology, Inc. | Atomic layer deposition and conversion |
US7160577B2 (en) | 2002-05-02 | 2007-01-09 | Micron Technology, Inc. | Methods for atomic-layer deposition of aluminum oxides in integrated circuits |
US7135421B2 (en) | 2002-06-05 | 2006-11-14 | Micron Technology, Inc. | Atomic layer-deposited hafnium aluminum oxide |
US7205218B2 (en) | 2002-06-05 | 2007-04-17 | Micron Technology, Inc. | Method including forming gate dielectrics having multiple lanthanide oxide layers |
US7067439B2 (en) | 2002-06-14 | 2006-06-27 | Applied Materials, Inc. | ALD metal oxide deposition process using direct oxidation |
US7193893B2 (en) | 2002-06-21 | 2007-03-20 | Micron Technology, Inc. | Write once read only memory employing floating gates |
US6970370B2 (en) * | 2002-06-21 | 2005-11-29 | Micron Technology, Inc. | Ferroelectric write once read only memory for archival storage |
US7154140B2 (en) | 2002-06-21 | 2006-12-26 | Micron Technology, Inc. | Write once read only memory with large work function floating gates |
US6804136B2 (en) | 2002-06-21 | 2004-10-12 | Micron Technology, Inc. | Write once read only memory employing charge trapping in insulators |
US7221017B2 (en) | 2002-07-08 | 2007-05-22 | Micron Technology, Inc. | Memory utilizing oxide-conductor nanolaminates |
US7221586B2 (en) | 2002-07-08 | 2007-05-22 | Micron Technology, Inc. | Memory utilizing oxide nanolaminates |
US7847344B2 (en) | 2002-07-08 | 2010-12-07 | Micron Technology, Inc. | Memory utilizing oxide-nitride nanolaminates |
US6921702B2 (en) | 2002-07-30 | 2005-07-26 | Micron Technology Inc. | Atomic layer deposited nanolaminates of HfO2/ZrO2 films as gate dielectrics |
US6790791B2 (en) | 2002-08-15 | 2004-09-14 | Micron Technology, Inc. | Lanthanide doped TiOx dielectric films |
US6884739B2 (en) | 2002-08-15 | 2005-04-26 | Micron Technology Inc. | Lanthanide doped TiOx dielectric films by plasma oxidation |
US20040036129A1 (en) * | 2002-08-22 | 2004-02-26 | Micron Technology, Inc. | Atomic layer deposition of CMOS gates with variable work functions |
US6967154B2 (en) | 2002-08-26 | 2005-11-22 | Micron Technology, Inc. | Enhanced atomic layer deposition |
US7199023B2 (en) | 2002-08-28 | 2007-04-03 | Micron Technology, Inc. | Atomic layer deposited HfSiON dielectric films wherein each precursor is independendently pulsed |
US6713358B1 (en) * | 2002-11-05 | 2004-03-30 | Intel Corporation | Method for making a semiconductor device having a high-k gate dielectric |
US7101813B2 (en) * | 2002-12-04 | 2006-09-05 | Micron Technology Inc. | Atomic layer deposited Zr-Sn-Ti-O films |
US6958302B2 (en) | 2002-12-04 | 2005-10-25 | Micron Technology, Inc. | Atomic layer deposited Zr-Sn-Ti-O films using TiI4 |
US7192892B2 (en) | 2003-03-04 | 2007-03-20 | Micron Technology, Inc. | Atomic layer deposited dielectric layers |
US20050233477A1 (en) * | 2004-03-05 | 2005-10-20 | Tokyo Electron Limited | Substrate processing apparatus, substrate processing method, and program for implementing the method |
US8119210B2 (en) | 2004-05-21 | 2012-02-21 | Applied Materials, Inc. | Formation of a silicon oxynitride layer on a high-k dielectric material |
US7588988B2 (en) | 2004-08-31 | 2009-09-15 | Micron Technology, Inc. | Method of forming apparatus having oxide films formed using atomic layer deposition |
US7498247B2 (en) | 2005-02-23 | 2009-03-03 | Micron Technology, Inc. | Atomic layer deposition of Hf3N4/HfO2 films as gate dielectrics |
US7687409B2 (en) | 2005-03-29 | 2010-03-30 | Micron Technology, Inc. | Atomic layer deposited titanium silicon oxide films |
US7662729B2 (en) | 2005-04-28 | 2010-02-16 | Micron Technology, Inc. | Atomic layer deposition of a ruthenium layer to a lanthanide oxide dielectric layer |
US7927948B2 (en) | 2005-07-20 | 2011-04-19 | Micron Technology, Inc. | Devices with nanocrystals and methods of formation |
US7709402B2 (en) | 2006-02-16 | 2010-05-04 | Micron Technology, Inc. | Conductive layers for hafnium silicon oxynitride films |
US7837838B2 (en) | 2006-03-09 | 2010-11-23 | Applied Materials, Inc. | Method of fabricating a high dielectric constant transistor gate using a low energy plasma apparatus |
US7678710B2 (en) | 2006-03-09 | 2010-03-16 | Applied Materials, Inc. | Method and apparatus for fabricating a high dielectric constant transistor gate using a low energy plasma system |
US7645710B2 (en) | 2006-03-09 | 2010-01-12 | Applied Materials, Inc. | Method and apparatus for fabricating a high dielectric constant transistor gate using a low energy plasma system |
US7911004B2 (en) | 2006-06-19 | 2011-03-22 | Nec Corporation | Semiconductor device and manufacturing method of the same |
US7563730B2 (en) | 2006-08-31 | 2009-07-21 | Micron Technology, Inc. | Hafnium lanthanide oxynitride films |
WO2008039845A2 (en) | 2006-09-26 | 2008-04-03 | Applied Materials, Inc. | Fluorine plasma treatment of high-k gate stack for defect passivation |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2072418B (en) * | 1980-03-19 | 1984-03-14 | Olympus Optical Co | Ion sensor and method of manufacturing the same |
JPH05342635A (en) * | 1992-06-15 | 1993-12-24 | Matsushita Electric Ind Co Ltd | Optical information medium |
JP2786071B2 (en) * | 1993-02-17 | 1998-08-13 | 日本電気株式会社 | Method for manufacturing semiconductor device |
JP3334323B2 (en) * | 1994-03-17 | 2002-10-15 | ソニー株式会社 | Method of forming high dielectric film |
KR100207467B1 (en) * | 1996-02-29 | 1999-07-15 | 윤종용 | Method of manufacturing capacitors in semiconductor devices |
TW345742B (en) * | 1997-11-27 | 1998-11-21 | United Microelectronics Corp | Method for producing integrated circuit capacitor |
US20020009861A1 (en) * | 1998-06-12 | 2002-01-24 | Pravin K. Narwankar | Method and apparatus for the formation of dielectric layers |
KR100765682B1 (en) * | 1998-06-19 | 2007-10-11 | 가부시키가이샤 히타치세이사쿠쇼 | Semiconductor device and manufacturing method thereof |
KR100286011B1 (en) * | 1998-08-04 | 2001-04-16 | 황철주 | Method for fabricating capacitor of semiconductor device |
KR100297628B1 (en) * | 1998-10-09 | 2001-08-07 | 황 철 주 | Method for manufacturing semiconductor devices |
JP3326718B2 (en) * | 1999-03-19 | 2002-09-24 | 富士通株式会社 | Method for manufacturing semiconductor device |
US6171900B1 (en) * | 1999-04-15 | 2001-01-09 | Taiwan Semiconductor Manufacturing Company | CVD Ta2O5/oxynitride stacked gate insulator with TiN gate electrode for sub-quarter micron MOSFET |
KR100519514B1 (en) * | 1999-07-02 | 2005-10-07 | 주식회사 하이닉스반도체 | Method of forming capacitor provied with TaON dielectric layer |
KR100338110B1 (en) * | 1999-11-09 | 2002-05-24 | 박종섭 | Method of manufacturing a capacitor in a semiconductor device |
-
1999
- 1999-12-29 KR KR1019990064610A patent/KR100313091B1/en not_active IP Right Cessation
-
2000
- 2000-12-25 JP JP2000391982A patent/JP4340830B2/en not_active Expired - Fee Related
- 2000-12-27 TW TW089127924A patent/TW525262B/en not_active IP Right Cessation
- 2000-12-29 US US09/750,226 patent/US6303481B2/en not_active Expired - Lifetime
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
SG160198A1 (en) * | 2001-08-29 | 2010-04-29 | Tokyo Electron Ltd | Forming method and forming system of insulation film |
US7521375B2 (en) | 2003-05-09 | 2009-04-21 | Samsung Electronics Co., Ltd. | Method of forming an oxinitride layer |
US20040224531A1 (en) * | 2003-05-09 | 2004-11-11 | Samsung Electronics Co., Ltd. | Method of forming an oxide layer and method of forming an oxinitride layer |
US7297620B2 (en) | 2003-05-09 | 2007-11-20 | Samsung Electronics Co., Ltd. | Method of forming an oxide layer including increasing the temperature during oxidation |
US20080090424A1 (en) * | 2003-05-09 | 2008-04-17 | Samsung Electronics Co., Ltd. | Method of forming an oxinitride layer |
US20050124121A1 (en) * | 2003-12-09 | 2005-06-09 | Rotondaro Antonio L. | Anneal of high-k dielectric using NH3 and an oxidizer |
US20070232066A1 (en) * | 2006-03-01 | 2007-10-04 | Schott Ag | Method and device for the plasma treatment of surfaces containing alkali and alkaline-earth metals |
DE102006009822A1 (en) * | 2006-03-01 | 2007-09-06 | Schott Ag | Process and apparatus for the plasma treatment of akali and alkaline earth surfaces |
DE102006009822B4 (en) * | 2006-03-01 | 2013-04-18 | Schott Ag | Process for the plasma treatment of glass surfaces, their use and glass substrate and its use |
US8673406B2 (en) | 2006-03-01 | 2014-03-18 | Schott Ag | Method and device for the plasma treatment of surfaces containing alkali and alkaline-earth metals |
US20080136757A1 (en) * | 2006-11-27 | 2008-06-12 | Sharp Kabushiki Kaisha | Semiconductor storage unit, semiconductor device and display device as well as liquid crystal display and image receiving apparatus |
US8059080B2 (en) * | 2006-11-27 | 2011-11-15 | Sharp Kabushiki Kaisha | Semiconductor storage unit, semiconductor device and display device as well as liquid crystal display and image receiving apparatus |
US20080242012A1 (en) * | 2007-03-28 | 2008-10-02 | Sangwoo Pae | High quality silicon oxynitride transition layer for high-k/metal gate transistors |
Also Published As
Publication number | Publication date |
---|---|
JP2001257208A (en) | 2001-09-21 |
JP4340830B2 (en) | 2009-10-07 |
US6303481B2 (en) | 2001-10-16 |
KR100313091B1 (en) | 2001-11-07 |
KR20010064414A (en) | 2001-07-09 |
TW525262B (en) | 2003-03-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6303481B2 (en) | Method for forming a gate insulating film for semiconductor devices | |
JP3937892B2 (en) | Thin film forming method and semiconductor device manufacturing method | |
US6797599B2 (en) | Gate structure and method | |
US7737511B2 (en) | Semiconductor device and method of manufacturing the same | |
US6355519B1 (en) | Method for fabricating capacitor of semiconductor device | |
US7102875B2 (en) | Capacitor with aluminum oxide and lanthanum oxide containing dielectric structure and fabrication method thereof | |
JP2003008011A (en) | Semiconductor device and its manufacturing method | |
JP2008277844A (en) | Insulating film formation method | |
KR101078498B1 (en) | Manufacturing method of insulator thin film | |
KR100335775B1 (en) | Method of manufacturing a capacitor in a semiconductor device | |
US20040011279A1 (en) | Method of manufacturing semiconductor device | |
US7476916B2 (en) | Semiconductor device having a mis-type fet, and methods for manufacturing the same and forming a metal oxide film | |
KR20010008527A (en) | Forming method of capacitor with TaON thin film | |
US20020001932A1 (en) | Method for forming a gate for semiconductor devices | |
US7371670B2 (en) | Method for forming a (TaO)1-x(TiO)xN dielectric layer in a semiconductor device | |
JPH08125197A (en) | Method and system for fabricating semiconductor device | |
KR20000042429A (en) | Method for manufacturing ferroelectric capacitor of semiconductor device | |
KR100600292B1 (en) | Capacitor Manufacturing Method of Semiconductor Device | |
KR100351253B1 (en) | Method of manufacturing a capacitor in a semiconductor device | |
KR100650758B1 (en) | Gate Forming Method of Semiconductor Device | |
KR100650756B1 (en) | Gate Forming Method of Semiconductor Device | |
KR100721203B1 (en) | Semiconductor device having ternary oxide gate insulating film and method of manufacturing the same | |
KR100745073B1 (en) | Semiconductor Device Having Hafnium Niobium Oxide (HVNWO) Gate Insulating Film And Manufacturing Method Thereof | |
KR20060007676A (en) | Method for formig gate of semiconductor device | |
JP2006060155A (en) | Semiconductor device and its manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HYUNDAI ELECTRONICS INDUSTRIES, CO., LTD., KOREA, Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PARK, DONG SU;REEL/FRAME:011588/0328 Effective date: 20001218 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 12 |