US20010003674A1 - Method of manufacturing bottom electrode of capacitor - Google Patents
Method of manufacturing bottom electrode of capacitor Download PDFInfo
- Publication number
- US20010003674A1 US20010003674A1 US09/348,408 US34840899A US2001003674A1 US 20010003674 A1 US20010003674 A1 US 20010003674A1 US 34840899 A US34840899 A US 34840899A US 2001003674 A1 US2001003674 A1 US 2001003674A1
- Authority
- US
- United States
- Prior art keywords
- dielectric layer
- forming
- layer
- trench
- bottom electrode
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000003990 capacitor Substances 0.000 title claims abstract description 20
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 14
- 239000000758 substrate Substances 0.000 claims abstract description 16
- 238000000034 method Methods 0.000 claims description 39
- 238000005530 etching Methods 0.000 claims description 17
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 6
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 6
- 238000005229 chemical vapour deposition Methods 0.000 claims description 5
- 230000000149 penetrating effect Effects 0.000 claims description 4
- 238000001312 dry etching Methods 0.000 claims description 3
- 238000001039 wet etching Methods 0.000 claims description 3
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 2
- 238000005498 polishing Methods 0.000 claims description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 17
- 229920005591 polysilicon Polymers 0.000 description 17
- 238000000206 photolithography Methods 0.000 description 10
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 4
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000005755 formation reaction Methods 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000007423 decrease Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/01—Manufacture or treatment
- H10D1/041—Manufacture or treatment of capacitors having no potential barriers
- H10D1/042—Manufacture or treatment of capacitors having no potential barriers using deposition processes to form electrode extensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/68—Capacitors having no potential barriers
- H10D1/692—Electrodes
- H10D1/711—Electrodes having non-planar surfaces, e.g. formed by texturisation
- H10D1/716—Electrodes having non-planar surfaces, e.g. formed by texturisation having vertical extensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/31—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
- H10B12/315—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor with the capacitor higher than a bit line
Definitions
- the present invention relates to a method of manufacturing a semiconductor device. More particularly, the present invention relates to a method of manufacturing a bottom electrode of a capacitor.
- DRAM Dynamic random access memory
- the conventional memory cell composed of three transistors is replaced by a current memory cell which is composed of a transistor series-coupled to a capacitor.
- the capacitor is used to store charges that are digital data. The more the capacitance is, the less the loss of digital data is. In addition to increasing the dielectric constant of the capacitor dielectric layer and decreasing the thickness of the capacitor dielectric layer, the area of the capacitor is increased to enhance the capacitance.
- FIG. 1A is schematic, cross-sectional view of a conventional bottom electrode of a DRAM capacitor.
- the method of manufacturing a bottom electrode 114 comprises forming a dielectric layer 106 over a substrate 100 including a dielectric layer 102 and a contact pad 104 .
- the contact pad 104 is electrically coupled to a source/drain region (not shown) formed in the substrate 100 .
- bit lines 108 and a dielectric layer 110 are formed on the dielectric layer 106 in sequence, wherein the dielectric layer 110 fills the spaces between the bit lines 108 and covers the bit lines 108 .
- a photolithography and etching process is performed to define the dielectric layers 108 and 106 and to form a node contact hole 112 .
- the node contact hole 112 penetrates through the dielectric layers 108 and 106 and exposes a portion of the contact pad 104 .
- a polysilicon layer (not shown) is formed over the substrate 100 and fills the node contact hole 112 .
- a portion of the polysilicon layer is removed until the surface of the dielectric layer 108 is exposed and a node contact 112 a is formed in the node contact hole 112 .
- a polysilicon layer (not shown) is formed over the substrate 100 .
- a polysilicon photolithography and etching process is performed to form a bottom electrode 114 electrically coupled to the contact pad 104 through the node contact 112 a.
- the invention provides a method of manufacturing a bottom electrode of a capacitor.
- a substrate is provided.
- the substrate has a contact pad formed thereon, a first dielectric layer formed on the contact pad, and a node contact penetrating through the first dielectric layer and electrically coupled to the contact pad.
- a second dielectric layer is formed on the first dielectric layer and the node contact.
- a third dielectric layer is formed on the second dielectric layer.
- a fourth dielectric layer is formed on the third dielectric layer.
- a trench is formed to penetrate through the fourth, the third and the second dielectric layer and to expose a surface of the node contact.
- a conductive layer is formed on the fourth dielectric layer and a sidewall and a bottom of the trench.
- a fifth dielectric layer is formed on the conductive layer, wherein the fifth dielectric layer fills the trench. A portion of the fifth dielectric layer and a portion of the conductive layer are removed until a surface of the fourth dielectric layer is exposed. The remaining fifth dielectric layer and the fourth dielectric layer are removed.
- the invention provides a method of manufacturing a bottom electrode of a capacitor. Since the thickness of the fourth dielectric layer can be varied with the height of the bottom electrode, the structure of the bottom electrode is relatively firm. Therefore, the invention can overcome the problem of the bottom electrode collapsing. Incidentally, in the invention, because the trench is formed in the fourth dielectric layer before the conductive layer is formed, it is unnecessary to perform the polysilicon photolithography and etching process. Hence, the problem due to the difficult-to-control polysilicon photolithography and etching process can be overcome.
- FIG. 1A is schematic, cross-sectional view of a conventional bottom electrode of a DRAM capacitor.
- FIGS. 2A through 2E are schematic, cross-sectional views of the process for manufacturing a bottom electrode of a capacitor in a preferred embodiment according to the invention.
- FIGS. 2A through 2E are schematic, cross-sectional views of the process for manufacturing a bottom electrode of a capacitor in a preferred embodiment according to the invention.
- a substrate 200 having semiconductor devices (not shown) formed therein is provided, wherein the semiconductor devices comprise isolation regions, source/drain region and gate structure.
- the substrate 200 further comprises a dielectric layer 202 including contact pads 204 , a dielectric layer 206 , bit lines 208 and a dielectric layer 210 filling the spaces between the bit lines 208 .
- the contact pads 204 are electrically coupled to the source/drain region in the substrate 200 .
- the dielectric layer 210 can be formed from silicon oxide by chemical vapor deposition, for example.
- a node contact hole 212 is formed to penetrate through the dielectric layers 210 and 206 and exposes a portion of the contact pad 204 .
- a node contact 212 a is formed in the node contact hole 212 and fills the node contact hole 212 .
- the node contact 212 a is electrically coupled to the source/drain region (not shown) through the contact pad 204 .
- the method of forming the node contact 212 a comprises forming a conductive layer (not shown) over the substrate 200 , wherein the conductive layer fills the node contact hole 212 .
- a portion of the conductive layer is removed until the surface of the dielectric layer 210 is exposed.
- the method of removing a portion of the conductive layer can be chemical-mechanical polishing (CMP) or etching back, for example.
- the material of the node contact 212 a can be polysilicon, for example.
- dielectric layers 214 , 216 and 218 are formed on the dielectric layer 210 and the node contact 212 a in sequence.
- the dielectric layer 214 can be formed from silicon oxide by CVD.
- the method of forming the dielectric layer 214 includes low pressure chemical vapor deposition (LPCVD) or plasma-enhanced chemical vapor deposition (PECVD).
- the thickness of the dielectric layer 214 can be varied with the height of the subsequently formed bottom electrode.
- the dielectric layer 216 serves as a mask layer in subsequent etching process.
- the dielectric layer 216 can be formed from silicon nitride by LPCVD or PECVD and the thickness of the dielectric layer 216 is about 200-500 angstroms, for example. Preferably, the thickness of the dielectric layer 216 is about 300 angstroms. Furthermore, the etching rate of the dielectric layer 218 is different from that of the dielectric layer 216 , and the dielectric layer 218 can be formed from silicon oxide by CVD, for example. Preferably, the method of forming the dielectric layer 218 comprises LPCVD or PECVD.
- the dielectric layers 218 , 218 and 214 are patterned to form a trench 220 penetrating through the dielectric layers 218 , 216 and 214 .
- the dielectric layers 218 , 216 and 214 penetrated through by the trench 220 are respectively denoted as dielectric layers 218 a , 216 a and 214 a .
- the trench 220 exposes the surface of the node contact 212 and a portion of the dielectric layer 210 .
- a conductive layer 222 is formed on the dielectric layer 218 a , the sidewall and the bottom surface of the trench 220 .
- the conductive layer 222 can be formed from polysilicon by CVD, for example.
- a dielectric layer 224 is formed on the conductive layer 222 and fills the trench 220 .
- the dielectric layer 220 can be formed from silicon oxide by CVD, for example.
- a portion of the conductive layer 222 and a portion of the dielectric layer 224 are removed until the surface of the dielectric layer 218 a is exposed.
- the remaining conductive layer 222 and the remaining dielectric layer 224 are respectively denoted as a conductive layer 222 a and a dielectric layer 224 a .
- the method of removing the portion of the conductive layer 222 and the portion of the dielectric layer 224 can be CMP or etching back, for example.
- the dielectric layers 218 a and 224 a are removed, with the dielectric layer 216 a serving as a mask layer, until a portion of the conductive layer 220 a located at the bottom of the trench 220 is exposed.
- the conductive layer 222 a forms a crown-type bottom electrode of a capacitor.
- the crown-type bottom electrode is electrically coupled to the source/drain region in the substrate 200 through the node contact 212 and contact pad 204 .
- the method of removing the dielectric layers 218 a and 224 a can be dry etching or wet etching, for example.
- the crown-type bottom electrode is formed without performing the polysilicon photolithography and etching process, so that the problem of the short caused by the polysilicon remaining on the dielectric layer after the difficult-to-control polysilicon photolithography and etching process is performed can be overcome.
- the subsequent manufacturing processes such as the performance of the hemispherical grained process and the formations of the capacitor dielectric film and upper electrode, are performed to finish the formation of the capacitor of a DRAM.
- the subsequent manufacturing processes are well known by people skilled in the art, so that those processes will not be further described here.
- the thickness of the dielectric layer 214 a can be varied with the height of the bottom electrode, the structure of the bottom electrode is relatively firm. Therefore, the invention can overcome the problem of the bottom electrode collapsing caused by the cross-sectional area of the bottom of the bottom electrode being smaller than that of the upper the bottom electrode.
- the invention because the trench is formed in the dielectric layer before the bottom electrode is formed, it is unnecessary to perform the polysilicon photolithography and etching process. Hence, the problem of polysilicon remaining on the dielectric layer due to the difficult-to-control polysilicon photolithography and etching process can be overcome.
- the surface area of the bottom electrode in the invention is larger than that of the conventional bottom electrode, so that the capacitance can be greatly increased.
Landscapes
- Semiconductor Memories (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- 1. Field of Invention
- The present invention relates to a method of manufacturing a semiconductor device. More particularly, the present invention relates to a method of manufacturing a bottom electrode of a capacitor.
- 2. Description of Related Art
- Dynamic random access memory (DRAM) is applied broadly in the field of integrated circuits devices, and more importantly, in the electronics industry. DRAMs with higher capacitance are necessary for the development of the industry. In order to simplify the circuit constitution and to increase the density of the device, the conventional memory cell composed of three transistors is replaced by a current memory cell which is composed of a transistor series-coupled to a capacitor.
- The capacitor is used to store charges that are digital data. The more the capacitance is, the less the loss of digital data is. In addition to increasing the dielectric constant of the capacitor dielectric layer and decreasing the thickness of the capacitor dielectric layer, the area of the capacitor is increased to enhance the capacitance.
- FIG. 1A is schematic, cross-sectional view of a conventional bottom electrode of a DRAM capacitor. As shown in FIG. 1, the method of manufacturing a
bottom electrode 114 comprises forming adielectric layer 106 over asubstrate 100 including adielectric layer 102 and acontact pad 104. Thecontact pad 104 is electrically coupled to a source/drain region (not shown) formed in thesubstrate 100. After that,bit lines 108 and adielectric layer 110 are formed on thedielectric layer 106 in sequence, wherein thedielectric layer 110 fills the spaces between thebit lines 108 and covers thebit lines 108. Thereafter, a photolithography and etching process is performed to define thedielectric layers node contact hole 112. Thenode contact hole 112 penetrates through thedielectric layers contact pad 104. Then, a polysilicon layer (not shown) is formed over thesubstrate 100 and fills thenode contact hole 112. After that, a portion of the polysilicon layer is removed until the surface of thedielectric layer 108 is exposed and anode contact 112 a is formed in thenode contact hole 112. A polysilicon layer (not shown) is formed over thesubstrate 100. A polysilicon photolithography and etching process is performed to form abottom electrode 114 electrically coupled to thecontact pad 104 through thenode contact 112 a. - Since it is difficult to control the polysilicon photolithography and etching process, polysilicon material easily remains on the surface of the
dielectric layer 110, which leads to the problem of a short in the capacitor. Moreover, the cross-sectional area of thebottom electrode 114 decreases from the top of thebottom electrode 114 to the bottom of the bottom electrode 114 (as shown in FIG. 1) because the polysilicon photolithography and etching process is difficult to control. Therefore, the bottom electrode will collapse in the subsequent manufacturing process. - The invention provides a method of manufacturing a bottom electrode of a capacitor. A substrate is provided. The substrate has a contact pad formed thereon, a first dielectric layer formed on the contact pad, and a node contact penetrating through the first dielectric layer and electrically coupled to the contact pad. A second dielectric layer is formed on the first dielectric layer and the node contact. A third dielectric layer is formed on the second dielectric layer. A fourth dielectric layer is formed on the third dielectric layer. A trench is formed to penetrate through the fourth, the third and the second dielectric layer and to expose a surface of the node contact. A conductive layer is formed on the fourth dielectric layer and a sidewall and a bottom of the trench. A fifth dielectric layer is formed on the conductive layer, wherein the fifth dielectric layer fills the trench. A portion of the fifth dielectric layer and a portion of the conductive layer are removed until a surface of the fourth dielectric layer is exposed. The remaining fifth dielectric layer and the fourth dielectric layer are removed.
- As embodied and broadly described herein, the invention provides a method of manufacturing a bottom electrode of a capacitor. Since the thickness of the fourth dielectric layer can be varied with the height of the bottom electrode, the structure of the bottom electrode is relatively firm. Therefore, the invention can overcome the problem of the bottom electrode collapsing. Incidentally, in the invention, because the trench is formed in the fourth dielectric layer before the conductive layer is formed, it is unnecessary to perform the polysilicon photolithography and etching process. Hence, the problem due to the difficult-to-control polysilicon photolithography and etching process can be overcome.
- It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings,
- FIG. 1A is schematic, cross-sectional view of a conventional bottom electrode of a DRAM capacitor; and
- FIGS. 2A through 2E are schematic, cross-sectional views of the process for manufacturing a bottom electrode of a capacitor in a preferred embodiment according to the invention.
- FIGS. 2A through 2E are schematic, cross-sectional views of the process for manufacturing a bottom electrode of a capacitor in a preferred embodiment according to the invention.
- As shown in FIG. 2A, a
substrate 200 having semiconductor devices (not shown) formed therein is provided, wherein the semiconductor devices comprise isolation regions, source/drain region and gate structure. Thesubstrate 200 further comprises adielectric layer 202 includingcontact pads 204, adielectric layer 206,bit lines 208 and adielectric layer 210 filling the spaces between thebit lines 208. Thecontact pads 204 are electrically coupled to the source/drain region in thesubstrate 200. Thedielectric layer 210 can be formed from silicon oxide by chemical vapor deposition, for example. Anode contact hole 212 is formed to penetrate through thedielectric layers contact pad 204. Anode contact 212 a is formed in thenode contact hole 212 and fills thenode contact hole 212. Thenode contact 212 a is electrically coupled to the source/drain region (not shown) through thecontact pad 204. The method of forming thenode contact 212 a comprises forming a conductive layer (not shown) over thesubstrate 200, wherein the conductive layer fills thenode contact hole 212. A portion of the conductive layer is removed until the surface of thedielectric layer 210 is exposed. The method of removing a portion of the conductive layer can be chemical-mechanical polishing (CMP) or etching back, for example. The material of thenode contact 212 a can be polysilicon, for example. - As shown in FIG. 2B,
dielectric layers dielectric layer 210 and thenode contact 212 a in sequence. Thedielectric layer 214 can be formed from silicon oxide by CVD. Preferably, the method of forming thedielectric layer 214 includes low pressure chemical vapor deposition (LPCVD) or plasma-enhanced chemical vapor deposition (PECVD). Moreover, the thickness of thedielectric layer 214 can be varied with the height of the subsequently formed bottom electrode. Thedielectric layer 216 serves as a mask layer in subsequent etching process. Additionally, thedielectric layer 216 can be formed from silicon nitride by LPCVD or PECVD and the thickness of thedielectric layer 216 is about 200-500 angstroms, for example. Preferably, the thickness of thedielectric layer 216 is about 300 angstroms. Furthermore, the etching rate of thedielectric layer 218 is different from that of thedielectric layer 216, and thedielectric layer 218 can be formed from silicon oxide by CVD, for example. Preferably, the method of forming thedielectric layer 218 comprises LPCVD or PECVD. - As shown in FIG. 2C, the
dielectric layers trench 220 penetrating through thedielectric layers dielectric layers trench 220 are respectively denoted asdielectric layers trench 220 exposes the surface of thenode contact 212 and a portion of thedielectric layer 210. Aconductive layer 222 is formed on thedielectric layer 218 a, the sidewall and the bottom surface of thetrench 220. Theconductive layer 222 can be formed from polysilicon by CVD, for example. Adielectric layer 224 is formed on theconductive layer 222 and fills thetrench 220. Thedielectric layer 220 can be formed from silicon oxide by CVD, for example. - As shown in FIG. 2D, a portion of the
conductive layer 222 and a portion of thedielectric layer 224 are removed until the surface of thedielectric layer 218 a is exposed. Hence, the remainingconductive layer 222 and the remainingdielectric layer 224 are respectively denoted as aconductive layer 222 a and adielectric layer 224 a. The method of removing the portion of theconductive layer 222 and the portion of thedielectric layer 224 can be CMP or etching back, for example. - As shown in FIG. 2E, the
dielectric layers dielectric layer 216 a serving as a mask layer, until a portion of theconductive layer 220 a located at the bottom of thetrench 220 is exposed. Theconductive layer 222 a forms a crown-type bottom electrode of a capacitor. The crown-type bottom electrode is electrically coupled to the source/drain region in thesubstrate 200 through thenode contact 212 andcontact pad 204. The method of removing thedielectric layers - After the crown-type bottom electrode is formed, the subsequent manufacturing processes, such as the performance of the hemispherical grained process and the formations of the capacitor dielectric film and upper electrode, are performed to finish the formation of the capacitor of a DRAM. The subsequent manufacturing processes are well known by people skilled in the art, so that those processes will not be further described here.
- Since the thickness of the
dielectric layer 214 a can be varied with the height of the bottom electrode, the structure of the bottom electrode is relatively firm. Therefore, the invention can overcome the problem of the bottom electrode collapsing caused by the cross-sectional area of the bottom of the bottom electrode being smaller than that of the upper the bottom electrode. Incidentally, in the invention, because the trench is formed in the dielectric layer before the bottom electrode is formed, it is unnecessary to perform the polysilicon photolithography and etching process. Hence, the problem of polysilicon remaining on the dielectric layer due to the difficult-to-control polysilicon photolithography and etching process can be overcome. Furthermore, the surface area of the bottom electrode in the invention is larger than that of the conventional bottom electrode, so that the capacitance can be greatly increased. - It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Claims (18)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/348,408 US6368971B2 (en) | 1999-07-07 | 1999-07-07 | Method of manufacturing bottom electrode of capacitor |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/348,408 US6368971B2 (en) | 1999-07-07 | 1999-07-07 | Method of manufacturing bottom electrode of capacitor |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010003674A1 true US20010003674A1 (en) | 2001-06-14 |
US6368971B2 US6368971B2 (en) | 2002-04-09 |
Family
ID=23367914
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/348,408 Expired - Fee Related US6368971B2 (en) | 1999-07-07 | 1999-07-07 | Method of manufacturing bottom electrode of capacitor |
Country Status (1)
Country | Link |
---|---|
US (1) | US6368971B2 (en) |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0582747A (en) * | 1991-09-19 | 1993-04-02 | Fujitsu Ltd | Semiconductor device |
US5937294A (en) * | 1995-08-11 | 1999-08-10 | Micron Technology, Inc. | Method for making a container capacitor with increased surface area |
JPH1022476A (en) * | 1996-07-02 | 1998-01-23 | Sony Corp | Capacitive element |
US5849624A (en) * | 1996-07-30 | 1998-12-15 | Mircon Technology, Inc. | Method of fabricating a bottom electrode with rounded corners for an integrated memory cell capacitor |
TW427014B (en) * | 1997-12-24 | 2001-03-21 | United Microelectronics Corp | The manufacturing method of the capacitors of DRAM |
US5895250A (en) * | 1998-06-11 | 1999-04-20 | Vanguard International Semiconductor Corporation | Method of forming semicrown-shaped stacked capacitors for dynamic random access memory |
-
1999
- 1999-07-07 US US09/348,408 patent/US6368971B2/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US6368971B2 (en) | 2002-04-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5998257A (en) | Semiconductor processing methods of forming integrated circuitry memory devices, methods of forming capacitor containers, methods of making electrical connection to circuit nodes and related integrated circuitry | |
JP4572020B2 (en) | Capacitor manufacturing method for integrated circuit device using CMP blocking film | |
US6740923B2 (en) | Capacitor structure | |
US20060194432A1 (en) | Methods of fabricating integrated circuit devices having self-aligned contact structures | |
US6444405B1 (en) | Method of forming conductive layers in the trenches or through holes made in an insulating film on a semiconductors substrate | |
US6177307B1 (en) | Process of planarizing crown capacitor for integrated circuit | |
JPH0997878A (en) | Semiconductor device and its manufacture | |
US6291850B1 (en) | Structure of cylindrical capacitor electrode with layer of hemispherical grain silicon | |
US6709915B2 (en) | Methods of fabricating integrated circuit memory devices | |
US5952039A (en) | Method for manufacturing DRAM capacitor | |
JP2917912B2 (en) | Semiconductor memory device and method of manufacturing the same | |
US6001682A (en) | Method of fabricating cylinder capacitors | |
US5981337A (en) | Method of fabricating stack capacitor | |
JPH09232542A (en) | Semiconductor device and manufacturing method thereof | |
US6258663B1 (en) | Method for forming storage node | |
US6368971B2 (en) | Method of manufacturing bottom electrode of capacitor | |
US5989954A (en) | Method for forming a cylinder capacitor in the dram process | |
CN114256153A (en) | Semiconductor structure forming method and semiconductor structure | |
US5712812A (en) | Semiconductor memory device with stacked capacitor structure | |
JP2000332213A (en) | Method for manufacturing semiconductor device | |
US6204108B1 (en) | Method of fabricating a dynamic random access memory capacitor | |
JPH11261023A (en) | Semiconductor device and its manufacture | |
US20040108534A1 (en) | Semiconductor device and manufacturing method for the same | |
JPH07254648A (en) | Semiconductor memory and fabrication thereof | |
JPH1084090A (en) | Semiconductor memory and its manufacture |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHIEN, SUN-CHIEH;KUO, CHIEN-LI;LIAO, WEI-WU;REEL/FRAME:010090/0437;SIGNING DATES FROM 19990617 TO 19990623 Owner name: UNITED SILICON INCORPORATED, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHIEN, SUN-CHIEH;KUO, CHIEN-LI;LIAO, WEI-WU;REEL/FRAME:010090/0437;SIGNING DATES FROM 19990617 TO 19990623 |
|
AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:UNITED SILICON INCORPORATED;REEL/FRAME:010557/0613 Effective date: 19991227 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20060409 |