US20010000654A1 - Low power, high speed level shifter - Google Patents
Low power, high speed level shifter Download PDFInfo
- Publication number
- US20010000654A1 US20010000654A1 US09/741,368 US74136800A US2001000654A1 US 20010000654 A1 US20010000654 A1 US 20010000654A1 US 74136800 A US74136800 A US 74136800A US 2001000654 A1 US2001000654 A1 US 2001000654A1
- Authority
- US
- United States
- Prior art keywords
- voltage level
- output
- transistor
- input
- intermediate output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000004044 response Effects 0.000 claims description 5
- 238000013459 approach Methods 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 230000007704 transition Effects 0.000 description 3
- 238000010586 diagram Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/353—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
- H03K3/356—Bistable circuits
- H03K3/356104—Bistable circuits using complementary field-effect transistors
- H03K3/356113—Bistable circuits using complementary field-effect transistors using additional transistors in the input circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/353—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
- H03K3/356—Bistable circuits
- H03K3/356017—Bistable circuits using additional transistors in the input circuit
Definitions
- the present invention relates generally to integrated circuits and in particular the present invention relates to voltage level translators fabricated thereon.
- CMOS voltage translator described in U.S. Pat. No. 5,136,190 entitled “CMOS Voltage Level Translator Circuit” issued to Chern et al., addresses these two objectives.
- the Chern et al. patent describes a circuit which provides an interface between circuitry where control signals are between Vcc and V.s. to circuits using signals between Vcc′ and V.s..
- the Chem et al. level translator works in integrated circuits where Vcc is ⁇ 4 volts and Vcc′ is >4 volts.
- a level translator which provides an output voltage between ground and a lower voltage Vbb.
- the present invention describes a voltage level translator comprising an input connection receiving an input signal having a first upper voltage level and a first lower voltage level, an input stage producing first and second intermediate outputs.
- the first intermediate output being at substantially the first upper voltage level when the input signal is at substantially the first lower voltage level.
- the second intermediate output being at the first upper voltage level when the input signal is at the first upper voltage level.
- the voltage level translator further comprises an output stage producing an output signal in response to the input signal, the output signal being at a second lower voltage level when the first intermediate output is at substantially the first upper voltage level, and at the first lower voltage level when the second intermediate output is at substantially the first upper voltage level.
- the output stage comprises a first n-channel transistor having its gate connected to the first intermediate output, its source electrically connected to the second lower voltage level, and its drain connected to a source of a second n-channel transistor.
- the second n-channel transistor has its gate connected to the second intermediate output, and its drain electrically connected to the first lower voltage level.
- the output stage further comprises an output line connected to the drain of the first n-channel transistor.
- FIG. 1 is a schematic of a voltage level translator
- FIG. 2 is a graph showing the input and output voltages of the voltage level translator of FIG. 1;
- FIG. 3 is a timing diagram of selected modes of the voltage level translator of FIG. 1;
- FIG. 4 is a schematic of an alternate voltage level translator
- FIG. 5 is a graph showing input and output voltages of the voltage level translator of FIG. 4;
- FIG. 6 is a cross-sectional view of a P-channel transistor which may be used in the present invention.
- FIG. 7 is a schematic of a voltage level translator of the present invention.
- FIG. 8 is a graph showing the input and output voltages of the voltage level translator of FIG. 7;
- FIG. 9 is a schematic of an alternate voltage level translator of the present invention.
- FIG. 10 is a graph showing the input and output voltages of the voltage level translator of FIG. 9.
- FIG. 11 is a schematic of an alternate voltage level translator of the present invention.
- Each transistor described herein is either a P-channel or N-channel field-effect transistor (FET) having a gate, a first current node (drain) and a second current node (source). Since an FET is typically a symmetrical device, the true designation of “source” and “drain” is only possible once a voltage is impressed on the terminals. The designations of source and drain herein should be interpreted, therefore, in the broadest sense.
- FET field-effect transistor
- the voltage level translator 100 is comprised of an input stage 101 and an output stage 103 .
- the level translator provides an optional inverter 102 having an input connector 105 to receive a CMOS input voltage signal.
- the output (node A) of the inverter is connected to the gate of N-channel transistor 104 .
- N-channel transistor 106 having its gate connected to the integrated circuit supply voltage (Vcc), is connected between P-channel transistor 108 and transistor 104 (Node B).
- the gate of transistor 108 (Node E) is connected to the drain of P-channel transistor 110 , which in turn has its gate (Node C) connected to the drain of transistor 108 .
- Both transistors 108 and 110 have their sources connected to a voltage source Vccp, which has a higher voltage potential than Vcc.
- Vccp can be provided by any supply, including a voltage pump circuit 107 .
- the Vccp pump is provided on the integrated circuit and produces a higher voltage using the Vcc supply voltage, as known to one skilled in the art.
- the drain of transistor 110 is connected to the source of N-channel transistor 112 .
- Transistor 112 has its gate connected to Vccp and its drain (Node D) connected to N-channel transistor 114 .
- the Late of transistor 114 is connected to Vcc, while the drain is connected to the output (Node A) of inverter 102 .
- P-channel transistor 116 is connected such that its gate is connected to Node C and its source is connected to Vccp. Node C and E are referred herein as intermediate outputs of input stage 101 . Further, the drain of transistor 116 is connected to the source of P-channel transistor 118 . This connection provides the output signal from the voltage level translator 100 and is connected to some additional circuit 121 as further described below.
- Transistor 118 has its gate connected to Node E and its drain (Node F) is connected to N-channel transistor 120 . Finally, the gate of transistor 120 is connected to Vccp and the drain is connected to Vcc.
- the circuit shown in FIG. 1 and described above produces an output substantially as shown in FIG. 2.
- the input signal shown is a substantially square wave having a low voltage level of 0 and a high voltage level of 2.54 volts.
- the output signal is a substantially square wave, inverse to the input signal and having a voltage swing between 2.54 and 4.3 volts.
- Node D By increasing Node E to Vccp, Node D also increases to Vccp ⁇ Vt. Both transistors 108 and 118 are turned off when Node E goes to Vccp. Similarly, Transistor 116 turns on when Node C goes low, thereby making the output signal go high to Vccp.
- Vcc and Vccp are 3 and 4.5 volts, respectively. It will be understood that other voltage levels are contemplated without limiting the scope of the invention.
- inverter 102 is optional.
- FIG. 4 and 5 show both an alternative voltage level translator schematic without inverter 102 and the resulting output.
- Transistors 108 , 110 , 116 and 118 are p-channel transistors fabricated as an integrated circuit such that their n-well is connected to Vccp. Referring to FIG. 6, a typical p-channel transistor is shown formed as an integrated circuit having a gate 124 , source 126 , drain 128 and a n-well 130 connected to Vccp through a N+ region 132 . It will be understood that different P-channel structures are contemplated and this example is not intended to limit the present invention.
- N-channel transistors 106 , 112 and 114 are used as isolation devices and are useful to prevent latch-up.
- Transistor 106 prevents a large source to drain voltage from occurring across transistor 104 . Specifically, as Node C approaches Vccp Node B also approaches Vccp. However, with the gate of transistor 106 connected to Vcc, the transistor will turn off when Node B is at Vcc ⁇ Vt. Transistor 106 , therefor, prevents the source voltage of transistor 104 from reaching Vccp.
- Transistor 114 is used to prevent the inverter 102 from becoming latched-up. That is, the p-channel device in inverter 102 will be forward biased if the inverter output voltage at Node A exceeds Vcc. Transistor 114 operates in the same manner as transistor 106 . Transistor 114 will shut off when its drain voltage approaches Vcc ⁇ Vt. Node A, however, can be driven to Vcc when the inverter input is low.
- Transistor 112 is used to prevent forward biasing transistor 110 during power-up. Both power supplies, Vcc and Vccp, reach their maximum level at different times during power-up. Because Vccp is generated using an on-chip pump generator and Vcc is an external power supply, Vcc will reach its maximum level first. If the drain voltage of transistor 110 exceeds its well voltage (Vccp), the transistor would latch-up. Therefore, transistor 112 holds the drain of transistor 110 below Vccp. Specifically, transistor 112 will shut off if Node D exceeds Vccp ⁇ Vt during power-up. Further, it will be understood that transistor 120 protects transistor 118 in a similar manner during power-up. That is, transistor 120 does not allow Node F to exceed Vccp ⁇ Vt.
- FIG. 7 illustrates one embodiment of a level shifter 140 for shifting an input voltage to a lower voltage level.
- This level shifter is useful in integrated circuits and in particular to memory circuits for driving, or booting, the gate of a p-channel transistor to a level below ground.
- the level shifter has an input stage 160 which produces intermediate outputs 156 and 158 , and an output stage 162 which produces an output signal on output line 154 .
- the input stage receives an input signal on input line 164 .
- the input signal has an upper positive voltage level and a lower voltage level.
- the output signal has an upper voltage level equal to the lower voltage level of the input signal, and a lower negative voltage level.
- the present invention can be used to produce an output signal used as a gate voltage on a p-channel transistor in an isolation circuit where the transistor gate voltage needs to vary between ground and a voltage level a Vt below ground to activate and deactivate the p-channel transistor.
- Additional circuit 121 can be any variety of circuits including but not limited to; isolation circuitry, row or address decoders, or level translated devices. The present invention, therefore, reduces the time and power required to translate an input signal by limiting the voltage swing of the output.
- the input stage includes p-channel transistors 142 and 144 , and n-channel transistors 146 and 148 .
- Size output stage includes n-channel transistors 150 and 152 .
- Transistors 146 , 140 and 150 are connected to negative voltage supply Vbb.
- transistors 142 and 144 are connected to positive voltage supply Vcc.
- an input voltage signal received on input 164 transitioning between Vcc and ground is level shifted to an output voltage signal on output 154 which transitions between ground and Vbb, as illustrated in FIG. 8.
- the exact voltage levels for Vcc and Vbb are not significant to the present invention, but are preferably around 2.5 volts and ⁇ 1 volt, respectively.
- transistor 142 When the input signal is a threshold voltage level below Vcc, transistor 142 is turned on.
- transistor 144 is activated when the inverse of the input signal is a threshold voltage level below Vcc.
- Transistors 142 and 144 couple the gate of transistors 148 and 146 , respectively, to Vcc when active.
- transistor 150 When transistor 142 is active, transistor 150 is activated to pull the output line 154 to Vbb. When transistor 144 is active, transistor 152 is activated and pulls output line 154 to ground. It will be appreciated that the inverter connected to the gate of transistor 144 can be eliminated by connecting the input 164 to the drain of transistor 144 .
- the output signal provided on line 154 therefore, is at Vbb when the input signal is low, and at ground when the input signal is high. It will be appreciated that the signals to the gates of transistors 142 and 144 can be reversed such that the output signal is low when the input is high, see FIGS. 9 and 10.
- the present invention provides a voltage level translator capable of translating a input signal into an output signal where the low voltage level of the input signal is equal to the high voltage level of the output signal.
- This output signal is particularly useful in memory circuits, such as DRAMs.
- the present invention therefore, reduces the time and power required to translate an input signal by limiting the voltage swing of the output.
Landscapes
- Logic Circuits (AREA)
- Dram (AREA)
Abstract
Description
- This application is a continuation-in-part of U.S. patent application Ser. No. 08/438,645 filed May 10, 1995.
- The present invention relates generally to integrated circuits and in particular the present invention relates to voltage level translators fabricated thereon.
- There are instances in integrated circuit design where voltage level translators are needed to interface between circuits requiring different voltage levels. For example, many integrated circuits such as DRAMs operate in a voltage range <4 volts, but require voltage swings >4 volts to interface with external circuits or provide signals to other circuits included with the DRAM.
- Two primary objectives of any voltage level translator are the reduction in time required to translate an input signal and the power requirements to complete the translation. A CMOS voltage translator described in U.S. Pat. No. 5,136,190 entitled “CMOS Voltage Level Translator Circuit” issued to Chern et al., addresses these two objectives. The Chern et al. patent describes a circuit which provides an interface between circuitry where control signals are between Vcc and V.s. to circuits using signals between Vcc′ and V.s.. Specifically, the Chem et al. level translator works in integrated circuits where Vcc is <4 volts and Vcc′ is >4 volts.
- Although the Chern et al. patent provides a fast, efficient level translator, it fails to address interfaces requiring voltage swings between a supply voltage (Vcc) and some higher voltage (Vccp). That is, Chern et al. describes a level translator which translates an input voltage swing from ground (V.s.) to supply (Vcc) into an output voltage swing from V.s. to Vccp. This translator is relatively slow and wastes power in interfacing with a circuit which requires an input voltage swing between Vcc and Vccp. It can be seen that the transition time and power required to move the output voltage between V.s. and Vcc is an unnecessary use of resources.
- For the reasons stated above, and for other reasons stated below which will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for an integrated circuit voltage level translator which can translate an input voltage signal into an output voltage signal where the minimum output voltage level is substantially equal to the maximum input voltage level.
- The above mentioned problems with voltage level translators and other problems are addressed by the present invention and which will be understood by reading and studying the following specification. A level translator is described which provides an output voltage between ground and a lower voltage Vbb.
- In particular, the present invention describes a voltage level translator comprising an input connection receiving an input signal having a first upper voltage level and a first lower voltage level, an input stage producing first and second intermediate outputs. The first intermediate output being at substantially the first upper voltage level when the input signal is at substantially the first lower voltage level. The second intermediate output being at the first upper voltage level when the input signal is at the first upper voltage level. The voltage level translator further comprises an output stage producing an output signal in response to the input signal, the output signal being at a second lower voltage level when the first intermediate output is at substantially the first upper voltage level, and at the first lower voltage level when the second intermediate output is at substantially the first upper voltage level. The output stage comprises a first n-channel transistor having its gate connected to the first intermediate output, its source electrically connected to the second lower voltage level, and its drain connected to a source of a second n-channel transistor. The second n-channel transistor has its gate connected to the second intermediate output, and its drain electrically connected to the first lower voltage level. The output stage further comprises an output line connected to the drain of the first n-channel transistor.
- FIG. 1 is a schematic of a voltage level translator;
- FIG. 2 is a graph showing the input and output voltages of the voltage level translator of FIG. 1;
- FIG. 3 is a timing diagram of selected modes of the voltage level translator of FIG. 1;
- FIG. 4 is a schematic of an alternate voltage level translator;
- FIG. 5 is a graph showing input and output voltages of the voltage level translator of FIG. 4;
- FIG. 6 is a cross-sectional view of a P-channel transistor which may be used in the present invention;
- FIG. 7 is a schematic of a voltage level translator of the present invention;
- FIG. 8 is a graph showing the input and output voltages of the voltage level translator of FIG. 7;
- FIG. 9 is a schematic of an alternate voltage level translator of the present invention;
- FIG. 10 is a graph showing the input and output voltages of the voltage level translator of FIG. 9; and
- FIG. 11 is a schematic of an alternate voltage level translator of the present invention.
- In the following detailed description of the preferred embodiment, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the inventions may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that logical, mechanical and electrical changes may be made without departing from the spirit and scope of the present inventions. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present inventions is defined only by the appended claims.
- Each transistor described herein is either a P-channel or N-channel field-effect transistor (FET) having a gate, a first current node (drain) and a second current node (source). Since an FET is typically a symmetrical device, the true designation of “source” and “drain” is only possible once a voltage is impressed on the terminals. The designations of source and drain herein should be interpreted, therefore, in the broadest sense.
- Referring to FIG. 1, one embodiment of the
voltage level translator 100 of the present invention is described. Thevoltage level translator 100 is comprised of aninput stage 101 and anoutput stage 103. The level translator provides anoptional inverter 102 having aninput connector 105 to receive a CMOS input voltage signal. The output (node A) of the inverter is connected to the gate of N-channel transistor 104. N-channel transistor 106, having its gate connected to the integrated circuit supply voltage (Vcc), is connected between P-channel transistor 108 and transistor 104 (Node B). The gate of transistor 108 (Node E) is connected to the drain of P-channel transistor 110, which in turn has its gate (Node C) connected to the drain oftransistor 108. Bothtransistors voltage pump circuit 107. The Vccp pump is provided on the integrated circuit and produces a higher voltage using the Vcc supply voltage, as known to one skilled in the art. - The drain of
transistor 110 is connected to the source of N-channel transistor 112.Transistor 112 has its gate connected to Vccp and its drain (Node D) connected to N-channel transistor 114. The Late oftransistor 114 is connected to Vcc, while the drain is connected to the output (Node A) ofinverter 102. - P-
channel transistor 116 is connected such that its gate is connected to Node C and its source is connected to Vccp. Node C and E are referred herein as intermediate outputs ofinput stage 101. Further, the drain oftransistor 116 is connected to the source of P-channel transistor 118. This connection provides the output signal from thevoltage level translator 100 and is connected to someadditional circuit 121 as further described below. -
Transistor 118 has its gate connected to Node E and its drain (Node F) is connected to N-channel transistor 120. Finally, the gate oftransistor 120 is connected to Vccp and the drain is connected to Vcc. - In operation, the circuit shown in FIG. 1 and described above produces an output substantially as shown in FIG. 2. The input signal shown is a substantially square wave having a low voltage level of 0 and a high voltage level of 2.54 volts. The output signal is a substantially square wave, inverse to the input signal and having a voltage swing between 2.54 and 4.3 volts.
- With reference to the circuit of FIG. 1 and the timing diagram of FIG. 3 the operation of the voltage level translator of the present invention will be described. When the state of an input signal to
inverter 102 goes from a high voltage to a low voltage, Node A goes from a low voltage to a high voltage. This transition turns ontransistor 104, thereby pulling Node B low. Node C is also pulled low throughtransistors transistor 114 to a voltage of Vcc−Vt, where Vt is the transistor threshold voltage of approximately 0.7 volts.Transistor 110 is activated when Node C goes low and pulls Node E to Vccp. By increasing Node E to Vccp, Node D also increases to Vccp−Vt. Bothtransistors Transistor 116 turns on when Node C goes low, thereby making the output signal go high to Vccp. - The output voltage remains at Vccp until the input signal changes state. When the input voltage signal goes from a low to a high state, the output of
inverter 102, or Node A, goes low.Transistor 104 is turned off and Node D is pulled low throughtransistor 114. Node E is also pulled low throughtransistor 112 as Nodes A and D go low.Transistor 118 is turned on when Node E goes low, thereby, pulling the output signal to Vcc. As Node E is pulled low,transistor 108 is turned on so that Node C is pulled high to Vccp,transistors transistor 120 connected to Vccp and Vcc, respectively, Node F is always held at Vcc. - Typical values for Vcc and Vccp are 3 and 4.5 volts, respectively. It will be understood that other voltage levels are contemplated without limiting the scope of the invention. As stated above,
inverter 102 is optional. FIG. 4 and 5 show both an alternative voltage level translator schematic withoutinverter 102 and the resulting output. -
Transistors gate 124,source 126, drain 128 and a n-well 130 connected to Vccp through aN+ region 132. It will be understood that different P-channel structures are contemplated and this example is not intended to limit the present invention. - N-
channel transistors Transistor 106 prevents a large source to drain voltage from occurring acrosstransistor 104. Specifically, as Node C approaches Vccp Node B also approaches Vccp. However, with the gate oftransistor 106 connected to Vcc, the transistor will turn off when Node B is at Vcc−Vt.Transistor 106, therefor, prevents the source voltage oftransistor 104 from reaching Vccp. -
Transistor 114 is used to prevent theinverter 102 from becoming latched-up. That is, the p-channel device ininverter 102 will be forward biased if the inverter output voltage at Node A exceeds Vcc.Transistor 114 operates in the same manner astransistor 106.Transistor 114 will shut off when its drain voltage approaches Vcc−Vt. Node A, however, can be driven to Vcc when the inverter input is low. -
Transistor 112 is used to prevent forward biasingtransistor 110 during power-up. Both power supplies, Vcc and Vccp, reach their maximum level at different times during power-up. Because Vccp is generated using an on-chip pump generator and Vcc is an external power supply, Vcc will reach its maximum level first. If the drain voltage oftransistor 110 exceeds its well voltage (Vccp), the transistor would latch-up. Therefore,transistor 112 holds the drain oftransistor 110 below Vccp. Specifically,transistor 112 will shut off if Node D exceeds Vccp−Vt during power-up. Further, it will be understood thattransistor 120 protectstransistor 118 in a similar manner during power-up. That is,transistor 120 does not allow Node F to exceed Vccp−Vt. - FIG. 7 illustrates one embodiment of a
level shifter 140 for shifting an input voltage to a lower voltage level. This level shifter is useful in integrated circuits and in particular to memory circuits for driving, or booting, the gate of a p-channel transistor to a level below ground. The level shifter has aninput stage 160 which producesintermediate outputs output stage 162 which produces an output signal onoutput line 154. The input stage receives an input signal oninput line 164. The input signal has an upper positive voltage level and a lower voltage level. The output signal has an upper voltage level equal to the lower voltage level of the input signal, and a lower negative voltage level. Specifically, the present invention can be used to produce an output signal used as a gate voltage on a p-channel transistor in an isolation circuit where the transistor gate voltage needs to vary between ground and a voltage level a Vt below ground to activate and deactivate the p-channel transistor.Additional circuit 121 can be any variety of circuits including but not limited to; isolation circuitry, row or address decoders, or level translated devices. The present invention, therefore, reduces the time and power required to translate an input signal by limiting the voltage swing of the output. - The input stage includes p-
channel transistors channel transistors channel transistors Transistors transistors - In operation, an input voltage signal received on
input 164 transitioning between Vcc and ground is level shifted to an output voltage signal onoutput 154 which transitions between ground and Vbb, as illustrated in FIG. 8. The exact voltage levels for Vcc and Vbb are not significant to the present invention, but are preferably around 2.5 volts and −1 volt, respectively. When the input signal is a threshold voltage level below Vcc,transistor 142 is turned on. Similarly,transistor 144 is activated when the inverse of the input signal is a threshold voltage level below Vcc.Transistors transistors transistor 142 is active,transistor 150 is activated to pull theoutput line 154 to Vbb. Whentransistor 144 is active,transistor 152 is activated and pullsoutput line 154 to ground. It will be appreciated that the inverter connected to the gate oftransistor 144 can be eliminated by connecting theinput 164 to the drain oftransistor 144. - The output signal provided on
line 154, therefore, is at Vbb when the input signal is low, and at ground when the input signal is high. It will be appreciated that the signals to the gates oftransistors - The present invention provides a voltage level translator capable of translating a input signal into an output signal where the low voltage level of the input signal is equal to the high voltage level of the output signal. This output signal is particularly useful in memory circuits, such as DRAMs. The present invention, therefore, reduces the time and power required to translate an input signal by limiting the voltage swing of the output.
Claims (10)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/741,368 US6307398B2 (en) | 1995-05-10 | 2000-12-19 | Low power, high speed level shifter |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/438,645 US5528173A (en) | 1995-05-10 | 1995-05-10 | Low power, high speed level shifter |
US08/629,503 US5666070A (en) | 1995-05-10 | 1996-04-09 | Low power, high speed level shifter |
US08/890,921 US5852371A (en) | 1995-05-10 | 1997-07-10 | Low power, high speed level shifter |
US09/146,304 US5936428A (en) | 1995-05-10 | 1998-09-03 | Low power, high speed level shifter |
US09/371,304 US6191616B1 (en) | 1995-05-10 | 1999-08-10 | Low power, high speed level shifter |
US09/741,368 US6307398B2 (en) | 1995-05-10 | 2000-12-19 | Low power, high speed level shifter |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/371,304 Division US6191616B1 (en) | 1995-05-10 | 1999-08-10 | Low power, high speed level shifter |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010000654A1 true US20010000654A1 (en) | 2001-05-03 |
US6307398B2 US6307398B2 (en) | 2001-10-23 |
Family
ID=23741445
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/438,645 Expired - Lifetime US5528173A (en) | 1995-05-10 | 1995-05-10 | Low power, high speed level shifter |
US09/146,304 Expired - Lifetime US5936428A (en) | 1995-05-10 | 1998-09-03 | Low power, high speed level shifter |
US09/371,304 Expired - Lifetime US6191616B1 (en) | 1995-05-10 | 1999-08-10 | Low power, high speed level shifter |
US09/741,368 Expired - Lifetime US6307398B2 (en) | 1995-05-10 | 2000-12-19 | Low power, high speed level shifter |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/438,645 Expired - Lifetime US5528173A (en) | 1995-05-10 | 1995-05-10 | Low power, high speed level shifter |
US09/146,304 Expired - Lifetime US5936428A (en) | 1995-05-10 | 1998-09-03 | Low power, high speed level shifter |
US09/371,304 Expired - Lifetime US6191616B1 (en) | 1995-05-10 | 1999-08-10 | Low power, high speed level shifter |
Country Status (1)
Country | Link |
---|---|
US (4) | US5528173A (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050275389A1 (en) * | 2004-06-09 | 2005-12-15 | Micron Technology, Inc. | Voltage level translator circuitry |
DE102006016356A1 (en) * | 2006-04-05 | 2007-10-11 | Micronas Gmbh | Circuit arrangement for glitch-free or glitch-reduced signal transmission between voltage ranges |
US20090091368A1 (en) * | 2007-10-09 | 2009-04-09 | Anirban Banerjee | Design structure for a high-speed level shifter |
US11894843B2 (en) | 2021-10-29 | 2024-02-06 | Socionext Inc. | Level shift circuit |
Families Citing this family (54)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5666070A (en) * | 1995-05-10 | 1997-09-09 | Micron Technology, Inc. | Low power, high speed level shifter |
US5528173A (en) | 1995-05-10 | 1996-06-18 | Micron Technology, Inc. | Low power, high speed level shifter |
JP3633061B2 (en) * | 1995-10-19 | 2005-03-30 | 三菱電機株式会社 | Semiconductor integrated circuit device |
US6046621A (en) * | 1996-09-30 | 2000-04-04 | Advanced Micro Devices, Inc. | Differential signal generator with dynamic beta ratios |
US5777490A (en) * | 1996-11-27 | 1998-07-07 | International Business Machines Corporation | Circuitry and method for translating voltages |
US5751178A (en) * | 1996-12-05 | 1998-05-12 | Motorola, Inc. | Apparatus and method for shifting signal levels |
US5910734A (en) * | 1997-02-20 | 1999-06-08 | Micron Technology, Inc. | Voltage level translator |
US6150687A (en) | 1997-07-08 | 2000-11-21 | Micron Technology, Inc. | Memory cell having a vertical transistor with buried source/drain and dual gates |
US6072209A (en) | 1997-07-08 | 2000-06-06 | Micro Technology, Inc. | Four F2 folded bit line DRAM cell structure having buried bit and word lines |
US6191470B1 (en) | 1997-07-08 | 2001-02-20 | Micron Technology, Inc. | Semiconductor-on-insulator memory cell with buried word and body lines |
US5973356A (en) * | 1997-07-08 | 1999-10-26 | Micron Technology, Inc. | Ultra high density flash memory |
US5886935A (en) * | 1997-08-22 | 1999-03-23 | Micron Technology, Inc. | High and negative voltage compare |
DE19739807C2 (en) * | 1997-09-10 | 2000-06-15 | Siemens Ag | Level conversion circuit |
US5907170A (en) | 1997-10-06 | 1999-05-25 | Micron Technology, Inc. | Circuit and method for an open bit line memory cell with a vertical transistor and trench plate trench capacitor |
US6016141A (en) | 1997-10-06 | 2000-01-18 | United Video Properties, Inc. | Interactive television program guide system with pay program package promotion |
US6066869A (en) | 1997-10-06 | 2000-05-23 | Micron Technology, Inc. | Circuit and method for a folded bit line memory cell with vertical transistor and trench capacitor |
US6528837B2 (en) * | 1997-10-06 | 2003-03-04 | Micron Technology, Inc. | Circuit and method for an open bit line memory cell with a vertical transistor and trench plate trench capacitor |
KR100266633B1 (en) * | 1997-10-10 | 2000-09-15 | 김영환 | Level shift circuit |
US6025225A (en) * | 1998-01-22 | 2000-02-15 | Micron Technology, Inc. | Circuits with a trench capacitor having micro-roughened semiconductor surfaces and methods for forming the same |
US6144218A (en) * | 1998-01-23 | 2000-11-07 | Intel Corporation | High speed analog compensated input buffer |
US6246083B1 (en) | 1998-02-24 | 2001-06-12 | Micron Technology, Inc. | Vertical gain cell and array for a dynamic random access memory |
US6242775B1 (en) | 1998-02-24 | 2001-06-05 | Micron Technology, Inc. | Circuits and methods using vertical complementary transistors |
US6418547B1 (en) | 1998-02-26 | 2002-07-09 | Micron Technology, Inc. | Internal guardband for semiconductor testing |
US6124729A (en) | 1998-02-27 | 2000-09-26 | Micron Technology, Inc. | Field programmable logic arrays with vertical transistors |
KR100294020B1 (en) * | 1998-06-30 | 2001-07-12 | 윤종용 | Level shifters and semiconductor memory devices using them |
US6134175A (en) | 1998-08-04 | 2000-10-17 | Micron Technology, Inc. | Memory address decode array with vertical transistors |
US6208164B1 (en) | 1998-08-04 | 2001-03-27 | Micron Technology, Inc. | Programmable logic array with vertical transistors |
IT1304060B1 (en) * | 1998-12-29 | 2001-03-07 | St Microelectronics Srl | LEVEL VARIATOR FOR MULTIPLE POWER VOLTAGE CIRCUIT |
JP4357698B2 (en) * | 1999-04-28 | 2009-11-04 | セイコーインスツル株式会社 | Reset circuit and power supply device |
JP2001274676A (en) * | 2000-01-19 | 2001-10-05 | Sharp Corp | Level shift circuit and image display device |
US6414534B1 (en) * | 2001-02-20 | 2002-07-02 | Taiwan Semiconductor Manufacturing Company | Level shifter for ultra-deep submicron CMOS designs |
JP3916986B2 (en) * | 2001-05-18 | 2007-05-23 | シャープ株式会社 | Signal processing circuit, low-voltage signal generator, and image display device including the same |
US6785107B1 (en) * | 2001-06-22 | 2004-08-31 | Lsi Logic Corporation | Power sequence protection for a level shifter |
JP4014865B2 (en) * | 2001-12-19 | 2007-11-28 | 日本テキサス・インスツルメンツ株式会社 | Driving circuit |
JP4063047B2 (en) * | 2002-10-30 | 2008-03-19 | 松下電器産業株式会社 | Level shift circuit |
US6864718B2 (en) * | 2003-02-20 | 2005-03-08 | Taiwan Semiconductor Manufacturing Company | Charge pump level converter (CPLC) for dual voltage system in very low power application |
US7274209B1 (en) * | 2003-06-26 | 2007-09-25 | Cypress Semiconductor Corporation | Low voltage to high voltage signal level translator with improved performance |
KR100618821B1 (en) * | 2004-02-16 | 2006-08-31 | 삼성전자주식회사 | Multi-level shifter circuit in flat panel source driver with small chip area and low current consumption |
US7227383B2 (en) * | 2004-02-19 | 2007-06-05 | Mosaid Delaware, Inc. | Low leakage and data retention circuitry |
US8806533B1 (en) | 2004-10-08 | 2014-08-12 | United Video Properties, Inc. | System and method for using television information codes |
JP2007109352A (en) * | 2005-10-17 | 2007-04-26 | Matsushita Electric Ind Co Ltd | Nonvolatile semiconductor memory apparatus and its drive method |
KR100884001B1 (en) * | 2006-02-22 | 2009-02-17 | 삼성전자주식회사 | Level shifters and level shifting methods in which no current flows in the input disconnect mode and produce a fixed output value |
TWI313968B (en) * | 2006-07-04 | 2009-08-21 | Au Optronics Corp | Vevel shifter circuit |
US7489178B2 (en) * | 2006-12-28 | 2009-02-10 | Arm Limited | Level shifter for use between voltage domains |
US7679418B2 (en) * | 2007-04-27 | 2010-03-16 | Mosaid Technologies Incorporated | Voltage level shifter and buffer using same |
TW200913491A (en) * | 2007-09-11 | 2009-03-16 | Richtek Technology Corp | Level shift electric circuit |
TWI390377B (en) * | 2008-01-28 | 2013-03-21 | Faraday Tech Corp | Level shifter |
TWI395403B (en) * | 2010-05-20 | 2013-05-01 | Orise Technology Co Ltd | Level shifter |
US9609374B2 (en) | 2012-06-27 | 2017-03-28 | Rovi Guides, Inc. | System and methods for automatically obtaining cost-efficient access to a media content collection |
JP2017073742A (en) | 2015-10-09 | 2017-04-13 | 株式会社東芝 | Level shift circuit, semiconductor device, and battery monitoring device |
US9613714B1 (en) * | 2016-01-19 | 2017-04-04 | Ememory Technology Inc. | One time programming memory cell and memory array for physically unclonable function technology and associated random code generating method |
US10965278B1 (en) | 2020-03-24 | 2021-03-30 | SiFive, Inc. | Cross-coupled high-speed, low power level shifter |
US11025237B1 (en) | 2020-03-24 | 2021-06-01 | SiFive, Inc. | Zero static high-speed, low power level shifter |
US11228312B1 (en) * | 2020-07-15 | 2022-01-18 | Qualcomm Incorporated | Wide voltage range level shifter with reduced duty cycle distortion across operating conditions |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4486670A (en) * | 1982-01-19 | 1984-12-04 | Intersil, Inc. | Monolithic CMOS low power digital level shifter |
JPH01157121A (en) * | 1987-09-29 | 1989-06-20 | Toshiba Corp | Logic circuit |
JPH01109824A (en) * | 1987-10-22 | 1989-04-26 | Nec Corp | Level converting circuit |
JPH01195719A (en) * | 1988-01-30 | 1989-08-07 | Nec Corp | Semiconductor integrated circuit |
JPH0254615A (en) * | 1988-08-18 | 1990-02-23 | Nec Ic Microcomput Syst Ltd | Output buffer circuit |
DE59107478D1 (en) * | 1991-03-22 | 1996-04-04 | Siemens Ag | Level conversion circuit |
US5225721A (en) * | 1991-12-18 | 1993-07-06 | Unisys Corporation | Signal translator for interconnecting CMOS and BiCMOS logic gates |
JPH06188718A (en) * | 1992-12-15 | 1994-07-08 | Mitsubishi Electric Corp | Semiconductor integrated circuit device |
US5539334A (en) * | 1992-12-16 | 1996-07-23 | Texas Instruments Incorporated | Method and apparatus for high voltage level shifting |
JPH06204850A (en) * | 1993-01-07 | 1994-07-22 | Oki Electric Ind Co Ltd | Level shifter circuit |
US5528173A (en) * | 1995-05-10 | 1996-06-18 | Micron Technology, Inc. | Low power, high speed level shifter |
US5666070A (en) * | 1995-05-10 | 1997-09-09 | Micron Technology, Inc. | Low power, high speed level shifter |
-
1995
- 1995-05-10 US US08/438,645 patent/US5528173A/en not_active Expired - Lifetime
-
1998
- 1998-09-03 US US09/146,304 patent/US5936428A/en not_active Expired - Lifetime
-
1999
- 1999-08-10 US US09/371,304 patent/US6191616B1/en not_active Expired - Lifetime
-
2000
- 2000-12-19 US US09/741,368 patent/US6307398B2/en not_active Expired - Lifetime
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050275389A1 (en) * | 2004-06-09 | 2005-12-15 | Micron Technology, Inc. | Voltage level translator circuitry |
US7071730B2 (en) * | 2004-06-09 | 2006-07-04 | Micron Technology, Inc. | Voltage level translator circuitry |
US20060255835A1 (en) * | 2004-06-09 | 2006-11-16 | Micron Technology, Inc. | Voltage level translator circuitry |
US7375554B2 (en) | 2004-06-09 | 2008-05-20 | Micron Technology, Inc. | Voltage level translator circuitry |
DE102006016356A1 (en) * | 2006-04-05 | 2007-10-11 | Micronas Gmbh | Circuit arrangement for glitch-free or glitch-reduced signal transmission between voltage ranges |
US20090091368A1 (en) * | 2007-10-09 | 2009-04-09 | Anirban Banerjee | Design structure for a high-speed level shifter |
US7564290B2 (en) | 2007-10-09 | 2009-07-21 | International Business Machines Corporation | Design structure for a high-speed level shifter |
US7782114B2 (en) | 2007-10-09 | 2010-08-24 | International Business Machines Corporation | Design structure for a high-speed level shifter |
US11894843B2 (en) | 2021-10-29 | 2024-02-06 | Socionext Inc. | Level shift circuit |
Also Published As
Publication number | Publication date |
---|---|
US6191616B1 (en) | 2001-02-20 |
US6307398B2 (en) | 2001-10-23 |
US5936428A (en) | 1999-08-10 |
US5528173A (en) | 1996-06-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6191616B1 (en) | Low power, high speed level shifter | |
US5666070A (en) | Low power, high speed level shifter | |
US5321324A (en) | Low-to-high voltage translator with latch-up immunity | |
US7317335B2 (en) | Level shifter with low leakage current | |
KR100363142B1 (en) | Semiconductor Integrated Circuits with Three-State Logic Circuits | |
US7248075B2 (en) | Level shifter with low leakage current | |
US6222384B1 (en) | Level shifter circuit | |
US6066975A (en) | Level converter circuit | |
US6677798B2 (en) | High speed voltage level shifter | |
US20030222700A1 (en) | Level shifter | |
US6650167B1 (en) | Multi-level/single ended input level shifter circuit | |
JPH0728207B2 (en) | CMOS drive circuit | |
US6265896B1 (en) | Level transfer circuit for LVCMOS applications | |
US5786723A (en) | Voltage switching circuit for a semiconductor memory device | |
US5592119A (en) | Half power supply voltage generating circuit for a semiconductor device | |
US4385369A (en) | Semiconductor memory address buffer having power down mode | |
US5894227A (en) | Level restoration circuit for pass logic devices | |
US5416368A (en) | Level conversion output circuit with reduced power consumption | |
EP1360765B1 (en) | Buffers with reduced voltage input/output signals | |
JP3055505B2 (en) | Level conversion circuit | |
US6833747B2 (en) | Level translator circuit for use between circuits having distinct power supplies | |
KR100232893B1 (en) | Row Decoder for Semiconductor Memory Devices | |
KR100430689B1 (en) | Substrate Bias Voltage Pumping Circuit | |
JP2000261304A (en) | Semiconductor device | |
JPH09200035A (en) | Level conversion circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
CC | Certificate of correction | ||
CC | Certificate of correction | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: ROUND ROCK RESEARCH, LLC,NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416 Effective date: 20091223 Owner name: ROUND ROCK RESEARCH, LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416 Effective date: 20091223 |
|
FPAY | Fee payment |
Year of fee payment: 12 |