+
Skip to content
View andreaskurth's full-sized avatar
  • Switzerland
  • 05:45 (UTC +02:00)

Sponsoring

@dalance
@jesseduffield

Block or report andreaskurth

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
Showing results

ChipWhisperer - the complete open-source toolchain for side-channel power analysis and glitching attacks

C 1,319 318 Updated Oct 14, 2025

Design files and associated documentation for Sonata PCB, part of the Sunburst Project

HTML 18 4 Updated Apr 1, 2025

Side-channel analysis setup for OpenTitan

Jupyter Notebook 37 31 Updated Sep 22, 2025

The user-friendly command line shell.

Rust 31,207 2,144 Updated Oct 13, 2025

Split your file into encrypted fragments so that you don't need to remember a passcode

Go 4,900 134 Updated Aug 20, 2024

Bloaty: a size profiler for binaries

C++ 5,196 361 Updated Apr 6, 2025

Plotly for Rust

Rust 1,349 122 Updated Oct 15, 2025

Universal utility for programming FPGA

C++ 1,445 306 Updated Oct 2, 2025
Rust 6,206 232 Updated Oct 7, 2025

Manage PR stacks/chains on Github

Rust 154 13 Updated Sep 9, 2021

A code-completion engine for Vim

Python 26,162 2,777 Updated Oct 2, 2025

A Python compiler design toolkit.

Python 428 125 Updated Oct 14, 2025

OpenLane is an automated RTL to GDSII flow based on several components including OpenROAD, Yosys, Magic, Netgen and custom methodology scripts for design exploration and optimization.

Python 1,602 404 Updated Sep 15, 2025

OpenSK is an open-source implementation for security keys written in Rust that supports both FIDO U2F and FIDO2 standards.

Rust 3,207 317 Updated Aug 7, 2025

Ibex is a small 32 bit RISC-V CPU core, previously known as zero-riscy.

SystemVerilog 1,637 652 Updated Sep 19, 2025

OpenTitan FI formal verification framework

Python 13 7 Updated Aug 29, 2023

Abseil Common Libraries (C++)

C++ 16,441 2,877 Updated Oct 14, 2025

A community for embedded software makers.

C 525 144 Updated Sep 5, 2025

Rust RISC-V Simulator

Rust 41 12 Updated Apr 29, 2024

Determines the modules declared and instantiated in a SystemVerilog file

Rust 47 5 Updated Sep 23, 2024

Linux kernel source tree

C 204,922 57,852 Updated Oct 14, 2025

Heterogeneous Research Platform (HERO) for exploration of heterogeneous computers consisting of programmable many-core accelerators and an application-class host CPU, including full-stack software …

SystemVerilog 112 29 Updated Sep 18, 2023

AXI SystemVerilog synthesizable IP modules and verification infrastructure for high-performance on-chip communication

SystemVerilog 1,384 314 Updated Oct 7, 2025

Efficient and minimal collaborative code editor, self-hosted, no database required

Rust 3,832 172 Updated Feb 2, 2025

Docker images for compiling static Rust binaries using musl-libc and musl-gcc, with static versions of useful C libraries. Supports openssl and diesel crates.

Dockerfile 1,576 195 Updated May 4, 2024

OpenTitan: Open source silicon root of trust

SystemVerilog 2,986 904 Updated Oct 15, 2025

PsPIN: A RISC-V in-network accelerator for flexible high-performance low-power packet processing

SystemVerilog 104 18 Updated Feb 22, 2023

DaCe - Data Centric Parallel Programming

Python 554 143 Updated Oct 14, 2025

eunuch.vim: Helpers for UNIX

Vim Script 1,870 78 Updated Dec 29, 2024

The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

C 464 164 Updated Jul 30, 2025
Next
点击 这是indexloc提供的php浏览器服务,不要输入任何密码和下载